radeon_cp.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include <linux/module.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "drm_sarea.h"
  35. #include "radeon_drm.h"
  36. #include "radeon_drv.h"
  37. #include "r300_reg.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. /* Firmware Names */
  40. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  41. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  42. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  43. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  44. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  45. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  46. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  47. MODULE_FIRMWARE(FIRMWARE_R100);
  48. MODULE_FIRMWARE(FIRMWARE_R200);
  49. MODULE_FIRMWARE(FIRMWARE_R300);
  50. MODULE_FIRMWARE(FIRMWARE_R420);
  51. MODULE_FIRMWARE(FIRMWARE_RS690);
  52. MODULE_FIRMWARE(FIRMWARE_RS600);
  53. MODULE_FIRMWARE(FIRMWARE_R520);
  54. static int radeon_do_cleanup_cp(struct drm_device * dev);
  55. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  56. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  57. {
  58. u32 val;
  59. if (dev_priv->flags & RADEON_IS_AGP) {
  60. val = DRM_READ32(dev_priv->ring_rptr, off);
  61. } else {
  62. val = *(((volatile u32 *)
  63. dev_priv->ring_rptr->handle) +
  64. (off / sizeof(u32)));
  65. val = le32_to_cpu(val);
  66. }
  67. return val;
  68. }
  69. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  70. {
  71. if (dev_priv->writeback_works)
  72. return radeon_read_ring_rptr(dev_priv, 0);
  73. else {
  74. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  75. return RADEON_READ(R600_CP_RB_RPTR);
  76. else
  77. return RADEON_READ(RADEON_CP_RB_RPTR);
  78. }
  79. }
  80. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  81. {
  82. if (dev_priv->flags & RADEON_IS_AGP)
  83. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  84. else
  85. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  86. (off / sizeof(u32))) = cpu_to_le32(val);
  87. }
  88. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  89. {
  90. radeon_write_ring_rptr(dev_priv, 0, val);
  91. }
  92. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  93. {
  94. if (dev_priv->writeback_works) {
  95. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  96. return radeon_read_ring_rptr(dev_priv,
  97. R600_SCRATCHOFF(index));
  98. else
  99. return radeon_read_ring_rptr(dev_priv,
  100. RADEON_SCRATCHOFF(index));
  101. } else {
  102. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  103. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  104. else
  105. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  106. }
  107. }
  108. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  109. {
  110. u32 ret;
  111. if (addr < 0x10000)
  112. ret = DRM_READ32(dev_priv->mmio, addr);
  113. else {
  114. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  115. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  116. }
  117. return ret;
  118. }
  119. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  120. {
  121. u32 ret;
  122. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  123. ret = RADEON_READ(R520_MC_IND_DATA);
  124. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  125. return ret;
  126. }
  127. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  128. {
  129. u32 ret;
  130. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  131. ret = RADEON_READ(RS480_NB_MC_DATA);
  132. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  133. return ret;
  134. }
  135. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  136. {
  137. u32 ret;
  138. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  139. ret = RADEON_READ(RS690_MC_DATA);
  140. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  141. return ret;
  142. }
  143. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  144. {
  145. u32 ret;
  146. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  147. RS600_MC_IND_CITF_ARB0));
  148. ret = RADEON_READ(RS600_MC_DATA);
  149. return ret;
  150. }
  151. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  152. {
  153. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  154. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  155. return RS690_READ_MCIND(dev_priv, addr);
  156. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  157. return RS600_READ_MCIND(dev_priv, addr);
  158. else
  159. return RS480_READ_MCIND(dev_priv, addr);
  160. }
  161. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  162. {
  163. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  164. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  165. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  166. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  167. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  168. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  169. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  170. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  171. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  172. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  173. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  174. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  175. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  176. else
  177. return RADEON_READ(RADEON_MC_FB_LOCATION);
  178. }
  179. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  180. {
  181. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  182. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  183. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  184. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  185. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  186. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  187. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  188. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  189. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  190. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  191. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  192. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  193. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  194. else
  195. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  196. }
  197. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  198. {
  199. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  200. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  201. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  202. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  203. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  204. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  205. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  206. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  207. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  208. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  209. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  210. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  211. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  212. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  213. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  214. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  215. else
  216. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  217. }
  218. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  219. {
  220. u32 agp_base_hi = upper_32_bits(agp_base);
  221. u32 agp_base_lo = agp_base & 0xffffffff;
  222. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  223. /* R6xx/R7xx must be aligned to a 4MB boundary */
  224. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  225. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  226. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  227. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  228. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  229. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  230. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  231. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  232. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  233. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  234. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  235. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  236. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  237. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  238. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  239. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  240. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  241. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  242. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  243. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  244. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  245. } else {
  246. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  247. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  248. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  249. }
  250. }
  251. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  252. {
  253. u32 tmp;
  254. /* Turn on bus mastering */
  255. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  256. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  257. /* rs600/rs690/rs740 */
  258. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  259. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  260. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  261. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  262. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  263. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  264. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  265. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  266. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  267. } /* PCIE cards appears to not need this */
  268. }
  269. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  270. {
  271. drm_radeon_private_t *dev_priv = dev->dev_private;
  272. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  273. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  274. }
  275. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  276. {
  277. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  278. return RADEON_READ(RADEON_PCIE_DATA);
  279. }
  280. #if RADEON_FIFO_DEBUG
  281. static void radeon_status(drm_radeon_private_t * dev_priv)
  282. {
  283. printk("%s:\n", __func__);
  284. printk("RBBM_STATUS = 0x%08x\n",
  285. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  286. printk("CP_RB_RTPR = 0x%08x\n",
  287. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  288. printk("CP_RB_WTPR = 0x%08x\n",
  289. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  290. printk("AIC_CNTL = 0x%08x\n",
  291. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  292. printk("AIC_STAT = 0x%08x\n",
  293. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  294. printk("AIC_PT_BASE = 0x%08x\n",
  295. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  296. printk("TLB_ADDR = 0x%08x\n",
  297. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  298. printk("TLB_DATA = 0x%08x\n",
  299. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  300. }
  301. #endif
  302. /* ================================================================
  303. * Engine, FIFO control
  304. */
  305. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  306. {
  307. u32 tmp;
  308. int i;
  309. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  310. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  311. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  312. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  313. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  314. for (i = 0; i < dev_priv->usec_timeout; i++) {
  315. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  316. & RADEON_RB3D_DC_BUSY)) {
  317. return 0;
  318. }
  319. DRM_UDELAY(1);
  320. }
  321. } else {
  322. /* don't flush or purge cache here or lockup */
  323. return 0;
  324. }
  325. #if RADEON_FIFO_DEBUG
  326. DRM_ERROR("failed!\n");
  327. radeon_status(dev_priv);
  328. #endif
  329. return -EBUSY;
  330. }
  331. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  332. {
  333. int i;
  334. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  335. for (i = 0; i < dev_priv->usec_timeout; i++) {
  336. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  337. & RADEON_RBBM_FIFOCNT_MASK);
  338. if (slots >= entries)
  339. return 0;
  340. DRM_UDELAY(1);
  341. }
  342. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  343. RADEON_READ(RADEON_RBBM_STATUS),
  344. RADEON_READ(R300_VAP_CNTL_STATUS));
  345. #if RADEON_FIFO_DEBUG
  346. DRM_ERROR("failed!\n");
  347. radeon_status(dev_priv);
  348. #endif
  349. return -EBUSY;
  350. }
  351. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  352. {
  353. int i, ret;
  354. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  355. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  356. if (ret)
  357. return ret;
  358. for (i = 0; i < dev_priv->usec_timeout; i++) {
  359. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  360. & RADEON_RBBM_ACTIVE)) {
  361. radeon_do_pixcache_flush(dev_priv);
  362. return 0;
  363. }
  364. DRM_UDELAY(1);
  365. }
  366. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  367. RADEON_READ(RADEON_RBBM_STATUS),
  368. RADEON_READ(R300_VAP_CNTL_STATUS));
  369. #if RADEON_FIFO_DEBUG
  370. DRM_ERROR("failed!\n");
  371. radeon_status(dev_priv);
  372. #endif
  373. return -EBUSY;
  374. }
  375. static void radeon_init_pipes(struct drm_device *dev)
  376. {
  377. drm_radeon_private_t *dev_priv = dev->dev_private;
  378. uint32_t gb_tile_config, gb_pipe_sel = 0;
  379. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) {
  380. uint32_t z_pipe_sel = RADEON_READ(RV530_GB_PIPE_SELECT2);
  381. if ((z_pipe_sel & 3) == 3)
  382. dev_priv->num_z_pipes = 2;
  383. else
  384. dev_priv->num_z_pipes = 1;
  385. } else
  386. dev_priv->num_z_pipes = 1;
  387. /* RS4xx/RS6xx/R4xx/R5xx */
  388. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  389. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  390. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  391. /* SE cards have 1 pipe */
  392. if ((dev->pdev->device == 0x5e4c) ||
  393. (dev->pdev->device == 0x5e4f))
  394. dev_priv->num_gb_pipes = 1;
  395. } else {
  396. /* R3xx */
  397. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
  398. dev->pdev->device != 0x4144) ||
  399. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350 &&
  400. dev->pdev->device != 0x4148)) {
  401. dev_priv->num_gb_pipes = 2;
  402. } else {
  403. /* RV3xx/R300 AD/R350 AH */
  404. dev_priv->num_gb_pipes = 1;
  405. }
  406. }
  407. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  408. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  409. switch (dev_priv->num_gb_pipes) {
  410. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  411. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  412. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  413. default:
  414. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  415. }
  416. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  417. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  418. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  419. }
  420. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  421. radeon_do_wait_for_idle(dev_priv);
  422. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  423. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  424. R300_DC_AUTOFLUSH_ENABLE |
  425. R300_DC_DC_DISABLE_IGNORE_PE));
  426. }
  427. /* ================================================================
  428. * CP control, initialization
  429. */
  430. /* Load the microcode for the CP */
  431. static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
  432. {
  433. struct platform_device *pdev;
  434. const char *fw_name = NULL;
  435. int err;
  436. DRM_DEBUG("\n");
  437. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  438. err = IS_ERR(pdev);
  439. if (err) {
  440. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  441. return -EINVAL;
  442. }
  443. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  446. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  447. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  448. DRM_INFO("Loading R100 Microcode\n");
  449. fw_name = FIRMWARE_R100;
  450. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  451. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  452. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  453. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  454. DRM_INFO("Loading R200 Microcode\n");
  455. fw_name = FIRMWARE_R200;
  456. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  457. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  458. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  459. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  460. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  461. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  462. DRM_INFO("Loading R300 Microcode\n");
  463. fw_name = FIRMWARE_R300;
  464. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  465. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  466. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  467. DRM_INFO("Loading R400 Microcode\n");
  468. fw_name = FIRMWARE_R420;
  469. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  470. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  471. DRM_INFO("Loading RS690/RS740 Microcode\n");
  472. fw_name = FIRMWARE_RS690;
  473. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  474. DRM_INFO("Loading RS600 Microcode\n");
  475. fw_name = FIRMWARE_RS600;
  476. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  477. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  478. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  479. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  480. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  481. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  482. DRM_INFO("Loading R500 Microcode\n");
  483. fw_name = FIRMWARE_R520;
  484. }
  485. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  486. platform_device_unregister(pdev);
  487. if (err) {
  488. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  489. fw_name);
  490. } else if (dev_priv->me_fw->size % 8) {
  491. printk(KERN_ERR
  492. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  493. dev_priv->me_fw->size, fw_name);
  494. err = -EINVAL;
  495. release_firmware(dev_priv->me_fw);
  496. dev_priv->me_fw = NULL;
  497. }
  498. return err;
  499. }
  500. static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
  501. {
  502. const __be32 *fw_data;
  503. int i, size;
  504. radeon_do_wait_for_idle(dev_priv);
  505. if (dev_priv->me_fw) {
  506. size = dev_priv->me_fw->size / 4;
  507. fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
  508. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  509. for (i = 0; i < size; i += 2) {
  510. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  511. be32_to_cpup(&fw_data[i]));
  512. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  513. be32_to_cpup(&fw_data[i + 1]));
  514. }
  515. }
  516. }
  517. /* Flush any pending commands to the CP. This should only be used just
  518. * prior to a wait for idle, as it informs the engine that the command
  519. * stream is ending.
  520. */
  521. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  522. {
  523. DRM_DEBUG("\n");
  524. #if 0
  525. u32 tmp;
  526. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  527. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  528. #endif
  529. }
  530. /* Wait for the CP to go idle.
  531. */
  532. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  533. {
  534. RING_LOCALS;
  535. DRM_DEBUG("\n");
  536. BEGIN_RING(6);
  537. RADEON_PURGE_CACHE();
  538. RADEON_PURGE_ZCACHE();
  539. RADEON_WAIT_UNTIL_IDLE();
  540. ADVANCE_RING();
  541. COMMIT_RING();
  542. return radeon_do_wait_for_idle(dev_priv);
  543. }
  544. /* Start the Command Processor.
  545. */
  546. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  547. {
  548. RING_LOCALS;
  549. DRM_DEBUG("\n");
  550. radeon_do_wait_for_idle(dev_priv);
  551. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  552. dev_priv->cp_running = 1;
  553. /* on r420, any DMA from CP to system memory while 2D is active
  554. * can cause a hang. workaround is to queue a CP RESYNC token
  555. */
  556. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  557. BEGIN_RING(3);
  558. OUT_RING(CP_PACKET0(R300_CP_RESYNC_ADDR, 1));
  559. OUT_RING(5); /* scratch reg 5 */
  560. OUT_RING(0xdeadbeef);
  561. ADVANCE_RING();
  562. COMMIT_RING();
  563. }
  564. BEGIN_RING(8);
  565. /* isync can only be written through cp on r5xx write it here */
  566. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  567. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  568. RADEON_ISYNC_ANY3D_IDLE2D |
  569. RADEON_ISYNC_WAIT_IDLEGUI |
  570. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  571. RADEON_PURGE_CACHE();
  572. RADEON_PURGE_ZCACHE();
  573. RADEON_WAIT_UNTIL_IDLE();
  574. ADVANCE_RING();
  575. COMMIT_RING();
  576. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  577. }
  578. /* Reset the Command Processor. This will not flush any pending
  579. * commands, so you must wait for the CP command stream to complete
  580. * before calling this routine.
  581. */
  582. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  583. {
  584. u32 cur_read_ptr;
  585. DRM_DEBUG("\n");
  586. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  587. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  588. SET_RING_HEAD(dev_priv, cur_read_ptr);
  589. dev_priv->ring.tail = cur_read_ptr;
  590. }
  591. /* Stop the Command Processor. This will not flush any pending
  592. * commands, so you must flush the command stream and wait for the CP
  593. * to go idle before calling this routine.
  594. */
  595. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  596. {
  597. RING_LOCALS;
  598. DRM_DEBUG("\n");
  599. /* finish the pending CP_RESYNC token */
  600. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  601. BEGIN_RING(2);
  602. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  603. OUT_RING(R300_RB3D_DC_FINISH);
  604. ADVANCE_RING();
  605. COMMIT_RING();
  606. radeon_do_wait_for_idle(dev_priv);
  607. }
  608. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  609. dev_priv->cp_running = 0;
  610. }
  611. /* Reset the engine. This will stop the CP if it is running.
  612. */
  613. static int radeon_do_engine_reset(struct drm_device * dev)
  614. {
  615. drm_radeon_private_t *dev_priv = dev->dev_private;
  616. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  617. DRM_DEBUG("\n");
  618. radeon_do_pixcache_flush(dev_priv);
  619. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  620. /* may need something similar for newer chips */
  621. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  622. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  623. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  624. RADEON_FORCEON_MCLKA |
  625. RADEON_FORCEON_MCLKB |
  626. RADEON_FORCEON_YCLKA |
  627. RADEON_FORCEON_YCLKB |
  628. RADEON_FORCEON_MC |
  629. RADEON_FORCEON_AIC));
  630. }
  631. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  632. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  633. RADEON_SOFT_RESET_CP |
  634. RADEON_SOFT_RESET_HI |
  635. RADEON_SOFT_RESET_SE |
  636. RADEON_SOFT_RESET_RE |
  637. RADEON_SOFT_RESET_PP |
  638. RADEON_SOFT_RESET_E2 |
  639. RADEON_SOFT_RESET_RB));
  640. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  641. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  642. ~(RADEON_SOFT_RESET_CP |
  643. RADEON_SOFT_RESET_HI |
  644. RADEON_SOFT_RESET_SE |
  645. RADEON_SOFT_RESET_RE |
  646. RADEON_SOFT_RESET_PP |
  647. RADEON_SOFT_RESET_E2 |
  648. RADEON_SOFT_RESET_RB)));
  649. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  650. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  651. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  652. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  653. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  654. }
  655. /* setup the raster pipes */
  656. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  657. radeon_init_pipes(dev);
  658. /* Reset the CP ring */
  659. radeon_do_cp_reset(dev_priv);
  660. /* The CP is no longer running after an engine reset */
  661. dev_priv->cp_running = 0;
  662. /* Reset any pending vertex, indirect buffers */
  663. radeon_freelist_reset(dev);
  664. return 0;
  665. }
  666. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  667. drm_radeon_private_t *dev_priv,
  668. struct drm_file *file_priv)
  669. {
  670. struct drm_radeon_master_private *master_priv;
  671. u32 ring_start, cur_read_ptr;
  672. /* Initialize the memory controller. With new memory map, the fb location
  673. * is not changed, it should have been properly initialized already. Part
  674. * of the problem is that the code below is bogus, assuming the GART is
  675. * always appended to the fb which is not necessarily the case
  676. */
  677. if (!dev_priv->new_memmap)
  678. radeon_write_fb_location(dev_priv,
  679. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  680. | (dev_priv->fb_location >> 16));
  681. #if __OS_HAS_AGP
  682. if (dev_priv->flags & RADEON_IS_AGP) {
  683. radeon_write_agp_base(dev_priv, dev->agp->base);
  684. radeon_write_agp_location(dev_priv,
  685. (((dev_priv->gart_vm_start - 1 +
  686. dev_priv->gart_size) & 0xffff0000) |
  687. (dev_priv->gart_vm_start >> 16)));
  688. ring_start = (dev_priv->cp_ring->offset
  689. - dev->agp->base
  690. + dev_priv->gart_vm_start);
  691. } else
  692. #endif
  693. ring_start = (dev_priv->cp_ring->offset
  694. - (unsigned long)dev->sg->virtual
  695. + dev_priv->gart_vm_start);
  696. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  697. /* Set the write pointer delay */
  698. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  699. /* Initialize the ring buffer's read and write pointers */
  700. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  701. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  702. SET_RING_HEAD(dev_priv, cur_read_ptr);
  703. dev_priv->ring.tail = cur_read_ptr;
  704. #if __OS_HAS_AGP
  705. if (dev_priv->flags & RADEON_IS_AGP) {
  706. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  707. dev_priv->ring_rptr->offset
  708. - dev->agp->base + dev_priv->gart_vm_start);
  709. } else
  710. #endif
  711. {
  712. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  713. dev_priv->ring_rptr->offset
  714. - ((unsigned long) dev->sg->virtual)
  715. + dev_priv->gart_vm_start);
  716. }
  717. /* Set ring buffer size */
  718. #ifdef __BIG_ENDIAN
  719. RADEON_WRITE(RADEON_CP_RB_CNTL,
  720. RADEON_BUF_SWAP_32BIT |
  721. (dev_priv->ring.fetch_size_l2ow << 18) |
  722. (dev_priv->ring.rptr_update_l2qw << 8) |
  723. dev_priv->ring.size_l2qw);
  724. #else
  725. RADEON_WRITE(RADEON_CP_RB_CNTL,
  726. (dev_priv->ring.fetch_size_l2ow << 18) |
  727. (dev_priv->ring.rptr_update_l2qw << 8) |
  728. dev_priv->ring.size_l2qw);
  729. #endif
  730. /* Initialize the scratch register pointer. This will cause
  731. * the scratch register values to be written out to memory
  732. * whenever they are updated.
  733. *
  734. * We simply put this behind the ring read pointer, this works
  735. * with PCI GART as well as (whatever kind of) AGP GART
  736. */
  737. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  738. + RADEON_SCRATCH_REG_OFFSET);
  739. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  740. radeon_enable_bm(dev_priv);
  741. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  742. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  743. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  744. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  745. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  746. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  747. /* reset sarea copies of these */
  748. master_priv = file_priv->master->driver_priv;
  749. if (master_priv->sarea_priv) {
  750. master_priv->sarea_priv->last_frame = 0;
  751. master_priv->sarea_priv->last_dispatch = 0;
  752. master_priv->sarea_priv->last_clear = 0;
  753. }
  754. radeon_do_wait_for_idle(dev_priv);
  755. /* Sync everything up */
  756. RADEON_WRITE(RADEON_ISYNC_CNTL,
  757. (RADEON_ISYNC_ANY2D_IDLE3D |
  758. RADEON_ISYNC_ANY3D_IDLE2D |
  759. RADEON_ISYNC_WAIT_IDLEGUI |
  760. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  761. }
  762. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  763. {
  764. u32 tmp;
  765. /* Start with assuming that writeback doesn't work */
  766. dev_priv->writeback_works = 0;
  767. /* Writeback doesn't seem to work everywhere, test it here and possibly
  768. * enable it if it appears to work
  769. */
  770. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  771. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  772. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  773. u32 val;
  774. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  775. if (val == 0xdeadbeef)
  776. break;
  777. DRM_UDELAY(1);
  778. }
  779. if (tmp < dev_priv->usec_timeout) {
  780. dev_priv->writeback_works = 1;
  781. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  782. } else {
  783. dev_priv->writeback_works = 0;
  784. DRM_INFO("writeback test failed\n");
  785. }
  786. if (radeon_no_wb == 1) {
  787. dev_priv->writeback_works = 0;
  788. DRM_INFO("writeback forced off\n");
  789. }
  790. if (!dev_priv->writeback_works) {
  791. /* Disable writeback to avoid unnecessary bus master transfer */
  792. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  793. RADEON_RB_NO_UPDATE);
  794. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  795. }
  796. }
  797. /* Enable or disable IGP GART on the chip */
  798. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  799. {
  800. u32 temp;
  801. if (on) {
  802. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  803. dev_priv->gart_vm_start,
  804. (long)dev_priv->gart_info.bus_addr,
  805. dev_priv->gart_size);
  806. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  807. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  808. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  809. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  810. RS690_BLOCK_GFX_D3_EN));
  811. else
  812. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  813. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  814. RS480_VA_SIZE_32MB));
  815. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  816. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  817. RS480_TLB_ENABLE |
  818. RS480_GTW_LAC_EN |
  819. RS480_1LEVEL_GART));
  820. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  821. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  822. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  823. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  824. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  825. RS480_REQ_TYPE_SNOOP_DIS));
  826. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  827. dev_priv->gart_size = 32*1024*1024;
  828. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  829. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  830. radeon_write_agp_location(dev_priv, temp);
  831. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  832. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  833. RS480_VA_SIZE_32MB));
  834. do {
  835. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  836. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  837. break;
  838. DRM_UDELAY(1);
  839. } while (1);
  840. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  841. RS480_GART_CACHE_INVALIDATE);
  842. do {
  843. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  844. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  845. break;
  846. DRM_UDELAY(1);
  847. } while (1);
  848. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  849. } else {
  850. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  851. }
  852. }
  853. /* Enable or disable IGP GART on the chip */
  854. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  855. {
  856. u32 temp;
  857. int i;
  858. if (on) {
  859. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  860. dev_priv->gart_vm_start,
  861. (long)dev_priv->gart_info.bus_addr,
  862. dev_priv->gart_size);
  863. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  864. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  865. for (i = 0; i < 19; i++)
  866. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  867. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  868. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  869. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  870. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  871. RS600_ENABLE_FRAGMENT_PROCESSING |
  872. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  873. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  874. RS600_PAGE_TABLE_TYPE_FLAT));
  875. /* disable all other contexts */
  876. for (i = 1; i < 8; i++)
  877. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  878. /* setup the page table aperture */
  879. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  880. dev_priv->gart_info.bus_addr);
  881. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  882. dev_priv->gart_vm_start);
  883. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  884. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  885. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  886. /* setup the system aperture */
  887. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  888. dev_priv->gart_vm_start);
  889. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  890. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  891. /* enable page tables */
  892. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  893. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  894. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  895. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  896. /* invalidate the cache */
  897. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  898. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  899. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  900. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  901. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  902. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  903. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  904. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  905. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  906. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  907. } else {
  908. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  909. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  910. temp &= ~RS600_ENABLE_PAGE_TABLES;
  911. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  912. }
  913. }
  914. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  915. {
  916. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  917. if (on) {
  918. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  919. dev_priv->gart_vm_start,
  920. (long)dev_priv->gart_info.bus_addr,
  921. dev_priv->gart_size);
  922. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  923. dev_priv->gart_vm_start);
  924. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  925. dev_priv->gart_info.bus_addr);
  926. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  927. dev_priv->gart_vm_start);
  928. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  929. dev_priv->gart_vm_start +
  930. dev_priv->gart_size - 1);
  931. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  932. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  933. RADEON_PCIE_TX_GART_EN);
  934. } else {
  935. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  936. tmp & ~RADEON_PCIE_TX_GART_EN);
  937. }
  938. }
  939. /* Enable or disable PCI GART on the chip */
  940. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  941. {
  942. u32 tmp;
  943. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  944. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  945. (dev_priv->flags & RADEON_IS_IGPGART)) {
  946. radeon_set_igpgart(dev_priv, on);
  947. return;
  948. }
  949. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  950. rs600_set_igpgart(dev_priv, on);
  951. return;
  952. }
  953. if (dev_priv->flags & RADEON_IS_PCIE) {
  954. radeon_set_pciegart(dev_priv, on);
  955. return;
  956. }
  957. tmp = RADEON_READ(RADEON_AIC_CNTL);
  958. if (on) {
  959. RADEON_WRITE(RADEON_AIC_CNTL,
  960. tmp | RADEON_PCIGART_TRANSLATE_EN);
  961. /* set PCI GART page-table base address
  962. */
  963. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  964. /* set address range for PCI address translate
  965. */
  966. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  967. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  968. + dev_priv->gart_size - 1);
  969. /* Turn off AGP aperture -- is this required for PCI GART?
  970. */
  971. radeon_write_agp_location(dev_priv, 0xffffffc0);
  972. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  973. } else {
  974. RADEON_WRITE(RADEON_AIC_CNTL,
  975. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  976. }
  977. }
  978. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  979. {
  980. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  981. struct radeon_virt_surface *vp;
  982. int i;
  983. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  984. if (!dev_priv->virt_surfaces[i].file_priv ||
  985. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  986. break;
  987. }
  988. if (i >= 2 * RADEON_MAX_SURFACES)
  989. return -ENOMEM;
  990. vp = &dev_priv->virt_surfaces[i];
  991. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  992. struct radeon_surface *sp = &dev_priv->surfaces[i];
  993. if (sp->refcount)
  994. continue;
  995. vp->surface_index = i;
  996. vp->lower = gart_info->bus_addr;
  997. vp->upper = vp->lower + gart_info->table_size;
  998. vp->flags = 0;
  999. vp->file_priv = PCIGART_FILE_PRIV;
  1000. sp->refcount = 1;
  1001. sp->lower = vp->lower;
  1002. sp->upper = vp->upper;
  1003. sp->flags = 0;
  1004. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  1005. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  1006. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  1007. return 0;
  1008. }
  1009. return -ENOMEM;
  1010. }
  1011. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1012. struct drm_file *file_priv)
  1013. {
  1014. drm_radeon_private_t *dev_priv = dev->dev_private;
  1015. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1016. DRM_DEBUG("\n");
  1017. /* if we require new memory map but we don't have it fail */
  1018. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1019. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1020. radeon_do_cleanup_cp(dev);
  1021. return -EINVAL;
  1022. }
  1023. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1024. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1025. dev_priv->flags &= ~RADEON_IS_AGP;
  1026. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1027. && !init->is_pci) {
  1028. DRM_DEBUG("Restoring AGP flag\n");
  1029. dev_priv->flags |= RADEON_IS_AGP;
  1030. }
  1031. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  1032. DRM_ERROR("PCI GART memory not allocated!\n");
  1033. radeon_do_cleanup_cp(dev);
  1034. return -EINVAL;
  1035. }
  1036. dev_priv->usec_timeout = init->usec_timeout;
  1037. if (dev_priv->usec_timeout < 1 ||
  1038. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1039. DRM_DEBUG("TIMEOUT problem!\n");
  1040. radeon_do_cleanup_cp(dev);
  1041. return -EINVAL;
  1042. }
  1043. /* Enable vblank on CRTC1 for older X servers
  1044. */
  1045. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1046. switch(init->func) {
  1047. case RADEON_INIT_R200_CP:
  1048. dev_priv->microcode_version = UCODE_R200;
  1049. break;
  1050. case RADEON_INIT_R300_CP:
  1051. dev_priv->microcode_version = UCODE_R300;
  1052. break;
  1053. default:
  1054. dev_priv->microcode_version = UCODE_R100;
  1055. }
  1056. dev_priv->do_boxes = 0;
  1057. dev_priv->cp_mode = init->cp_mode;
  1058. /* We don't support anything other than bus-mastering ring mode,
  1059. * but the ring can be in either AGP or PCI space for the ring
  1060. * read pointer.
  1061. */
  1062. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1063. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1064. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1065. radeon_do_cleanup_cp(dev);
  1066. return -EINVAL;
  1067. }
  1068. switch (init->fb_bpp) {
  1069. case 16:
  1070. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1071. break;
  1072. case 32:
  1073. default:
  1074. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1075. break;
  1076. }
  1077. dev_priv->front_offset = init->front_offset;
  1078. dev_priv->front_pitch = init->front_pitch;
  1079. dev_priv->back_offset = init->back_offset;
  1080. dev_priv->back_pitch = init->back_pitch;
  1081. switch (init->depth_bpp) {
  1082. case 16:
  1083. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1084. break;
  1085. case 32:
  1086. default:
  1087. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1088. break;
  1089. }
  1090. dev_priv->depth_offset = init->depth_offset;
  1091. dev_priv->depth_pitch = init->depth_pitch;
  1092. /* Hardware state for depth clears. Remove this if/when we no
  1093. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1094. * all values to prevent unwanted 3D state from slipping through
  1095. * and screwing with the clear operation.
  1096. */
  1097. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1098. (dev_priv->color_fmt << 10) |
  1099. (dev_priv->microcode_version ==
  1100. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1101. dev_priv->depth_clear.rb3d_zstencilcntl =
  1102. (dev_priv->depth_fmt |
  1103. RADEON_Z_TEST_ALWAYS |
  1104. RADEON_STENCIL_TEST_ALWAYS |
  1105. RADEON_STENCIL_S_FAIL_REPLACE |
  1106. RADEON_STENCIL_ZPASS_REPLACE |
  1107. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1108. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1109. RADEON_BFACE_SOLID |
  1110. RADEON_FFACE_SOLID |
  1111. RADEON_FLAT_SHADE_VTX_LAST |
  1112. RADEON_DIFFUSE_SHADE_FLAT |
  1113. RADEON_ALPHA_SHADE_FLAT |
  1114. RADEON_SPECULAR_SHADE_FLAT |
  1115. RADEON_FOG_SHADE_FLAT |
  1116. RADEON_VTX_PIX_CENTER_OGL |
  1117. RADEON_ROUND_MODE_TRUNC |
  1118. RADEON_ROUND_PREC_8TH_PIX);
  1119. dev_priv->ring_offset = init->ring_offset;
  1120. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1121. dev_priv->buffers_offset = init->buffers_offset;
  1122. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1123. master_priv->sarea = drm_getsarea(dev);
  1124. if (!master_priv->sarea) {
  1125. DRM_ERROR("could not find sarea!\n");
  1126. radeon_do_cleanup_cp(dev);
  1127. return -EINVAL;
  1128. }
  1129. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1130. if (!dev_priv->cp_ring) {
  1131. DRM_ERROR("could not find cp ring region!\n");
  1132. radeon_do_cleanup_cp(dev);
  1133. return -EINVAL;
  1134. }
  1135. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1136. if (!dev_priv->ring_rptr) {
  1137. DRM_ERROR("could not find ring read pointer!\n");
  1138. radeon_do_cleanup_cp(dev);
  1139. return -EINVAL;
  1140. }
  1141. dev->agp_buffer_token = init->buffers_offset;
  1142. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1143. if (!dev->agp_buffer_map) {
  1144. DRM_ERROR("could not find dma buffer region!\n");
  1145. radeon_do_cleanup_cp(dev);
  1146. return -EINVAL;
  1147. }
  1148. if (init->gart_textures_offset) {
  1149. dev_priv->gart_textures =
  1150. drm_core_findmap(dev, init->gart_textures_offset);
  1151. if (!dev_priv->gart_textures) {
  1152. DRM_ERROR("could not find GART texture region!\n");
  1153. radeon_do_cleanup_cp(dev);
  1154. return -EINVAL;
  1155. }
  1156. }
  1157. #if __OS_HAS_AGP
  1158. if (dev_priv->flags & RADEON_IS_AGP) {
  1159. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1160. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1161. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1162. if (!dev_priv->cp_ring->handle ||
  1163. !dev_priv->ring_rptr->handle ||
  1164. !dev->agp_buffer_map->handle) {
  1165. DRM_ERROR("could not find ioremap agp regions!\n");
  1166. radeon_do_cleanup_cp(dev);
  1167. return -EINVAL;
  1168. }
  1169. } else
  1170. #endif
  1171. {
  1172. dev_priv->cp_ring->handle =
  1173. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1174. dev_priv->ring_rptr->handle =
  1175. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1176. dev->agp_buffer_map->handle =
  1177. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1178. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1179. dev_priv->cp_ring->handle);
  1180. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1181. dev_priv->ring_rptr->handle);
  1182. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1183. dev->agp_buffer_map->handle);
  1184. }
  1185. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1186. dev_priv->fb_size =
  1187. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1188. - dev_priv->fb_location;
  1189. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1190. ((dev_priv->front_offset
  1191. + dev_priv->fb_location) >> 10));
  1192. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1193. ((dev_priv->back_offset
  1194. + dev_priv->fb_location) >> 10));
  1195. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1196. ((dev_priv->depth_offset
  1197. + dev_priv->fb_location) >> 10));
  1198. dev_priv->gart_size = init->gart_size;
  1199. /* New let's set the memory map ... */
  1200. if (dev_priv->new_memmap) {
  1201. u32 base = 0;
  1202. DRM_INFO("Setting GART location based on new memory map\n");
  1203. /* If using AGP, try to locate the AGP aperture at the same
  1204. * location in the card and on the bus, though we have to
  1205. * align it down.
  1206. */
  1207. #if __OS_HAS_AGP
  1208. if (dev_priv->flags & RADEON_IS_AGP) {
  1209. base = dev->agp->base;
  1210. /* Check if valid */
  1211. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1212. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1213. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1214. dev->agp->base);
  1215. base = 0;
  1216. }
  1217. }
  1218. #endif
  1219. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1220. if (base == 0) {
  1221. base = dev_priv->fb_location + dev_priv->fb_size;
  1222. if (base < dev_priv->fb_location ||
  1223. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1224. base = dev_priv->fb_location
  1225. - dev_priv->gart_size;
  1226. }
  1227. dev_priv->gart_vm_start = base & 0xffc00000u;
  1228. if (dev_priv->gart_vm_start != base)
  1229. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1230. base, dev_priv->gart_vm_start);
  1231. } else {
  1232. DRM_INFO("Setting GART location based on old memory map\n");
  1233. dev_priv->gart_vm_start = dev_priv->fb_location +
  1234. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1235. }
  1236. #if __OS_HAS_AGP
  1237. if (dev_priv->flags & RADEON_IS_AGP)
  1238. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1239. - dev->agp->base
  1240. + dev_priv->gart_vm_start);
  1241. else
  1242. #endif
  1243. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1244. - (unsigned long)dev->sg->virtual
  1245. + dev_priv->gart_vm_start);
  1246. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1247. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1248. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1249. dev_priv->gart_buffers_offset);
  1250. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1251. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1252. + init->ring_size / sizeof(u32));
  1253. dev_priv->ring.size = init->ring_size;
  1254. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1255. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1256. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1257. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1258. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1259. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1260. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1261. #if __OS_HAS_AGP
  1262. if (dev_priv->flags & RADEON_IS_AGP) {
  1263. /* Turn off PCI GART */
  1264. radeon_set_pcigart(dev_priv, 0);
  1265. } else
  1266. #endif
  1267. {
  1268. u32 sctrl;
  1269. int ret;
  1270. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1271. /* if we have an offset set from userspace */
  1272. if (dev_priv->pcigart_offset_set) {
  1273. dev_priv->gart_info.bus_addr =
  1274. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1275. dev_priv->gart_info.mapping.offset =
  1276. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1277. dev_priv->gart_info.mapping.size =
  1278. dev_priv->gart_info.table_size;
  1279. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1280. dev_priv->gart_info.addr =
  1281. dev_priv->gart_info.mapping.handle;
  1282. if (dev_priv->flags & RADEON_IS_PCIE)
  1283. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1284. else
  1285. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1286. dev_priv->gart_info.gart_table_location =
  1287. DRM_ATI_GART_FB;
  1288. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1289. dev_priv->gart_info.addr,
  1290. dev_priv->pcigart_offset);
  1291. } else {
  1292. if (dev_priv->flags & RADEON_IS_IGPGART)
  1293. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1294. else
  1295. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1296. dev_priv->gart_info.gart_table_location =
  1297. DRM_ATI_GART_MAIN;
  1298. dev_priv->gart_info.addr = NULL;
  1299. dev_priv->gart_info.bus_addr = 0;
  1300. if (dev_priv->flags & RADEON_IS_PCIE) {
  1301. DRM_ERROR
  1302. ("Cannot use PCI Express without GART in FB memory\n");
  1303. radeon_do_cleanup_cp(dev);
  1304. return -EINVAL;
  1305. }
  1306. }
  1307. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1308. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1309. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1310. ret = r600_page_table_init(dev);
  1311. else
  1312. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1313. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1314. if (!ret) {
  1315. DRM_ERROR("failed to init PCI GART!\n");
  1316. radeon_do_cleanup_cp(dev);
  1317. return -ENOMEM;
  1318. }
  1319. ret = radeon_setup_pcigart_surface(dev_priv);
  1320. if (ret) {
  1321. DRM_ERROR("failed to setup GART surface!\n");
  1322. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1323. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1324. else
  1325. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1326. radeon_do_cleanup_cp(dev);
  1327. return ret;
  1328. }
  1329. /* Turn on PCI GART */
  1330. radeon_set_pcigart(dev_priv, 1);
  1331. }
  1332. if (!dev_priv->me_fw) {
  1333. int err = radeon_cp_init_microcode(dev_priv);
  1334. if (err) {
  1335. DRM_ERROR("Failed to load firmware!\n");
  1336. radeon_do_cleanup_cp(dev);
  1337. return err;
  1338. }
  1339. }
  1340. radeon_cp_load_microcode(dev_priv);
  1341. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1342. dev_priv->last_buf = 0;
  1343. radeon_do_engine_reset(dev);
  1344. radeon_test_writeback(dev_priv);
  1345. return 0;
  1346. }
  1347. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1348. {
  1349. drm_radeon_private_t *dev_priv = dev->dev_private;
  1350. DRM_DEBUG("\n");
  1351. /* Make sure interrupts are disabled here because the uninstall ioctl
  1352. * may not have been called from userspace and after dev_private
  1353. * is freed, it's too late.
  1354. */
  1355. if (dev->irq_enabled)
  1356. drm_irq_uninstall(dev);
  1357. #if __OS_HAS_AGP
  1358. if (dev_priv->flags & RADEON_IS_AGP) {
  1359. if (dev_priv->cp_ring != NULL) {
  1360. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1361. dev_priv->cp_ring = NULL;
  1362. }
  1363. if (dev_priv->ring_rptr != NULL) {
  1364. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1365. dev_priv->ring_rptr = NULL;
  1366. }
  1367. if (dev->agp_buffer_map != NULL) {
  1368. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1369. dev->agp_buffer_map = NULL;
  1370. }
  1371. } else
  1372. #endif
  1373. {
  1374. if (dev_priv->gart_info.bus_addr) {
  1375. /* Turn off PCI GART */
  1376. radeon_set_pcigart(dev_priv, 0);
  1377. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1378. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1379. else {
  1380. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1381. DRM_ERROR("failed to cleanup PCI GART!\n");
  1382. }
  1383. }
  1384. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1385. {
  1386. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1387. dev_priv->gart_info.addr = NULL;
  1388. }
  1389. }
  1390. /* only clear to the start of flags */
  1391. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1392. return 0;
  1393. }
  1394. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1395. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1396. * here we make sure that all Radeon hardware initialisation is re-done without
  1397. * affecting running applications.
  1398. *
  1399. * Charl P. Botha <http://cpbotha.net>
  1400. */
  1401. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1402. {
  1403. drm_radeon_private_t *dev_priv = dev->dev_private;
  1404. if (!dev_priv) {
  1405. DRM_ERROR("Called with no initialization\n");
  1406. return -EINVAL;
  1407. }
  1408. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1409. #if __OS_HAS_AGP
  1410. if (dev_priv->flags & RADEON_IS_AGP) {
  1411. /* Turn off PCI GART */
  1412. radeon_set_pcigart(dev_priv, 0);
  1413. } else
  1414. #endif
  1415. {
  1416. /* Turn on PCI GART */
  1417. radeon_set_pcigart(dev_priv, 1);
  1418. }
  1419. radeon_cp_load_microcode(dev_priv);
  1420. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1421. dev_priv->have_z_offset = 0;
  1422. radeon_do_engine_reset(dev);
  1423. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1424. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1425. return 0;
  1426. }
  1427. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1428. {
  1429. drm_radeon_private_t *dev_priv = dev->dev_private;
  1430. drm_radeon_init_t *init = data;
  1431. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1432. if (init->func == RADEON_INIT_R300_CP)
  1433. r300_init_reg_flags(dev);
  1434. switch (init->func) {
  1435. case RADEON_INIT_CP:
  1436. case RADEON_INIT_R200_CP:
  1437. case RADEON_INIT_R300_CP:
  1438. return radeon_do_init_cp(dev, init, file_priv);
  1439. case RADEON_INIT_R600_CP:
  1440. return r600_do_init_cp(dev, init, file_priv);
  1441. case RADEON_CLEANUP_CP:
  1442. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1443. return r600_do_cleanup_cp(dev);
  1444. else
  1445. return radeon_do_cleanup_cp(dev);
  1446. }
  1447. return -EINVAL;
  1448. }
  1449. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1450. {
  1451. drm_radeon_private_t *dev_priv = dev->dev_private;
  1452. DRM_DEBUG("\n");
  1453. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1454. if (dev_priv->cp_running) {
  1455. DRM_DEBUG("while CP running\n");
  1456. return 0;
  1457. }
  1458. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1459. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1460. dev_priv->cp_mode);
  1461. return 0;
  1462. }
  1463. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1464. r600_do_cp_start(dev_priv);
  1465. else
  1466. radeon_do_cp_start(dev_priv);
  1467. return 0;
  1468. }
  1469. /* Stop the CP. The engine must have been idled before calling this
  1470. * routine.
  1471. */
  1472. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1473. {
  1474. drm_radeon_private_t *dev_priv = dev->dev_private;
  1475. drm_radeon_cp_stop_t *stop = data;
  1476. int ret;
  1477. DRM_DEBUG("\n");
  1478. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1479. if (!dev_priv->cp_running)
  1480. return 0;
  1481. /* Flush any pending CP commands. This ensures any outstanding
  1482. * commands are exectuted by the engine before we turn it off.
  1483. */
  1484. if (stop->flush) {
  1485. radeon_do_cp_flush(dev_priv);
  1486. }
  1487. /* If we fail to make the engine go idle, we return an error
  1488. * code so that the DRM ioctl wrapper can try again.
  1489. */
  1490. if (stop->idle) {
  1491. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1492. ret = r600_do_cp_idle(dev_priv);
  1493. else
  1494. ret = radeon_do_cp_idle(dev_priv);
  1495. if (ret)
  1496. return ret;
  1497. }
  1498. /* Finally, we can turn off the CP. If the engine isn't idle,
  1499. * we will get some dropped triangles as they won't be fully
  1500. * rendered before the CP is shut down.
  1501. */
  1502. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1503. r600_do_cp_stop(dev_priv);
  1504. else
  1505. radeon_do_cp_stop(dev_priv);
  1506. /* Reset the engine */
  1507. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1508. r600_do_engine_reset(dev);
  1509. else
  1510. radeon_do_engine_reset(dev);
  1511. return 0;
  1512. }
  1513. void radeon_do_release(struct drm_device * dev)
  1514. {
  1515. drm_radeon_private_t *dev_priv = dev->dev_private;
  1516. int i, ret;
  1517. if (dev_priv) {
  1518. if (dev_priv->cp_running) {
  1519. /* Stop the cp */
  1520. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1521. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1522. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1523. #ifdef __linux__
  1524. schedule();
  1525. #else
  1526. tsleep(&ret, PZERO, "rdnrel", 1);
  1527. #endif
  1528. }
  1529. } else {
  1530. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1531. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1532. #ifdef __linux__
  1533. schedule();
  1534. #else
  1535. tsleep(&ret, PZERO, "rdnrel", 1);
  1536. #endif
  1537. }
  1538. }
  1539. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1540. r600_do_cp_stop(dev_priv);
  1541. r600_do_engine_reset(dev);
  1542. } else {
  1543. radeon_do_cp_stop(dev_priv);
  1544. radeon_do_engine_reset(dev);
  1545. }
  1546. }
  1547. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1548. /* Disable *all* interrupts */
  1549. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1550. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1551. if (dev_priv->mmio) { /* remove all surfaces */
  1552. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1553. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1554. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1555. 16 * i, 0);
  1556. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1557. 16 * i, 0);
  1558. }
  1559. }
  1560. }
  1561. /* Free memory heap structures */
  1562. radeon_mem_takedown(&(dev_priv->gart_heap));
  1563. radeon_mem_takedown(&(dev_priv->fb_heap));
  1564. /* deallocate kernel resources */
  1565. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1566. r600_do_cleanup_cp(dev);
  1567. else
  1568. radeon_do_cleanup_cp(dev);
  1569. if (dev_priv->me_fw) {
  1570. release_firmware(dev_priv->me_fw);
  1571. dev_priv->me_fw = NULL;
  1572. }
  1573. if (dev_priv->pfp_fw) {
  1574. release_firmware(dev_priv->pfp_fw);
  1575. dev_priv->pfp_fw = NULL;
  1576. }
  1577. }
  1578. }
  1579. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1580. */
  1581. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1582. {
  1583. drm_radeon_private_t *dev_priv = dev->dev_private;
  1584. DRM_DEBUG("\n");
  1585. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1586. if (!dev_priv) {
  1587. DRM_DEBUG("called before init done\n");
  1588. return -EINVAL;
  1589. }
  1590. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1591. r600_do_cp_reset(dev_priv);
  1592. else
  1593. radeon_do_cp_reset(dev_priv);
  1594. /* The CP is no longer running after an engine reset */
  1595. dev_priv->cp_running = 0;
  1596. return 0;
  1597. }
  1598. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1599. {
  1600. drm_radeon_private_t *dev_priv = dev->dev_private;
  1601. DRM_DEBUG("\n");
  1602. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1603. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1604. return r600_do_cp_idle(dev_priv);
  1605. else
  1606. return radeon_do_cp_idle(dev_priv);
  1607. }
  1608. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1609. */
  1610. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1611. {
  1612. drm_radeon_private_t *dev_priv = dev->dev_private;
  1613. DRM_DEBUG("\n");
  1614. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1615. return r600_do_resume_cp(dev, file_priv);
  1616. else
  1617. return radeon_do_resume_cp(dev, file_priv);
  1618. }
  1619. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1620. {
  1621. drm_radeon_private_t *dev_priv = dev->dev_private;
  1622. DRM_DEBUG("\n");
  1623. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1624. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1625. return r600_do_engine_reset(dev);
  1626. else
  1627. return radeon_do_engine_reset(dev);
  1628. }
  1629. /* ================================================================
  1630. * Fullscreen mode
  1631. */
  1632. /* KW: Deprecated to say the least:
  1633. */
  1634. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1635. {
  1636. return 0;
  1637. }
  1638. /* ================================================================
  1639. * Freelist management
  1640. */
  1641. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1642. * bufs until freelist code is used. Note this hides a problem with
  1643. * the scratch register * (used to keep track of last buffer
  1644. * completed) being written to before * the last buffer has actually
  1645. * completed rendering.
  1646. *
  1647. * KW: It's also a good way to find free buffers quickly.
  1648. *
  1649. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1650. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1651. * we essentially have to do this, else old clients will break.
  1652. *
  1653. * However, it does leave open a potential deadlock where all the
  1654. * buffers are held by other clients, which can't release them because
  1655. * they can't get the lock.
  1656. */
  1657. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1658. {
  1659. struct drm_device_dma *dma = dev->dma;
  1660. drm_radeon_private_t *dev_priv = dev->dev_private;
  1661. drm_radeon_buf_priv_t *buf_priv;
  1662. struct drm_buf *buf;
  1663. int i, t;
  1664. int start;
  1665. if (++dev_priv->last_buf >= dma->buf_count)
  1666. dev_priv->last_buf = 0;
  1667. start = dev_priv->last_buf;
  1668. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1669. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1670. DRM_DEBUG("done_age = %d\n", done_age);
  1671. for (i = 0; i < dma->buf_count; i++) {
  1672. buf = dma->buflist[start];
  1673. buf_priv = buf->dev_private;
  1674. if (buf->file_priv == NULL || (buf->pending &&
  1675. buf_priv->age <=
  1676. done_age)) {
  1677. dev_priv->stats.requested_bufs++;
  1678. buf->pending = 0;
  1679. return buf;
  1680. }
  1681. if (++start >= dma->buf_count)
  1682. start = 0;
  1683. }
  1684. if (t) {
  1685. DRM_UDELAY(1);
  1686. dev_priv->stats.freelist_loops++;
  1687. }
  1688. }
  1689. return NULL;
  1690. }
  1691. void radeon_freelist_reset(struct drm_device * dev)
  1692. {
  1693. struct drm_device_dma *dma = dev->dma;
  1694. drm_radeon_private_t *dev_priv = dev->dev_private;
  1695. int i;
  1696. dev_priv->last_buf = 0;
  1697. for (i = 0; i < dma->buf_count; i++) {
  1698. struct drm_buf *buf = dma->buflist[i];
  1699. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1700. buf_priv->age = 0;
  1701. }
  1702. }
  1703. /* ================================================================
  1704. * CP command submission
  1705. */
  1706. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1707. {
  1708. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1709. int i;
  1710. u32 last_head = GET_RING_HEAD(dev_priv);
  1711. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1712. u32 head = GET_RING_HEAD(dev_priv);
  1713. ring->space = (head - ring->tail) * sizeof(u32);
  1714. if (ring->space <= 0)
  1715. ring->space += ring->size;
  1716. if (ring->space > n)
  1717. return 0;
  1718. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1719. if (head != last_head)
  1720. i = 0;
  1721. last_head = head;
  1722. DRM_UDELAY(1);
  1723. }
  1724. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1725. #if RADEON_FIFO_DEBUG
  1726. radeon_status(dev_priv);
  1727. DRM_ERROR("failed!\n");
  1728. #endif
  1729. return -EBUSY;
  1730. }
  1731. static int radeon_cp_get_buffers(struct drm_device *dev,
  1732. struct drm_file *file_priv,
  1733. struct drm_dma * d)
  1734. {
  1735. int i;
  1736. struct drm_buf *buf;
  1737. for (i = d->granted_count; i < d->request_count; i++) {
  1738. buf = radeon_freelist_get(dev);
  1739. if (!buf)
  1740. return -EBUSY; /* NOTE: broken client */
  1741. buf->file_priv = file_priv;
  1742. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1743. sizeof(buf->idx)))
  1744. return -EFAULT;
  1745. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1746. sizeof(buf->total)))
  1747. return -EFAULT;
  1748. d->granted_count++;
  1749. }
  1750. return 0;
  1751. }
  1752. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1753. {
  1754. struct drm_device_dma *dma = dev->dma;
  1755. int ret = 0;
  1756. struct drm_dma *d = data;
  1757. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1758. /* Please don't send us buffers.
  1759. */
  1760. if (d->send_count != 0) {
  1761. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1762. DRM_CURRENTPID, d->send_count);
  1763. return -EINVAL;
  1764. }
  1765. /* We'll send you buffers.
  1766. */
  1767. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1768. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1769. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1770. return -EINVAL;
  1771. }
  1772. d->granted_count = 0;
  1773. if (d->request_count) {
  1774. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1775. }
  1776. return ret;
  1777. }
  1778. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1779. {
  1780. drm_radeon_private_t *dev_priv;
  1781. int ret = 0;
  1782. dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
  1783. if (dev_priv == NULL)
  1784. return -ENOMEM;
  1785. dev->dev_private = (void *)dev_priv;
  1786. dev_priv->flags = flags;
  1787. switch (flags & RADEON_FAMILY_MASK) {
  1788. case CHIP_R100:
  1789. case CHIP_RV200:
  1790. case CHIP_R200:
  1791. case CHIP_R300:
  1792. case CHIP_R350:
  1793. case CHIP_R420:
  1794. case CHIP_R423:
  1795. case CHIP_RV410:
  1796. case CHIP_RV515:
  1797. case CHIP_R520:
  1798. case CHIP_RV570:
  1799. case CHIP_R580:
  1800. dev_priv->flags |= RADEON_HAS_HIERZ;
  1801. break;
  1802. default:
  1803. /* all other chips have no hierarchical z buffer */
  1804. break;
  1805. }
  1806. pci_set_master(dev->pdev);
  1807. if (drm_pci_device_is_agp(dev))
  1808. dev_priv->flags |= RADEON_IS_AGP;
  1809. else if (pci_is_pcie(dev->pdev))
  1810. dev_priv->flags |= RADEON_IS_PCIE;
  1811. else
  1812. dev_priv->flags |= RADEON_IS_PCI;
  1813. ret = drm_addmap(dev, pci_resource_start(dev->pdev, 2),
  1814. pci_resource_len(dev->pdev, 2), _DRM_REGISTERS,
  1815. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1816. if (ret != 0)
  1817. return ret;
  1818. ret = drm_vblank_init(dev, 2);
  1819. if (ret) {
  1820. radeon_driver_unload(dev);
  1821. return ret;
  1822. }
  1823. DRM_DEBUG("%s card detected\n",
  1824. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1825. return ret;
  1826. }
  1827. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1828. {
  1829. struct drm_radeon_master_private *master_priv;
  1830. unsigned long sareapage;
  1831. int ret;
  1832. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1833. if (!master_priv)
  1834. return -ENOMEM;
  1835. /* prebuild the SAREA */
  1836. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1837. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
  1838. &master_priv->sarea);
  1839. if (ret) {
  1840. DRM_ERROR("SAREA setup failed\n");
  1841. kfree(master_priv);
  1842. return ret;
  1843. }
  1844. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1845. master_priv->sarea_priv->pfCurrentPage = 0;
  1846. master->driver_priv = master_priv;
  1847. return 0;
  1848. }
  1849. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1850. {
  1851. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1852. if (!master_priv)
  1853. return;
  1854. if (master_priv->sarea_priv &&
  1855. master_priv->sarea_priv->pfCurrentPage != 0)
  1856. radeon_cp_dispatch_flip(dev, master);
  1857. master_priv->sarea_priv = NULL;
  1858. if (master_priv->sarea)
  1859. drm_rmmap_locked(dev, master_priv->sarea);
  1860. kfree(master_priv);
  1861. master->driver_priv = NULL;
  1862. }
  1863. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1864. * have to find them.
  1865. */
  1866. int radeon_driver_firstopen(struct drm_device *dev)
  1867. {
  1868. int ret;
  1869. drm_local_map_t *map;
  1870. drm_radeon_private_t *dev_priv = dev->dev_private;
  1871. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1872. dev_priv->fb_aper_offset = pci_resource_start(dev->pdev, 0);
  1873. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1874. pci_resource_len(dev->pdev, 0), _DRM_FRAME_BUFFER,
  1875. _DRM_WRITE_COMBINING, &map);
  1876. if (ret != 0)
  1877. return ret;
  1878. return 0;
  1879. }
  1880. int radeon_driver_unload(struct drm_device *dev)
  1881. {
  1882. drm_radeon_private_t *dev_priv = dev->dev_private;
  1883. DRM_DEBUG("\n");
  1884. drm_rmmap(dev, dev_priv->mmio);
  1885. kfree(dev_priv);
  1886. dev->dev_private = NULL;
  1887. return 0;
  1888. }
  1889. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1890. {
  1891. int i;
  1892. u32 *ring;
  1893. int tail_aligned;
  1894. /* check if the ring is padded out to 16-dword alignment */
  1895. tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
  1896. if (tail_aligned) {
  1897. int num_p2 = RADEON_RING_ALIGN - tail_aligned;
  1898. ring = dev_priv->ring.start;
  1899. /* pad with some CP_PACKET2 */
  1900. for (i = 0; i < num_p2; i++)
  1901. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1902. dev_priv->ring.tail += i;
  1903. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1904. }
  1905. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1906. DRM_MEMORYBARRIER();
  1907. GET_RING_HEAD( dev_priv );
  1908. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1909. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1910. /* read from PCI bus to ensure correct posting */
  1911. RADEON_READ(R600_CP_RB_RPTR);
  1912. } else {
  1913. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1914. /* read from PCI bus to ensure correct posting */
  1915. RADEON_READ(RADEON_CP_RB_RPTR);
  1916. }
  1917. }