radeon_bios.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/acpi.h>
  35. /*
  36. * BIOS.
  37. */
  38. /* If you boot an IGP board with a discrete card as the primary,
  39. * the IGP rom is not accessible via the rom bar as the IGP rom is
  40. * part of the system bios. On boot, the system bios puts a
  41. * copy of the igp rom at the start of vram if a discrete card is
  42. * present.
  43. */
  44. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  45. {
  46. uint8_t __iomem *bios;
  47. resource_size_t vram_base;
  48. resource_size_t size = 256 * 1024; /* ??? */
  49. if (!(rdev->flags & RADEON_IS_IGP))
  50. if (!radeon_card_posted(rdev))
  51. return false;
  52. rdev->bios = NULL;
  53. vram_base = pci_resource_start(rdev->pdev, 0);
  54. bios = ioremap(vram_base, size);
  55. if (!bios) {
  56. return false;
  57. }
  58. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. rdev->bios = kmalloc(size, GFP_KERNEL);
  63. if (rdev->bios == NULL) {
  64. iounmap(bios);
  65. return false;
  66. }
  67. memcpy_fromio(rdev->bios, bios, size);
  68. iounmap(bios);
  69. return true;
  70. }
  71. static bool radeon_read_bios(struct radeon_device *rdev)
  72. {
  73. uint8_t __iomem *bios, val1, val2;
  74. size_t size;
  75. rdev->bios = NULL;
  76. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  77. bios = pci_map_rom(rdev->pdev, &size);
  78. if (!bios) {
  79. return false;
  80. }
  81. val1 = readb(&bios[0]);
  82. val2 = readb(&bios[1]);
  83. if (size == 0 || val1 != 0x55 || val2 != 0xaa) {
  84. pci_unmap_rom(rdev->pdev, bios);
  85. return false;
  86. }
  87. rdev->bios = kzalloc(size, GFP_KERNEL);
  88. if (rdev->bios == NULL) {
  89. pci_unmap_rom(rdev->pdev, bios);
  90. return false;
  91. }
  92. memcpy_fromio(rdev->bios, bios, size);
  93. pci_unmap_rom(rdev->pdev, bios);
  94. return true;
  95. }
  96. #ifdef CONFIG_ACPI
  97. /* ATRM is used to get the BIOS on the discrete cards in
  98. * dual-gpu systems.
  99. */
  100. /* retrieve the ROM in 4k blocks */
  101. #define ATRM_BIOS_PAGE 4096
  102. /**
  103. * radeon_atrm_call - fetch a chunk of the vbios
  104. *
  105. * @atrm_handle: acpi ATRM handle
  106. * @bios: vbios image pointer
  107. * @offset: offset of vbios image data to fetch
  108. * @len: length of vbios image data to fetch
  109. *
  110. * Executes ATRM to fetch a chunk of the discrete
  111. * vbios image on PX systems (all asics).
  112. * Returns the length of the buffer fetched.
  113. */
  114. static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
  115. int offset, int len)
  116. {
  117. acpi_status status;
  118. union acpi_object atrm_arg_elements[2], *obj;
  119. struct acpi_object_list atrm_arg;
  120. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
  121. atrm_arg.count = 2;
  122. atrm_arg.pointer = &atrm_arg_elements[0];
  123. atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
  124. atrm_arg_elements[0].integer.value = offset;
  125. atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
  126. atrm_arg_elements[1].integer.value = len;
  127. status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
  128. if (ACPI_FAILURE(status)) {
  129. printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
  130. return -ENODEV;
  131. }
  132. obj = (union acpi_object *)buffer.pointer;
  133. memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
  134. len = obj->buffer.length;
  135. kfree(buffer.pointer);
  136. return len;
  137. }
  138. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  139. {
  140. int ret;
  141. int size = 256 * 1024;
  142. int i;
  143. struct pci_dev *pdev = NULL;
  144. acpi_handle dhandle, atrm_handle;
  145. acpi_status status;
  146. bool found = false;
  147. /* ATRM is for the discrete card only */
  148. if (rdev->flags & RADEON_IS_IGP)
  149. return false;
  150. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
  151. dhandle = DEVICE_ACPI_HANDLE(&pdev->dev);
  152. if (!dhandle)
  153. continue;
  154. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  155. if (!ACPI_FAILURE(status)) {
  156. found = true;
  157. break;
  158. }
  159. }
  160. if (!found)
  161. return false;
  162. rdev->bios = kmalloc(size, GFP_KERNEL);
  163. if (!rdev->bios) {
  164. DRM_ERROR("Unable to allocate bios\n");
  165. return false;
  166. }
  167. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  168. ret = radeon_atrm_call(atrm_handle,
  169. rdev->bios,
  170. (i * ATRM_BIOS_PAGE),
  171. ATRM_BIOS_PAGE);
  172. if (ret < ATRM_BIOS_PAGE)
  173. break;
  174. }
  175. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  176. kfree(rdev->bios);
  177. return false;
  178. }
  179. return true;
  180. }
  181. #else
  182. static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
  183. {
  184. return false;
  185. }
  186. #endif
  187. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  188. {
  189. u32 bus_cntl;
  190. u32 d1vga_control;
  191. u32 d2vga_control;
  192. u32 vga_render_control;
  193. u32 rom_cntl;
  194. bool r;
  195. bus_cntl = RREG32(R600_BUS_CNTL);
  196. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  197. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  198. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  199. rom_cntl = RREG32(R600_ROM_CNTL);
  200. /* enable the rom */
  201. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  202. /* Disable VGA mode */
  203. WREG32(AVIVO_D1VGA_CONTROL,
  204. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  205. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  206. WREG32(AVIVO_D2VGA_CONTROL,
  207. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  208. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  209. WREG32(AVIVO_VGA_RENDER_CONTROL,
  210. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  211. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  212. r = radeon_read_bios(rdev);
  213. /* restore regs */
  214. WREG32(R600_BUS_CNTL, bus_cntl);
  215. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  216. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  217. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  218. WREG32(R600_ROM_CNTL, rom_cntl);
  219. return r;
  220. }
  221. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  222. {
  223. uint32_t viph_control;
  224. uint32_t bus_cntl;
  225. uint32_t d1vga_control;
  226. uint32_t d2vga_control;
  227. uint32_t vga_render_control;
  228. uint32_t rom_cntl;
  229. uint32_t cg_spll_func_cntl = 0;
  230. uint32_t cg_spll_status;
  231. bool r;
  232. viph_control = RREG32(RADEON_VIPH_CONTROL);
  233. bus_cntl = RREG32(R600_BUS_CNTL);
  234. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  235. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  236. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  237. rom_cntl = RREG32(R600_ROM_CNTL);
  238. /* disable VIP */
  239. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  240. /* enable the rom */
  241. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  242. /* Disable VGA mode */
  243. WREG32(AVIVO_D1VGA_CONTROL,
  244. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  245. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  246. WREG32(AVIVO_D2VGA_CONTROL,
  247. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  248. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  249. WREG32(AVIVO_VGA_RENDER_CONTROL,
  250. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  251. if (rdev->family == CHIP_RV730) {
  252. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  253. /* enable bypass mode */
  254. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  255. R600_SPLL_BYPASS_EN));
  256. /* wait for SPLL_CHG_STATUS to change to 1 */
  257. cg_spll_status = 0;
  258. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  259. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  260. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  261. } else
  262. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  263. r = radeon_read_bios(rdev);
  264. /* restore regs */
  265. if (rdev->family == CHIP_RV730) {
  266. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  267. /* wait for SPLL_CHG_STATUS to change to 1 */
  268. cg_spll_status = 0;
  269. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  270. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  271. }
  272. WREG32(RADEON_VIPH_CONTROL, viph_control);
  273. WREG32(R600_BUS_CNTL, bus_cntl);
  274. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  275. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  276. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  277. WREG32(R600_ROM_CNTL, rom_cntl);
  278. return r;
  279. }
  280. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  281. {
  282. uint32_t viph_control;
  283. uint32_t bus_cntl;
  284. uint32_t d1vga_control;
  285. uint32_t d2vga_control;
  286. uint32_t vga_render_control;
  287. uint32_t rom_cntl;
  288. uint32_t general_pwrmgt;
  289. uint32_t low_vid_lower_gpio_cntl;
  290. uint32_t medium_vid_lower_gpio_cntl;
  291. uint32_t high_vid_lower_gpio_cntl;
  292. uint32_t ctxsw_vid_lower_gpio_cntl;
  293. uint32_t lower_gpio_enable;
  294. bool r;
  295. viph_control = RREG32(RADEON_VIPH_CONTROL);
  296. bus_cntl = RREG32(R600_BUS_CNTL);
  297. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  298. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  299. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  300. rom_cntl = RREG32(R600_ROM_CNTL);
  301. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  302. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  303. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  304. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  305. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  306. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  307. /* disable VIP */
  308. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  309. /* enable the rom */
  310. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  311. /* Disable VGA mode */
  312. WREG32(AVIVO_D1VGA_CONTROL,
  313. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  314. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  315. WREG32(AVIVO_D2VGA_CONTROL,
  316. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  317. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  318. WREG32(AVIVO_VGA_RENDER_CONTROL,
  319. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  320. WREG32(R600_ROM_CNTL,
  321. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  322. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  323. R600_SCK_OVERWRITE));
  324. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  325. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  326. (low_vid_lower_gpio_cntl & ~0x400));
  327. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  328. (medium_vid_lower_gpio_cntl & ~0x400));
  329. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  330. (high_vid_lower_gpio_cntl & ~0x400));
  331. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  332. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  333. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  334. r = radeon_read_bios(rdev);
  335. /* restore regs */
  336. WREG32(RADEON_VIPH_CONTROL, viph_control);
  337. WREG32(R600_BUS_CNTL, bus_cntl);
  338. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  339. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  340. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  341. WREG32(R600_ROM_CNTL, rom_cntl);
  342. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  343. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  344. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  345. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  346. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  347. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  348. return r;
  349. }
  350. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  351. {
  352. uint32_t seprom_cntl1;
  353. uint32_t viph_control;
  354. uint32_t bus_cntl;
  355. uint32_t d1vga_control;
  356. uint32_t d2vga_control;
  357. uint32_t vga_render_control;
  358. uint32_t gpiopad_a;
  359. uint32_t gpiopad_en;
  360. uint32_t gpiopad_mask;
  361. bool r;
  362. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  363. viph_control = RREG32(RADEON_VIPH_CONTROL);
  364. bus_cntl = RREG32(RV370_BUS_CNTL);
  365. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  366. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  367. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  368. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  369. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  370. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  371. WREG32(RADEON_SEPROM_CNTL1,
  372. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  373. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  374. WREG32(RADEON_GPIOPAD_A, 0);
  375. WREG32(RADEON_GPIOPAD_EN, 0);
  376. WREG32(RADEON_GPIOPAD_MASK, 0);
  377. /* disable VIP */
  378. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  379. /* enable the rom */
  380. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  381. /* Disable VGA mode */
  382. WREG32(AVIVO_D1VGA_CONTROL,
  383. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  384. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  385. WREG32(AVIVO_D2VGA_CONTROL,
  386. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  387. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  388. WREG32(AVIVO_VGA_RENDER_CONTROL,
  389. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  390. r = radeon_read_bios(rdev);
  391. /* restore regs */
  392. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  393. WREG32(RADEON_VIPH_CONTROL, viph_control);
  394. WREG32(RV370_BUS_CNTL, bus_cntl);
  395. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  396. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  397. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  398. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  399. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  400. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  401. return r;
  402. }
  403. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  404. {
  405. uint32_t seprom_cntl1;
  406. uint32_t viph_control;
  407. uint32_t bus_cntl;
  408. uint32_t crtc_gen_cntl;
  409. uint32_t crtc2_gen_cntl;
  410. uint32_t crtc_ext_cntl;
  411. uint32_t fp2_gen_cntl;
  412. bool r;
  413. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  414. viph_control = RREG32(RADEON_VIPH_CONTROL);
  415. if (rdev->flags & RADEON_IS_PCIE)
  416. bus_cntl = RREG32(RV370_BUS_CNTL);
  417. else
  418. bus_cntl = RREG32(RADEON_BUS_CNTL);
  419. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  420. crtc2_gen_cntl = 0;
  421. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  422. fp2_gen_cntl = 0;
  423. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  424. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  425. }
  426. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  427. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  428. }
  429. WREG32(RADEON_SEPROM_CNTL1,
  430. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  431. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  432. /* disable VIP */
  433. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  434. /* enable the rom */
  435. if (rdev->flags & RADEON_IS_PCIE)
  436. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  437. else
  438. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  439. /* Turn off mem requests and CRTC for both controllers */
  440. WREG32(RADEON_CRTC_GEN_CNTL,
  441. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  442. (RADEON_CRTC_DISP_REQ_EN_B |
  443. RADEON_CRTC_EXT_DISP_EN)));
  444. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  445. WREG32(RADEON_CRTC2_GEN_CNTL,
  446. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  447. RADEON_CRTC2_DISP_REQ_EN_B));
  448. }
  449. /* Turn off CRTC */
  450. WREG32(RADEON_CRTC_EXT_CNTL,
  451. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  452. (RADEON_CRTC_SYNC_TRISTAT |
  453. RADEON_CRTC_DISPLAY_DIS)));
  454. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  455. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  456. }
  457. r = radeon_read_bios(rdev);
  458. /* restore regs */
  459. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  460. WREG32(RADEON_VIPH_CONTROL, viph_control);
  461. if (rdev->flags & RADEON_IS_PCIE)
  462. WREG32(RV370_BUS_CNTL, bus_cntl);
  463. else
  464. WREG32(RADEON_BUS_CNTL, bus_cntl);
  465. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  466. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  467. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  468. }
  469. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  470. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  471. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  472. }
  473. return r;
  474. }
  475. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  476. {
  477. if (rdev->flags & RADEON_IS_IGP)
  478. return igp_read_bios_from_vram(rdev);
  479. else if (rdev->family >= CHIP_BARTS)
  480. return ni_read_disabled_bios(rdev);
  481. else if (rdev->family >= CHIP_RV770)
  482. return r700_read_disabled_bios(rdev);
  483. else if (rdev->family >= CHIP_R600)
  484. return r600_read_disabled_bios(rdev);
  485. else if (rdev->family >= CHIP_RS600)
  486. return avivo_read_disabled_bios(rdev);
  487. else
  488. return legacy_read_disabled_bios(rdev);
  489. }
  490. #ifdef CONFIG_ACPI
  491. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  492. {
  493. bool ret = false;
  494. struct acpi_table_header *hdr;
  495. acpi_size tbl_size;
  496. UEFI_ACPI_VFCT *vfct;
  497. GOP_VBIOS_CONTENT *vbios;
  498. VFCT_IMAGE_HEADER *vhdr;
  499. if (!ACPI_SUCCESS(acpi_get_table_with_size("VFCT", 1, &hdr, &tbl_size)))
  500. return false;
  501. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  502. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  503. goto out_unmap;
  504. }
  505. vfct = (UEFI_ACPI_VFCT *)hdr;
  506. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) > tbl_size) {
  507. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  508. goto out_unmap;
  509. }
  510. vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + vfct->VBIOSImageOffset);
  511. vhdr = &vbios->VbiosHeader;
  512. DRM_INFO("ACPI VFCT contains a BIOS for %02x:%02x.%d %04x:%04x, size %d\n",
  513. vhdr->PCIBus, vhdr->PCIDevice, vhdr->PCIFunction,
  514. vhdr->VendorID, vhdr->DeviceID, vhdr->ImageLength);
  515. if (vhdr->PCIBus != rdev->pdev->bus->number ||
  516. vhdr->PCIDevice != PCI_SLOT(rdev->pdev->devfn) ||
  517. vhdr->PCIFunction != PCI_FUNC(rdev->pdev->devfn) ||
  518. vhdr->VendorID != rdev->pdev->vendor ||
  519. vhdr->DeviceID != rdev->pdev->device) {
  520. DRM_INFO("ACPI VFCT table is not for this card\n");
  521. goto out_unmap;
  522. };
  523. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) + vhdr->ImageLength > tbl_size) {
  524. DRM_ERROR("ACPI VFCT image truncated\n");
  525. goto out_unmap;
  526. }
  527. rdev->bios = kmemdup(&vbios->VbiosContent, vhdr->ImageLength, GFP_KERNEL);
  528. ret = !!rdev->bios;
  529. out_unmap:
  530. return ret;
  531. }
  532. #else
  533. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  534. {
  535. return false;
  536. }
  537. #endif
  538. bool radeon_get_bios(struct radeon_device *rdev)
  539. {
  540. bool r;
  541. uint16_t tmp;
  542. r = radeon_atrm_get_bios(rdev);
  543. if (r == false)
  544. r = radeon_acpi_vfct_bios(rdev);
  545. if (r == false)
  546. r = igp_read_bios_from_vram(rdev);
  547. if (r == false)
  548. r = radeon_read_bios(rdev);
  549. if (r == false) {
  550. r = radeon_read_disabled_bios(rdev);
  551. }
  552. if (r == false || rdev->bios == NULL) {
  553. DRM_ERROR("Unable to locate a BIOS ROM\n");
  554. rdev->bios = NULL;
  555. return false;
  556. }
  557. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  558. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  559. goto free_bios;
  560. }
  561. tmp = RBIOS16(0x18);
  562. if (RBIOS8(tmp + 0x14) != 0x0) {
  563. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  564. goto free_bios;
  565. }
  566. rdev->bios_header_start = RBIOS16(0x48);
  567. if (!rdev->bios_header_start) {
  568. goto free_bios;
  569. }
  570. tmp = rdev->bios_header_start + 4;
  571. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  572. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  573. rdev->is_atom_bios = true;
  574. } else {
  575. rdev->is_atom_bios = false;
  576. }
  577. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  578. return true;
  579. free_bios:
  580. kfree(rdev->bios);
  581. rdev->bios = NULL;
  582. return false;
  583. }