r600_cp.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include <linux/module.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_drv.h"
  33. #define PFP_UCODE_SIZE 576
  34. #define PM4_UCODE_SIZE 1792
  35. #define R700_PFP_UCODE_SIZE 848
  36. #define R700_PM4_UCODE_SIZE 1360
  37. /* Firmware Names */
  38. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  39. MODULE_FIRMWARE("radeon/R600_me.bin");
  40. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  41. MODULE_FIRMWARE("radeon/RV610_me.bin");
  42. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  43. MODULE_FIRMWARE("radeon/RV630_me.bin");
  44. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV620_me.bin");
  46. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV635_me.bin");
  48. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV670_me.bin");
  50. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RS780_me.bin");
  52. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV770_me.bin");
  54. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV730_me.bin");
  56. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV710_me.bin");
  58. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  59. unsigned family, u32 *ib, int *l);
  60. void r600_cs_legacy_init(void);
  61. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  62. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  63. #define R600_PTE_VALID (1 << 0)
  64. #define R600_PTE_SYSTEM (1 << 1)
  65. #define R600_PTE_SNOOPED (1 << 2)
  66. #define R600_PTE_READABLE (1 << 5)
  67. #define R600_PTE_WRITEABLE (1 << 6)
  68. /* MAX values used for gfx init */
  69. #define R6XX_MAX_SH_GPRS 256
  70. #define R6XX_MAX_TEMP_GPRS 16
  71. #define R6XX_MAX_SH_THREADS 256
  72. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  73. #define R6XX_MAX_BACKENDS 8
  74. #define R6XX_MAX_BACKENDS_MASK 0xff
  75. #define R6XX_MAX_SIMDS 8
  76. #define R6XX_MAX_SIMDS_MASK 0xff
  77. #define R6XX_MAX_PIPES 8
  78. #define R6XX_MAX_PIPES_MASK 0xff
  79. #define R7XX_MAX_SH_GPRS 256
  80. #define R7XX_MAX_TEMP_GPRS 16
  81. #define R7XX_MAX_SH_THREADS 256
  82. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  83. #define R7XX_MAX_BACKENDS 8
  84. #define R7XX_MAX_BACKENDS_MASK 0xff
  85. #define R7XX_MAX_SIMDS 16
  86. #define R7XX_MAX_SIMDS_MASK 0xffff
  87. #define R7XX_MAX_PIPES 8
  88. #define R7XX_MAX_PIPES_MASK 0xff
  89. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  90. {
  91. int i;
  92. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  93. for (i = 0; i < dev_priv->usec_timeout; i++) {
  94. int slots;
  95. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  96. slots = (RADEON_READ(R600_GRBM_STATUS)
  97. & R700_CMDFIFO_AVAIL_MASK);
  98. else
  99. slots = (RADEON_READ(R600_GRBM_STATUS)
  100. & R600_CMDFIFO_AVAIL_MASK);
  101. if (slots >= entries)
  102. return 0;
  103. DRM_UDELAY(1);
  104. }
  105. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  106. RADEON_READ(R600_GRBM_STATUS),
  107. RADEON_READ(R600_GRBM_STATUS2));
  108. return -EBUSY;
  109. }
  110. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  111. {
  112. int i, ret;
  113. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  114. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  115. ret = r600_do_wait_for_fifo(dev_priv, 8);
  116. else
  117. ret = r600_do_wait_for_fifo(dev_priv, 16);
  118. if (ret)
  119. return ret;
  120. for (i = 0; i < dev_priv->usec_timeout; i++) {
  121. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  122. return 0;
  123. DRM_UDELAY(1);
  124. }
  125. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  126. RADEON_READ(R600_GRBM_STATUS),
  127. RADEON_READ(R600_GRBM_STATUS2));
  128. return -EBUSY;
  129. }
  130. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  131. {
  132. struct drm_sg_mem *entry = dev->sg;
  133. int max_pages;
  134. int pages;
  135. int i;
  136. if (!entry)
  137. return;
  138. if (gart_info->bus_addr) {
  139. max_pages = (gart_info->table_size / sizeof(u64));
  140. pages = (entry->pages <= max_pages)
  141. ? entry->pages : max_pages;
  142. for (i = 0; i < pages; i++) {
  143. if (!entry->busaddr[i])
  144. break;
  145. pci_unmap_page(dev->pdev, entry->busaddr[i],
  146. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  147. }
  148. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  149. gart_info->bus_addr = 0;
  150. }
  151. }
  152. /* R600 has page table setup */
  153. int r600_page_table_init(struct drm_device *dev)
  154. {
  155. drm_radeon_private_t *dev_priv = dev->dev_private;
  156. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  157. struct drm_local_map *map = &gart_info->mapping;
  158. struct drm_sg_mem *entry = dev->sg;
  159. int ret = 0;
  160. int i, j;
  161. int pages;
  162. u64 page_base;
  163. dma_addr_t entry_addr;
  164. int max_ati_pages, max_real_pages, gart_idx;
  165. /* okay page table is available - lets rock */
  166. max_ati_pages = (gart_info->table_size / sizeof(u64));
  167. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  168. pages = (entry->pages <= max_real_pages) ?
  169. entry->pages : max_real_pages;
  170. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  171. gart_idx = 0;
  172. for (i = 0; i < pages; i++) {
  173. entry->busaddr[i] = pci_map_page(dev->pdev,
  174. entry->pagelist[i], 0,
  175. PAGE_SIZE,
  176. PCI_DMA_BIDIRECTIONAL);
  177. if (pci_dma_mapping_error(dev->pdev, entry->busaddr[i])) {
  178. DRM_ERROR("unable to map PCIGART pages!\n");
  179. r600_page_table_cleanup(dev, gart_info);
  180. goto done;
  181. }
  182. entry_addr = entry->busaddr[i];
  183. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  184. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  185. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  186. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  187. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  188. gart_idx++;
  189. if ((i % 128) == 0)
  190. DRM_DEBUG("page entry %d: 0x%016llx\n",
  191. i, (unsigned long long)page_base);
  192. entry_addr += ATI_PCIGART_PAGE_SIZE;
  193. }
  194. }
  195. ret = 1;
  196. done:
  197. return ret;
  198. }
  199. static void r600_vm_flush_gart_range(struct drm_device *dev)
  200. {
  201. drm_radeon_private_t *dev_priv = dev->dev_private;
  202. u32 resp, countdown = 1000;
  203. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  204. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  205. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  206. do {
  207. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  208. countdown--;
  209. DRM_UDELAY(1);
  210. } while (((resp & 0xf0) == 0) && countdown);
  211. }
  212. static void r600_vm_init(struct drm_device *dev)
  213. {
  214. drm_radeon_private_t *dev_priv = dev->dev_private;
  215. /* initialise the VM to use the page table we constructed up there */
  216. u32 vm_c0, i;
  217. u32 mc_rd_a;
  218. u32 vm_l2_cntl, vm_l2_cntl3;
  219. /* okay set up the PCIE aperture type thingo */
  220. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  221. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  222. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  223. /* setup MC RD a */
  224. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  225. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  226. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  227. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  228. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  229. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  230. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  231. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  232. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  233. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  234. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  235. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  236. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  237. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  238. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  239. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  240. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  241. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  242. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  243. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  244. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  245. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  246. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  247. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  248. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  249. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  250. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  251. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  252. /* disable all other contexts */
  253. for (i = 1; i < 8; i++)
  254. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  255. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  256. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  257. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  258. r600_vm_flush_gart_range(dev);
  259. }
  260. static int r600_cp_init_microcode(drm_radeon_private_t *dev_priv)
  261. {
  262. struct platform_device *pdev;
  263. const char *chip_name;
  264. size_t pfp_req_size, me_req_size;
  265. char fw_name[30];
  266. int err;
  267. pdev = platform_device_register_simple("r600_cp", 0, NULL, 0);
  268. err = IS_ERR(pdev);
  269. if (err) {
  270. printk(KERN_ERR "r600_cp: Failed to register firmware\n");
  271. return -EINVAL;
  272. }
  273. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  274. case CHIP_R600: chip_name = "R600"; break;
  275. case CHIP_RV610: chip_name = "RV610"; break;
  276. case CHIP_RV630: chip_name = "RV630"; break;
  277. case CHIP_RV620: chip_name = "RV620"; break;
  278. case CHIP_RV635: chip_name = "RV635"; break;
  279. case CHIP_RV670: chip_name = "RV670"; break;
  280. case CHIP_RS780:
  281. case CHIP_RS880: chip_name = "RS780"; break;
  282. case CHIP_RV770: chip_name = "RV770"; break;
  283. case CHIP_RV730:
  284. case CHIP_RV740: chip_name = "RV730"; break;
  285. case CHIP_RV710: chip_name = "RV710"; break;
  286. default: BUG();
  287. }
  288. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  289. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  290. me_req_size = R700_PM4_UCODE_SIZE * 4;
  291. } else {
  292. pfp_req_size = PFP_UCODE_SIZE * 4;
  293. me_req_size = PM4_UCODE_SIZE * 12;
  294. }
  295. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  296. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  297. err = request_firmware(&dev_priv->pfp_fw, fw_name, &pdev->dev);
  298. if (err)
  299. goto out;
  300. if (dev_priv->pfp_fw->size != pfp_req_size) {
  301. printk(KERN_ERR
  302. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  303. dev_priv->pfp_fw->size, fw_name);
  304. err = -EINVAL;
  305. goto out;
  306. }
  307. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  308. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  309. if (err)
  310. goto out;
  311. if (dev_priv->me_fw->size != me_req_size) {
  312. printk(KERN_ERR
  313. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  314. dev_priv->me_fw->size, fw_name);
  315. err = -EINVAL;
  316. }
  317. out:
  318. platform_device_unregister(pdev);
  319. if (err) {
  320. if (err != -EINVAL)
  321. printk(KERN_ERR
  322. "r600_cp: Failed to load firmware \"%s\"\n",
  323. fw_name);
  324. release_firmware(dev_priv->pfp_fw);
  325. dev_priv->pfp_fw = NULL;
  326. release_firmware(dev_priv->me_fw);
  327. dev_priv->me_fw = NULL;
  328. }
  329. return err;
  330. }
  331. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  332. {
  333. const __be32 *fw_data;
  334. int i;
  335. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  336. return;
  337. r600_do_cp_stop(dev_priv);
  338. RADEON_WRITE(R600_CP_RB_CNTL,
  339. #ifdef __BIG_ENDIAN
  340. R600_BUF_SWAP_32BIT |
  341. #endif
  342. R600_RB_NO_UPDATE |
  343. R600_RB_BLKSZ(15) |
  344. R600_RB_BUFSZ(3));
  345. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  346. RADEON_READ(R600_GRBM_SOFT_RESET);
  347. mdelay(15);
  348. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  349. fw_data = (const __be32 *)dev_priv->me_fw->data;
  350. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  351. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  352. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  353. be32_to_cpup(fw_data++));
  354. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  355. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  356. for (i = 0; i < PFP_UCODE_SIZE; i++)
  357. RADEON_WRITE(R600_CP_PFP_UCODE_DATA,
  358. be32_to_cpup(fw_data++));
  359. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  360. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  361. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  362. }
  363. static void r700_vm_init(struct drm_device *dev)
  364. {
  365. drm_radeon_private_t *dev_priv = dev->dev_private;
  366. /* initialise the VM to use the page table we constructed up there */
  367. u32 vm_c0, i;
  368. u32 mc_vm_md_l1;
  369. u32 vm_l2_cntl, vm_l2_cntl3;
  370. /* okay set up the PCIE aperture type thingo */
  371. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  372. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  373. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  374. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  375. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  376. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  377. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  378. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  379. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  380. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  381. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  382. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  383. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  384. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  385. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  386. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  387. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  388. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  389. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  390. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  391. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  392. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  393. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  394. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  395. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  396. /* disable all other contexts */
  397. for (i = 1; i < 8; i++)
  398. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  399. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  400. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  401. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  402. r600_vm_flush_gart_range(dev);
  403. }
  404. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  405. {
  406. const __be32 *fw_data;
  407. int i;
  408. if (!dev_priv->me_fw || !dev_priv->pfp_fw)
  409. return;
  410. r600_do_cp_stop(dev_priv);
  411. RADEON_WRITE(R600_CP_RB_CNTL,
  412. #ifdef __BIG_ENDIAN
  413. R600_BUF_SWAP_32BIT |
  414. #endif
  415. R600_RB_NO_UPDATE |
  416. R600_RB_BLKSZ(15) |
  417. R600_RB_BUFSZ(3));
  418. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  419. RADEON_READ(R600_GRBM_SOFT_RESET);
  420. mdelay(15);
  421. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  422. fw_data = (const __be32 *)dev_priv->pfp_fw->data;
  423. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  424. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  425. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  426. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  427. fw_data = (const __be32 *)dev_priv->me_fw->data;
  428. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  429. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  430. RADEON_WRITE(R600_CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  431. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  432. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  433. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  434. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  435. }
  436. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  437. {
  438. u32 tmp;
  439. /* Start with assuming that writeback doesn't work */
  440. dev_priv->writeback_works = 0;
  441. /* Writeback doesn't seem to work everywhere, test it here and possibly
  442. * enable it if it appears to work
  443. */
  444. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  445. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  446. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  447. u32 val;
  448. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  449. if (val == 0xdeadbeef)
  450. break;
  451. DRM_UDELAY(1);
  452. }
  453. if (tmp < dev_priv->usec_timeout) {
  454. dev_priv->writeback_works = 1;
  455. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  456. } else {
  457. dev_priv->writeback_works = 0;
  458. DRM_INFO("writeback test failed\n");
  459. }
  460. if (radeon_no_wb == 1) {
  461. dev_priv->writeback_works = 0;
  462. DRM_INFO("writeback forced off\n");
  463. }
  464. if (!dev_priv->writeback_works) {
  465. /* Disable writeback to avoid unnecessary bus master transfer */
  466. RADEON_WRITE(R600_CP_RB_CNTL,
  467. #ifdef __BIG_ENDIAN
  468. R600_BUF_SWAP_32BIT |
  469. #endif
  470. RADEON_READ(R600_CP_RB_CNTL) |
  471. R600_RB_NO_UPDATE);
  472. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  473. }
  474. }
  475. int r600_do_engine_reset(struct drm_device *dev)
  476. {
  477. drm_radeon_private_t *dev_priv = dev->dev_private;
  478. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  479. DRM_INFO("Resetting GPU\n");
  480. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  481. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  482. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  483. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  484. RADEON_READ(R600_GRBM_SOFT_RESET);
  485. DRM_UDELAY(50);
  486. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  487. RADEON_READ(R600_GRBM_SOFT_RESET);
  488. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  489. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  490. RADEON_WRITE(R600_CP_RB_CNTL,
  491. #ifdef __BIG_ENDIAN
  492. R600_BUF_SWAP_32BIT |
  493. #endif
  494. R600_RB_RPTR_WR_ENA);
  495. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  496. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  497. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  498. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  499. /* Reset the CP ring */
  500. r600_do_cp_reset(dev_priv);
  501. /* The CP is no longer running after an engine reset */
  502. dev_priv->cp_running = 0;
  503. /* Reset any pending vertex, indirect buffers */
  504. radeon_freelist_reset(dev);
  505. return 0;
  506. }
  507. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  508. u32 num_backends,
  509. u32 backend_disable_mask)
  510. {
  511. u32 backend_map = 0;
  512. u32 enabled_backends_mask;
  513. u32 enabled_backends_count;
  514. u32 cur_pipe;
  515. u32 swizzle_pipe[R6XX_MAX_PIPES];
  516. u32 cur_backend;
  517. u32 i;
  518. if (num_tile_pipes > R6XX_MAX_PIPES)
  519. num_tile_pipes = R6XX_MAX_PIPES;
  520. if (num_tile_pipes < 1)
  521. num_tile_pipes = 1;
  522. if (num_backends > R6XX_MAX_BACKENDS)
  523. num_backends = R6XX_MAX_BACKENDS;
  524. if (num_backends < 1)
  525. num_backends = 1;
  526. enabled_backends_mask = 0;
  527. enabled_backends_count = 0;
  528. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  529. if (((backend_disable_mask >> i) & 1) == 0) {
  530. enabled_backends_mask |= (1 << i);
  531. ++enabled_backends_count;
  532. }
  533. if (enabled_backends_count == num_backends)
  534. break;
  535. }
  536. if (enabled_backends_count == 0) {
  537. enabled_backends_mask = 1;
  538. enabled_backends_count = 1;
  539. }
  540. if (enabled_backends_count != num_backends)
  541. num_backends = enabled_backends_count;
  542. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  543. switch (num_tile_pipes) {
  544. case 1:
  545. swizzle_pipe[0] = 0;
  546. break;
  547. case 2:
  548. swizzle_pipe[0] = 0;
  549. swizzle_pipe[1] = 1;
  550. break;
  551. case 3:
  552. swizzle_pipe[0] = 0;
  553. swizzle_pipe[1] = 1;
  554. swizzle_pipe[2] = 2;
  555. break;
  556. case 4:
  557. swizzle_pipe[0] = 0;
  558. swizzle_pipe[1] = 1;
  559. swizzle_pipe[2] = 2;
  560. swizzle_pipe[3] = 3;
  561. break;
  562. case 5:
  563. swizzle_pipe[0] = 0;
  564. swizzle_pipe[1] = 1;
  565. swizzle_pipe[2] = 2;
  566. swizzle_pipe[3] = 3;
  567. swizzle_pipe[4] = 4;
  568. break;
  569. case 6:
  570. swizzle_pipe[0] = 0;
  571. swizzle_pipe[1] = 2;
  572. swizzle_pipe[2] = 4;
  573. swizzle_pipe[3] = 5;
  574. swizzle_pipe[4] = 1;
  575. swizzle_pipe[5] = 3;
  576. break;
  577. case 7:
  578. swizzle_pipe[0] = 0;
  579. swizzle_pipe[1] = 2;
  580. swizzle_pipe[2] = 4;
  581. swizzle_pipe[3] = 6;
  582. swizzle_pipe[4] = 1;
  583. swizzle_pipe[5] = 3;
  584. swizzle_pipe[6] = 5;
  585. break;
  586. case 8:
  587. swizzle_pipe[0] = 0;
  588. swizzle_pipe[1] = 2;
  589. swizzle_pipe[2] = 4;
  590. swizzle_pipe[3] = 6;
  591. swizzle_pipe[4] = 1;
  592. swizzle_pipe[5] = 3;
  593. swizzle_pipe[6] = 5;
  594. swizzle_pipe[7] = 7;
  595. break;
  596. }
  597. cur_backend = 0;
  598. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  599. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  600. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  601. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  602. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  603. }
  604. return backend_map;
  605. }
  606. static int r600_count_pipe_bits(uint32_t val)
  607. {
  608. int i, ret = 0;
  609. for (i = 0; i < 32; i++) {
  610. ret += val & 1;
  611. val >>= 1;
  612. }
  613. return ret;
  614. }
  615. static void r600_gfx_init(struct drm_device *dev,
  616. drm_radeon_private_t *dev_priv)
  617. {
  618. int i, j, num_qd_pipes;
  619. u32 sx_debug_1;
  620. u32 tc_cntl;
  621. u32 arb_pop;
  622. u32 num_gs_verts_per_thread;
  623. u32 vgt_gs_per_es;
  624. u32 gs_prim_buffer_depth = 0;
  625. u32 sq_ms_fifo_sizes;
  626. u32 sq_config;
  627. u32 sq_gpr_resource_mgmt_1 = 0;
  628. u32 sq_gpr_resource_mgmt_2 = 0;
  629. u32 sq_thread_resource_mgmt = 0;
  630. u32 sq_stack_resource_mgmt_1 = 0;
  631. u32 sq_stack_resource_mgmt_2 = 0;
  632. u32 hdp_host_path_cntl;
  633. u32 backend_map;
  634. u32 gb_tiling_config = 0;
  635. u32 cc_rb_backend_disable;
  636. u32 cc_gc_shader_pipe_config;
  637. u32 ramcfg;
  638. /* setup chip specs */
  639. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  640. case CHIP_R600:
  641. dev_priv->r600_max_pipes = 4;
  642. dev_priv->r600_max_tile_pipes = 8;
  643. dev_priv->r600_max_simds = 4;
  644. dev_priv->r600_max_backends = 4;
  645. dev_priv->r600_max_gprs = 256;
  646. dev_priv->r600_max_threads = 192;
  647. dev_priv->r600_max_stack_entries = 256;
  648. dev_priv->r600_max_hw_contexts = 8;
  649. dev_priv->r600_max_gs_threads = 16;
  650. dev_priv->r600_sx_max_export_size = 128;
  651. dev_priv->r600_sx_max_export_pos_size = 16;
  652. dev_priv->r600_sx_max_export_smx_size = 128;
  653. dev_priv->r600_sq_num_cf_insts = 2;
  654. break;
  655. case CHIP_RV630:
  656. case CHIP_RV635:
  657. dev_priv->r600_max_pipes = 2;
  658. dev_priv->r600_max_tile_pipes = 2;
  659. dev_priv->r600_max_simds = 3;
  660. dev_priv->r600_max_backends = 1;
  661. dev_priv->r600_max_gprs = 128;
  662. dev_priv->r600_max_threads = 192;
  663. dev_priv->r600_max_stack_entries = 128;
  664. dev_priv->r600_max_hw_contexts = 8;
  665. dev_priv->r600_max_gs_threads = 4;
  666. dev_priv->r600_sx_max_export_size = 128;
  667. dev_priv->r600_sx_max_export_pos_size = 16;
  668. dev_priv->r600_sx_max_export_smx_size = 128;
  669. dev_priv->r600_sq_num_cf_insts = 2;
  670. break;
  671. case CHIP_RV610:
  672. case CHIP_RS780:
  673. case CHIP_RS880:
  674. case CHIP_RV620:
  675. dev_priv->r600_max_pipes = 1;
  676. dev_priv->r600_max_tile_pipes = 1;
  677. dev_priv->r600_max_simds = 2;
  678. dev_priv->r600_max_backends = 1;
  679. dev_priv->r600_max_gprs = 128;
  680. dev_priv->r600_max_threads = 192;
  681. dev_priv->r600_max_stack_entries = 128;
  682. dev_priv->r600_max_hw_contexts = 4;
  683. dev_priv->r600_max_gs_threads = 4;
  684. dev_priv->r600_sx_max_export_size = 128;
  685. dev_priv->r600_sx_max_export_pos_size = 16;
  686. dev_priv->r600_sx_max_export_smx_size = 128;
  687. dev_priv->r600_sq_num_cf_insts = 1;
  688. break;
  689. case CHIP_RV670:
  690. dev_priv->r600_max_pipes = 4;
  691. dev_priv->r600_max_tile_pipes = 4;
  692. dev_priv->r600_max_simds = 4;
  693. dev_priv->r600_max_backends = 4;
  694. dev_priv->r600_max_gprs = 192;
  695. dev_priv->r600_max_threads = 192;
  696. dev_priv->r600_max_stack_entries = 256;
  697. dev_priv->r600_max_hw_contexts = 8;
  698. dev_priv->r600_max_gs_threads = 16;
  699. dev_priv->r600_sx_max_export_size = 128;
  700. dev_priv->r600_sx_max_export_pos_size = 16;
  701. dev_priv->r600_sx_max_export_smx_size = 128;
  702. dev_priv->r600_sq_num_cf_insts = 2;
  703. break;
  704. default:
  705. break;
  706. }
  707. /* Initialize HDP */
  708. j = 0;
  709. for (i = 0; i < 32; i++) {
  710. RADEON_WRITE((0x2c14 + j), 0x00000000);
  711. RADEON_WRITE((0x2c18 + j), 0x00000000);
  712. RADEON_WRITE((0x2c1c + j), 0x00000000);
  713. RADEON_WRITE((0x2c20 + j), 0x00000000);
  714. RADEON_WRITE((0x2c24 + j), 0x00000000);
  715. j += 0x18;
  716. }
  717. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  718. /* setup tiling, simd, pipe config */
  719. ramcfg = RADEON_READ(R600_RAMCFG);
  720. switch (dev_priv->r600_max_tile_pipes) {
  721. case 1:
  722. gb_tiling_config |= R600_PIPE_TILING(0);
  723. break;
  724. case 2:
  725. gb_tiling_config |= R600_PIPE_TILING(1);
  726. break;
  727. case 4:
  728. gb_tiling_config |= R600_PIPE_TILING(2);
  729. break;
  730. case 8:
  731. gb_tiling_config |= R600_PIPE_TILING(3);
  732. break;
  733. default:
  734. break;
  735. }
  736. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  737. gb_tiling_config |= R600_GROUP_SIZE(0);
  738. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  739. gb_tiling_config |= R600_ROW_TILING(3);
  740. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  741. } else {
  742. gb_tiling_config |=
  743. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  744. gb_tiling_config |=
  745. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  746. }
  747. gb_tiling_config |= R600_BANK_SWAPS(1);
  748. cc_rb_backend_disable = RADEON_READ(R600_CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  749. cc_rb_backend_disable |=
  750. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  751. cc_gc_shader_pipe_config = RADEON_READ(R600_CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  752. cc_gc_shader_pipe_config |=
  753. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  754. cc_gc_shader_pipe_config |=
  755. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  756. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  757. (R6XX_MAX_BACKENDS -
  758. r600_count_pipe_bits((cc_rb_backend_disable &
  759. R6XX_MAX_BACKENDS_MASK) >> 16)),
  760. (cc_rb_backend_disable >> 16));
  761. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  762. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  763. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  764. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  765. if (gb_tiling_config & 0xc0) {
  766. dev_priv->r600_group_size = 512;
  767. } else {
  768. dev_priv->r600_group_size = 256;
  769. }
  770. dev_priv->r600_npipes = 1 << ((gb_tiling_config >> 1) & 0x7);
  771. if (gb_tiling_config & 0x30) {
  772. dev_priv->r600_nbanks = 8;
  773. } else {
  774. dev_priv->r600_nbanks = 4;
  775. }
  776. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  777. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  778. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  779. num_qd_pipes =
  780. R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK) >> 8);
  781. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  782. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  783. /* set HW defaults for 3D engine */
  784. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  785. R600_ROQ_IB2_START(0x2b)));
  786. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  787. R600_ROQ_END(0x40)));
  788. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  789. R600_SYNC_GRADIENT |
  790. R600_SYNC_WALKER |
  791. R600_SYNC_ALIGNER));
  792. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  793. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  794. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  795. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  796. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  797. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  798. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  799. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  800. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  801. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  802. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  803. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  804. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  805. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  806. else
  807. RADEON_WRITE(R600_DB_DEBUG, 0);
  808. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  809. R600_DEPTH_FLUSH(16) |
  810. R600_DEPTH_PENDING_FREE(4) |
  811. R600_DEPTH_CACHELINE_FREE(16)));
  812. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  813. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  814. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  815. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  816. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  817. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  818. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  819. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  820. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  821. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  822. R600_FETCH_FIFO_HIWATER(0xa) |
  823. R600_DONE_FIFO_HIWATER(0xe0) |
  824. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  825. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  826. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  827. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  828. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  829. }
  830. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  831. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  832. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  833. */
  834. sq_config = RADEON_READ(R600_SQ_CONFIG);
  835. sq_config &= ~(R600_PS_PRIO(3) |
  836. R600_VS_PRIO(3) |
  837. R600_GS_PRIO(3) |
  838. R600_ES_PRIO(3));
  839. sq_config |= (R600_DX9_CONSTS |
  840. R600_VC_ENABLE |
  841. R600_PS_PRIO(0) |
  842. R600_VS_PRIO(1) |
  843. R600_GS_PRIO(2) |
  844. R600_ES_PRIO(3));
  845. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  846. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  847. R600_NUM_VS_GPRS(124) |
  848. R600_NUM_CLAUSE_TEMP_GPRS(4));
  849. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  850. R600_NUM_ES_GPRS(0));
  851. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  852. R600_NUM_VS_THREADS(48) |
  853. R600_NUM_GS_THREADS(4) |
  854. R600_NUM_ES_THREADS(4));
  855. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  856. R600_NUM_VS_STACK_ENTRIES(128));
  857. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  858. R600_NUM_ES_STACK_ENTRIES(0));
  859. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  860. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  861. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  862. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
  863. /* no vertex cache */
  864. sq_config &= ~R600_VC_ENABLE;
  865. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  866. R600_NUM_VS_GPRS(44) |
  867. R600_NUM_CLAUSE_TEMP_GPRS(2));
  868. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  869. R600_NUM_ES_GPRS(17));
  870. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  871. R600_NUM_VS_THREADS(78) |
  872. R600_NUM_GS_THREADS(4) |
  873. R600_NUM_ES_THREADS(31));
  874. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  875. R600_NUM_VS_STACK_ENTRIES(40));
  876. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  877. R600_NUM_ES_STACK_ENTRIES(16));
  878. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  879. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  880. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  881. R600_NUM_VS_GPRS(44) |
  882. R600_NUM_CLAUSE_TEMP_GPRS(2));
  883. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  884. R600_NUM_ES_GPRS(18));
  885. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  886. R600_NUM_VS_THREADS(78) |
  887. R600_NUM_GS_THREADS(4) |
  888. R600_NUM_ES_THREADS(31));
  889. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  890. R600_NUM_VS_STACK_ENTRIES(40));
  891. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  892. R600_NUM_ES_STACK_ENTRIES(16));
  893. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  894. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  895. R600_NUM_VS_GPRS(44) |
  896. R600_NUM_CLAUSE_TEMP_GPRS(2));
  897. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  898. R600_NUM_ES_GPRS(17));
  899. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  900. R600_NUM_VS_THREADS(78) |
  901. R600_NUM_GS_THREADS(4) |
  902. R600_NUM_ES_THREADS(31));
  903. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  904. R600_NUM_VS_STACK_ENTRIES(64));
  905. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  906. R600_NUM_ES_STACK_ENTRIES(64));
  907. }
  908. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  909. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  910. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  911. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  912. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  913. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  914. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  915. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  916. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  917. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
  918. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  919. else
  920. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  921. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  922. R600_S0_Y(0x4) |
  923. R600_S1_X(0x4) |
  924. R600_S1_Y(0xc)));
  925. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  926. R600_S0_Y(0xe) |
  927. R600_S1_X(0x2) |
  928. R600_S1_Y(0x2) |
  929. R600_S2_X(0xa) |
  930. R600_S2_Y(0x6) |
  931. R600_S3_X(0x6) |
  932. R600_S3_Y(0xa)));
  933. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  934. R600_S0_Y(0xb) |
  935. R600_S1_X(0x4) |
  936. R600_S1_Y(0xc) |
  937. R600_S2_X(0x1) |
  938. R600_S2_Y(0x6) |
  939. R600_S3_X(0xa) |
  940. R600_S3_Y(0xe)));
  941. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  942. R600_S4_Y(0x1) |
  943. R600_S5_X(0x0) |
  944. R600_S5_Y(0x0) |
  945. R600_S6_X(0xb) |
  946. R600_S6_Y(0x4) |
  947. R600_S7_X(0x7) |
  948. R600_S7_Y(0x8)));
  949. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  950. case CHIP_R600:
  951. case CHIP_RV630:
  952. case CHIP_RV635:
  953. gs_prim_buffer_depth = 0;
  954. break;
  955. case CHIP_RV610:
  956. case CHIP_RS780:
  957. case CHIP_RS880:
  958. case CHIP_RV620:
  959. gs_prim_buffer_depth = 32;
  960. break;
  961. case CHIP_RV670:
  962. gs_prim_buffer_depth = 128;
  963. break;
  964. default:
  965. break;
  966. }
  967. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  968. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  969. /* Max value for this is 256 */
  970. if (vgt_gs_per_es > 256)
  971. vgt_gs_per_es = 256;
  972. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  973. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  974. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  975. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  976. /* more default values. 2D/3D driver should adjust as needed */
  977. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  978. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  979. RADEON_WRITE(R600_SX_MISC, 0);
  980. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  981. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  982. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  983. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  984. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  985. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  986. /* clear render buffer base addresses */
  987. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  988. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  989. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  990. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  991. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  992. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  993. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  994. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  995. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  996. case CHIP_RV610:
  997. case CHIP_RS780:
  998. case CHIP_RS880:
  999. case CHIP_RV620:
  1000. tc_cntl = R600_TC_L2_SIZE(8);
  1001. break;
  1002. case CHIP_RV630:
  1003. case CHIP_RV635:
  1004. tc_cntl = R600_TC_L2_SIZE(4);
  1005. break;
  1006. case CHIP_R600:
  1007. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  1008. break;
  1009. default:
  1010. tc_cntl = R600_TC_L2_SIZE(0);
  1011. break;
  1012. }
  1013. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  1014. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1015. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1016. arb_pop = RADEON_READ(R600_ARB_POP);
  1017. arb_pop |= R600_ENABLE_TC128;
  1018. RADEON_WRITE(R600_ARB_POP, arb_pop);
  1019. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1020. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1021. R600_NUM_CLIP_SEQ(3)));
  1022. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  1023. }
  1024. static u32 r700_get_tile_pipe_to_backend_map(drm_radeon_private_t *dev_priv,
  1025. u32 num_tile_pipes,
  1026. u32 num_backends,
  1027. u32 backend_disable_mask)
  1028. {
  1029. u32 backend_map = 0;
  1030. u32 enabled_backends_mask;
  1031. u32 enabled_backends_count;
  1032. u32 cur_pipe;
  1033. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1034. u32 cur_backend;
  1035. u32 i;
  1036. bool force_no_swizzle;
  1037. if (num_tile_pipes > R7XX_MAX_PIPES)
  1038. num_tile_pipes = R7XX_MAX_PIPES;
  1039. if (num_tile_pipes < 1)
  1040. num_tile_pipes = 1;
  1041. if (num_backends > R7XX_MAX_BACKENDS)
  1042. num_backends = R7XX_MAX_BACKENDS;
  1043. if (num_backends < 1)
  1044. num_backends = 1;
  1045. enabled_backends_mask = 0;
  1046. enabled_backends_count = 0;
  1047. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1048. if (((backend_disable_mask >> i) & 1) == 0) {
  1049. enabled_backends_mask |= (1 << i);
  1050. ++enabled_backends_count;
  1051. }
  1052. if (enabled_backends_count == num_backends)
  1053. break;
  1054. }
  1055. if (enabled_backends_count == 0) {
  1056. enabled_backends_mask = 1;
  1057. enabled_backends_count = 1;
  1058. }
  1059. if (enabled_backends_count != num_backends)
  1060. num_backends = enabled_backends_count;
  1061. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1062. case CHIP_RV770:
  1063. case CHIP_RV730:
  1064. force_no_swizzle = false;
  1065. break;
  1066. case CHIP_RV710:
  1067. case CHIP_RV740:
  1068. default:
  1069. force_no_swizzle = true;
  1070. break;
  1071. }
  1072. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1073. switch (num_tile_pipes) {
  1074. case 1:
  1075. swizzle_pipe[0] = 0;
  1076. break;
  1077. case 2:
  1078. swizzle_pipe[0] = 0;
  1079. swizzle_pipe[1] = 1;
  1080. break;
  1081. case 3:
  1082. if (force_no_swizzle) {
  1083. swizzle_pipe[0] = 0;
  1084. swizzle_pipe[1] = 1;
  1085. swizzle_pipe[2] = 2;
  1086. } else {
  1087. swizzle_pipe[0] = 0;
  1088. swizzle_pipe[1] = 2;
  1089. swizzle_pipe[2] = 1;
  1090. }
  1091. break;
  1092. case 4:
  1093. if (force_no_swizzle) {
  1094. swizzle_pipe[0] = 0;
  1095. swizzle_pipe[1] = 1;
  1096. swizzle_pipe[2] = 2;
  1097. swizzle_pipe[3] = 3;
  1098. } else {
  1099. swizzle_pipe[0] = 0;
  1100. swizzle_pipe[1] = 2;
  1101. swizzle_pipe[2] = 3;
  1102. swizzle_pipe[3] = 1;
  1103. }
  1104. break;
  1105. case 5:
  1106. if (force_no_swizzle) {
  1107. swizzle_pipe[0] = 0;
  1108. swizzle_pipe[1] = 1;
  1109. swizzle_pipe[2] = 2;
  1110. swizzle_pipe[3] = 3;
  1111. swizzle_pipe[4] = 4;
  1112. } else {
  1113. swizzle_pipe[0] = 0;
  1114. swizzle_pipe[1] = 2;
  1115. swizzle_pipe[2] = 4;
  1116. swizzle_pipe[3] = 1;
  1117. swizzle_pipe[4] = 3;
  1118. }
  1119. break;
  1120. case 6:
  1121. if (force_no_swizzle) {
  1122. swizzle_pipe[0] = 0;
  1123. swizzle_pipe[1] = 1;
  1124. swizzle_pipe[2] = 2;
  1125. swizzle_pipe[3] = 3;
  1126. swizzle_pipe[4] = 4;
  1127. swizzle_pipe[5] = 5;
  1128. } else {
  1129. swizzle_pipe[0] = 0;
  1130. swizzle_pipe[1] = 2;
  1131. swizzle_pipe[2] = 4;
  1132. swizzle_pipe[3] = 5;
  1133. swizzle_pipe[4] = 3;
  1134. swizzle_pipe[5] = 1;
  1135. }
  1136. break;
  1137. case 7:
  1138. if (force_no_swizzle) {
  1139. swizzle_pipe[0] = 0;
  1140. swizzle_pipe[1] = 1;
  1141. swizzle_pipe[2] = 2;
  1142. swizzle_pipe[3] = 3;
  1143. swizzle_pipe[4] = 4;
  1144. swizzle_pipe[5] = 5;
  1145. swizzle_pipe[6] = 6;
  1146. } else {
  1147. swizzle_pipe[0] = 0;
  1148. swizzle_pipe[1] = 2;
  1149. swizzle_pipe[2] = 4;
  1150. swizzle_pipe[3] = 6;
  1151. swizzle_pipe[4] = 3;
  1152. swizzle_pipe[5] = 1;
  1153. swizzle_pipe[6] = 5;
  1154. }
  1155. break;
  1156. case 8:
  1157. if (force_no_swizzle) {
  1158. swizzle_pipe[0] = 0;
  1159. swizzle_pipe[1] = 1;
  1160. swizzle_pipe[2] = 2;
  1161. swizzle_pipe[3] = 3;
  1162. swizzle_pipe[4] = 4;
  1163. swizzle_pipe[5] = 5;
  1164. swizzle_pipe[6] = 6;
  1165. swizzle_pipe[7] = 7;
  1166. } else {
  1167. swizzle_pipe[0] = 0;
  1168. swizzle_pipe[1] = 2;
  1169. swizzle_pipe[2] = 4;
  1170. swizzle_pipe[3] = 6;
  1171. swizzle_pipe[4] = 3;
  1172. swizzle_pipe[5] = 1;
  1173. swizzle_pipe[6] = 7;
  1174. swizzle_pipe[7] = 5;
  1175. }
  1176. break;
  1177. }
  1178. cur_backend = 0;
  1179. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1180. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1181. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1182. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1183. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1184. }
  1185. return backend_map;
  1186. }
  1187. static void r700_gfx_init(struct drm_device *dev,
  1188. drm_radeon_private_t *dev_priv)
  1189. {
  1190. int i, j, num_qd_pipes;
  1191. u32 ta_aux_cntl;
  1192. u32 sx_debug_1;
  1193. u32 smx_dc_ctl0;
  1194. u32 db_debug3;
  1195. u32 num_gs_verts_per_thread;
  1196. u32 vgt_gs_per_es;
  1197. u32 gs_prim_buffer_depth = 0;
  1198. u32 sq_ms_fifo_sizes;
  1199. u32 sq_config;
  1200. u32 sq_thread_resource_mgmt;
  1201. u32 hdp_host_path_cntl;
  1202. u32 sq_dyn_gpr_size_simd_ab_0;
  1203. u32 backend_map;
  1204. u32 gb_tiling_config = 0;
  1205. u32 cc_rb_backend_disable;
  1206. u32 cc_gc_shader_pipe_config;
  1207. u32 mc_arb_ramcfg;
  1208. u32 db_debug4;
  1209. /* setup chip specs */
  1210. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1211. case CHIP_RV770:
  1212. dev_priv->r600_max_pipes = 4;
  1213. dev_priv->r600_max_tile_pipes = 8;
  1214. dev_priv->r600_max_simds = 10;
  1215. dev_priv->r600_max_backends = 4;
  1216. dev_priv->r600_max_gprs = 256;
  1217. dev_priv->r600_max_threads = 248;
  1218. dev_priv->r600_max_stack_entries = 512;
  1219. dev_priv->r600_max_hw_contexts = 8;
  1220. dev_priv->r600_max_gs_threads = 16 * 2;
  1221. dev_priv->r600_sx_max_export_size = 128;
  1222. dev_priv->r600_sx_max_export_pos_size = 16;
  1223. dev_priv->r600_sx_max_export_smx_size = 112;
  1224. dev_priv->r600_sq_num_cf_insts = 2;
  1225. dev_priv->r700_sx_num_of_sets = 7;
  1226. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1227. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1228. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1229. break;
  1230. case CHIP_RV730:
  1231. dev_priv->r600_max_pipes = 2;
  1232. dev_priv->r600_max_tile_pipes = 4;
  1233. dev_priv->r600_max_simds = 8;
  1234. dev_priv->r600_max_backends = 2;
  1235. dev_priv->r600_max_gprs = 128;
  1236. dev_priv->r600_max_threads = 248;
  1237. dev_priv->r600_max_stack_entries = 256;
  1238. dev_priv->r600_max_hw_contexts = 8;
  1239. dev_priv->r600_max_gs_threads = 16 * 2;
  1240. dev_priv->r600_sx_max_export_size = 256;
  1241. dev_priv->r600_sx_max_export_pos_size = 32;
  1242. dev_priv->r600_sx_max_export_smx_size = 224;
  1243. dev_priv->r600_sq_num_cf_insts = 2;
  1244. dev_priv->r700_sx_num_of_sets = 7;
  1245. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1246. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1247. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1248. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1249. dev_priv->r600_sx_max_export_pos_size -= 16;
  1250. dev_priv->r600_sx_max_export_smx_size += 16;
  1251. }
  1252. break;
  1253. case CHIP_RV710:
  1254. dev_priv->r600_max_pipes = 2;
  1255. dev_priv->r600_max_tile_pipes = 2;
  1256. dev_priv->r600_max_simds = 2;
  1257. dev_priv->r600_max_backends = 1;
  1258. dev_priv->r600_max_gprs = 256;
  1259. dev_priv->r600_max_threads = 192;
  1260. dev_priv->r600_max_stack_entries = 256;
  1261. dev_priv->r600_max_hw_contexts = 4;
  1262. dev_priv->r600_max_gs_threads = 8 * 2;
  1263. dev_priv->r600_sx_max_export_size = 128;
  1264. dev_priv->r600_sx_max_export_pos_size = 16;
  1265. dev_priv->r600_sx_max_export_smx_size = 112;
  1266. dev_priv->r600_sq_num_cf_insts = 1;
  1267. dev_priv->r700_sx_num_of_sets = 7;
  1268. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1269. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1270. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1271. break;
  1272. case CHIP_RV740:
  1273. dev_priv->r600_max_pipes = 4;
  1274. dev_priv->r600_max_tile_pipes = 4;
  1275. dev_priv->r600_max_simds = 8;
  1276. dev_priv->r600_max_backends = 4;
  1277. dev_priv->r600_max_gprs = 256;
  1278. dev_priv->r600_max_threads = 248;
  1279. dev_priv->r600_max_stack_entries = 512;
  1280. dev_priv->r600_max_hw_contexts = 8;
  1281. dev_priv->r600_max_gs_threads = 16 * 2;
  1282. dev_priv->r600_sx_max_export_size = 256;
  1283. dev_priv->r600_sx_max_export_pos_size = 32;
  1284. dev_priv->r600_sx_max_export_smx_size = 224;
  1285. dev_priv->r600_sq_num_cf_insts = 2;
  1286. dev_priv->r700_sx_num_of_sets = 7;
  1287. dev_priv->r700_sc_prim_fifo_size = 0x100;
  1288. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1289. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1290. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1291. dev_priv->r600_sx_max_export_pos_size -= 16;
  1292. dev_priv->r600_sx_max_export_smx_size += 16;
  1293. }
  1294. break;
  1295. default:
  1296. break;
  1297. }
  1298. /* Initialize HDP */
  1299. j = 0;
  1300. for (i = 0; i < 32; i++) {
  1301. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1302. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1303. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1304. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1305. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1306. j += 0x18;
  1307. }
  1308. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1309. /* setup tiling, simd, pipe config */
  1310. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1311. switch (dev_priv->r600_max_tile_pipes) {
  1312. case 1:
  1313. gb_tiling_config |= R600_PIPE_TILING(0);
  1314. break;
  1315. case 2:
  1316. gb_tiling_config |= R600_PIPE_TILING(1);
  1317. break;
  1318. case 4:
  1319. gb_tiling_config |= R600_PIPE_TILING(2);
  1320. break;
  1321. case 8:
  1322. gb_tiling_config |= R600_PIPE_TILING(3);
  1323. break;
  1324. default:
  1325. break;
  1326. }
  1327. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1328. gb_tiling_config |= R600_BANK_TILING(1);
  1329. else
  1330. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1331. gb_tiling_config |= R600_GROUP_SIZE(0);
  1332. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1333. gb_tiling_config |= R600_ROW_TILING(3);
  1334. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1335. } else {
  1336. gb_tiling_config |=
  1337. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1338. gb_tiling_config |=
  1339. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1340. }
  1341. gb_tiling_config |= R600_BANK_SWAPS(1);
  1342. cc_rb_backend_disable = RADEON_READ(R600_CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1343. cc_rb_backend_disable |=
  1344. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1345. cc_gc_shader_pipe_config = RADEON_READ(R600_CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1346. cc_gc_shader_pipe_config |=
  1347. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1348. cc_gc_shader_pipe_config |=
  1349. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1350. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV740)
  1351. backend_map = 0x28;
  1352. else
  1353. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv,
  1354. dev_priv->r600_max_tile_pipes,
  1355. (R7XX_MAX_BACKENDS -
  1356. r600_count_pipe_bits((cc_rb_backend_disable &
  1357. R7XX_MAX_BACKENDS_MASK) >> 16)),
  1358. (cc_rb_backend_disable >> 16));
  1359. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1360. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1361. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1362. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1363. if (gb_tiling_config & 0xc0) {
  1364. dev_priv->r600_group_size = 512;
  1365. } else {
  1366. dev_priv->r600_group_size = 256;
  1367. }
  1368. dev_priv->r600_npipes = 1 << ((gb_tiling_config >> 1) & 0x7);
  1369. if (gb_tiling_config & 0x30) {
  1370. dev_priv->r600_nbanks = 8;
  1371. } else {
  1372. dev_priv->r600_nbanks = 4;
  1373. }
  1374. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1375. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1376. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1377. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1378. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1379. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1380. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1381. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1382. num_qd_pipes =
  1383. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK) >> 8);
  1384. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1385. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1386. /* set HW defaults for 3D engine */
  1387. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1388. R600_ROQ_IB2_START(0x2b)));
  1389. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1390. ta_aux_cntl = RADEON_READ(R600_TA_CNTL_AUX);
  1391. RADEON_WRITE(R600_TA_CNTL_AUX, ta_aux_cntl | R600_DISABLE_CUBE_ANISO);
  1392. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1393. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1394. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1395. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1396. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1397. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1398. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1399. if ((dev_priv->flags & RADEON_FAMILY_MASK) != CHIP_RV740)
  1400. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1401. R700_GS_FLUSH_CTL(4) |
  1402. R700_ACK_FLUSH_CTL(3) |
  1403. R700_SYNC_FLUSH_CTL));
  1404. db_debug3 = RADEON_READ(R700_DB_DEBUG3);
  1405. db_debug3 &= ~R700_DB_CLK_OFF_DELAY(0x1f);
  1406. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1407. case CHIP_RV770:
  1408. case CHIP_RV740:
  1409. db_debug3 |= R700_DB_CLK_OFF_DELAY(0x1f);
  1410. break;
  1411. case CHIP_RV710:
  1412. case CHIP_RV730:
  1413. default:
  1414. db_debug3 |= R700_DB_CLK_OFF_DELAY(2);
  1415. break;
  1416. }
  1417. RADEON_WRITE(R700_DB_DEBUG3, db_debug3);
  1418. if ((dev_priv->flags & RADEON_FAMILY_MASK) != CHIP_RV770) {
  1419. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1420. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1421. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1422. }
  1423. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1424. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1425. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1426. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1427. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1428. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1429. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1430. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1431. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1432. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1433. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1434. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1435. R600_DONE_FIFO_HIWATER(0xe0) |
  1436. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1437. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1438. case CHIP_RV770:
  1439. case CHIP_RV730:
  1440. case CHIP_RV710:
  1441. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1442. break;
  1443. case CHIP_RV740:
  1444. default:
  1445. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1446. break;
  1447. }
  1448. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1449. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1450. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1451. */
  1452. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1453. sq_config &= ~(R600_PS_PRIO(3) |
  1454. R600_VS_PRIO(3) |
  1455. R600_GS_PRIO(3) |
  1456. R600_ES_PRIO(3));
  1457. sq_config |= (R600_DX9_CONSTS |
  1458. R600_VC_ENABLE |
  1459. R600_EXPORT_SRC_C |
  1460. R600_PS_PRIO(0) |
  1461. R600_VS_PRIO(1) |
  1462. R600_GS_PRIO(2) |
  1463. R600_ES_PRIO(3));
  1464. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1465. /* no vertex cache */
  1466. sq_config &= ~R600_VC_ENABLE;
  1467. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1468. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1469. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1470. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1471. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1472. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1473. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1474. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1475. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1476. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1477. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1478. else
  1479. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1480. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1481. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1482. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1483. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1484. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1485. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1486. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1487. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1488. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1489. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1490. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1491. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1492. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1493. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1494. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1495. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1496. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1497. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1498. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1499. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1500. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1501. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1502. else
  1503. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1504. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1505. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1506. case CHIP_RV770:
  1507. case CHIP_RV730:
  1508. case CHIP_RV740:
  1509. gs_prim_buffer_depth = 384;
  1510. break;
  1511. case CHIP_RV710:
  1512. gs_prim_buffer_depth = 128;
  1513. break;
  1514. default:
  1515. break;
  1516. }
  1517. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1518. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1519. /* Max value for this is 256 */
  1520. if (vgt_gs_per_es > 256)
  1521. vgt_gs_per_es = 256;
  1522. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1523. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1524. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1525. /* more default values. 2D/3D driver should adjust as needed */
  1526. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1527. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1528. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1529. RADEON_WRITE(R600_SX_MISC, 0);
  1530. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1531. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1532. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1533. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1534. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1535. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1536. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1537. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1538. /* clear render buffer base addresses */
  1539. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1540. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1541. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1542. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1543. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1544. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1545. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1546. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1547. RADEON_WRITE(R700_TCP_CNTL, 0);
  1548. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1549. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1550. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1551. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1552. R600_NUM_CLIP_SEQ(3)));
  1553. }
  1554. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1555. drm_radeon_private_t *dev_priv,
  1556. struct drm_file *file_priv)
  1557. {
  1558. struct drm_radeon_master_private *master_priv;
  1559. u32 ring_start;
  1560. u64 rptr_addr;
  1561. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1562. r700_gfx_init(dev, dev_priv);
  1563. else
  1564. r600_gfx_init(dev, dev_priv);
  1565. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1566. RADEON_READ(R600_GRBM_SOFT_RESET);
  1567. mdelay(15);
  1568. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1569. /* Set ring buffer size */
  1570. #ifdef __BIG_ENDIAN
  1571. RADEON_WRITE(R600_CP_RB_CNTL,
  1572. R600_BUF_SWAP_32BIT |
  1573. R600_RB_NO_UPDATE |
  1574. (dev_priv->ring.rptr_update_l2qw << 8) |
  1575. dev_priv->ring.size_l2qw);
  1576. #else
  1577. RADEON_WRITE(R600_CP_RB_CNTL,
  1578. RADEON_RB_NO_UPDATE |
  1579. (dev_priv->ring.rptr_update_l2qw << 8) |
  1580. dev_priv->ring.size_l2qw);
  1581. #endif
  1582. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x0);
  1583. /* Set the write pointer delay */
  1584. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1585. #ifdef __BIG_ENDIAN
  1586. RADEON_WRITE(R600_CP_RB_CNTL,
  1587. R600_BUF_SWAP_32BIT |
  1588. R600_RB_NO_UPDATE |
  1589. R600_RB_RPTR_WR_ENA |
  1590. (dev_priv->ring.rptr_update_l2qw << 8) |
  1591. dev_priv->ring.size_l2qw);
  1592. #else
  1593. RADEON_WRITE(R600_CP_RB_CNTL,
  1594. R600_RB_NO_UPDATE |
  1595. R600_RB_RPTR_WR_ENA |
  1596. (dev_priv->ring.rptr_update_l2qw << 8) |
  1597. dev_priv->ring.size_l2qw);
  1598. #endif
  1599. /* Initialize the ring buffer's read and write pointers */
  1600. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1601. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1602. SET_RING_HEAD(dev_priv, 0);
  1603. dev_priv->ring.tail = 0;
  1604. #if __OS_HAS_AGP
  1605. if (dev_priv->flags & RADEON_IS_AGP) {
  1606. rptr_addr = dev_priv->ring_rptr->offset
  1607. - dev->agp->base +
  1608. dev_priv->gart_vm_start;
  1609. } else
  1610. #endif
  1611. {
  1612. rptr_addr = dev_priv->ring_rptr->offset
  1613. - ((unsigned long) dev->sg->virtual)
  1614. + dev_priv->gart_vm_start;
  1615. }
  1616. RADEON_WRITE(R600_CP_RB_RPTR_ADDR, (rptr_addr & 0xfffffffc));
  1617. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI, upper_32_bits(rptr_addr));
  1618. #ifdef __BIG_ENDIAN
  1619. RADEON_WRITE(R600_CP_RB_CNTL,
  1620. RADEON_BUF_SWAP_32BIT |
  1621. (dev_priv->ring.rptr_update_l2qw << 8) |
  1622. dev_priv->ring.size_l2qw);
  1623. #else
  1624. RADEON_WRITE(R600_CP_RB_CNTL,
  1625. (dev_priv->ring.rptr_update_l2qw << 8) |
  1626. dev_priv->ring.size_l2qw);
  1627. #endif
  1628. #if __OS_HAS_AGP
  1629. if (dev_priv->flags & RADEON_IS_AGP) {
  1630. /* XXX */
  1631. radeon_write_agp_base(dev_priv, dev->agp->base);
  1632. /* XXX */
  1633. radeon_write_agp_location(dev_priv,
  1634. (((dev_priv->gart_vm_start - 1 +
  1635. dev_priv->gart_size) & 0xffff0000) |
  1636. (dev_priv->gart_vm_start >> 16)));
  1637. ring_start = (dev_priv->cp_ring->offset
  1638. - dev->agp->base
  1639. + dev_priv->gart_vm_start);
  1640. } else
  1641. #endif
  1642. ring_start = (dev_priv->cp_ring->offset
  1643. - (unsigned long)dev->sg->virtual
  1644. + dev_priv->gart_vm_start);
  1645. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1646. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1647. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1648. /* Initialize the scratch register pointer. This will cause
  1649. * the scratch register values to be written out to memory
  1650. * whenever they are updated.
  1651. *
  1652. * We simply put this behind the ring read pointer, this works
  1653. * with PCI GART as well as (whatever kind of) AGP GART
  1654. */
  1655. {
  1656. u64 scratch_addr;
  1657. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR) & 0xFFFFFFFC;
  1658. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1659. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1660. scratch_addr >>= 8;
  1661. scratch_addr &= 0xffffffff;
  1662. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1663. }
  1664. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1665. /* Turn on bus mastering */
  1666. radeon_enable_bm(dev_priv);
  1667. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1668. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1669. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1670. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1671. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1672. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1673. /* reset sarea copies of these */
  1674. master_priv = file_priv->master->driver_priv;
  1675. if (master_priv->sarea_priv) {
  1676. master_priv->sarea_priv->last_frame = 0;
  1677. master_priv->sarea_priv->last_dispatch = 0;
  1678. master_priv->sarea_priv->last_clear = 0;
  1679. }
  1680. r600_do_wait_for_idle(dev_priv);
  1681. }
  1682. int r600_do_cleanup_cp(struct drm_device *dev)
  1683. {
  1684. drm_radeon_private_t *dev_priv = dev->dev_private;
  1685. DRM_DEBUG("\n");
  1686. /* Make sure interrupts are disabled here because the uninstall ioctl
  1687. * may not have been called from userspace and after dev_private
  1688. * is freed, it's too late.
  1689. */
  1690. if (dev->irq_enabled)
  1691. drm_irq_uninstall(dev);
  1692. #if __OS_HAS_AGP
  1693. if (dev_priv->flags & RADEON_IS_AGP) {
  1694. if (dev_priv->cp_ring != NULL) {
  1695. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1696. dev_priv->cp_ring = NULL;
  1697. }
  1698. if (dev_priv->ring_rptr != NULL) {
  1699. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1700. dev_priv->ring_rptr = NULL;
  1701. }
  1702. if (dev->agp_buffer_map != NULL) {
  1703. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1704. dev->agp_buffer_map = NULL;
  1705. }
  1706. } else
  1707. #endif
  1708. {
  1709. if (dev_priv->gart_info.bus_addr)
  1710. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1711. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1712. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1713. dev_priv->gart_info.addr = NULL;
  1714. }
  1715. }
  1716. /* only clear to the start of flags */
  1717. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1718. return 0;
  1719. }
  1720. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1721. struct drm_file *file_priv)
  1722. {
  1723. drm_radeon_private_t *dev_priv = dev->dev_private;
  1724. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1725. DRM_DEBUG("\n");
  1726. mutex_init(&dev_priv->cs_mutex);
  1727. r600_cs_legacy_init();
  1728. /* if we require new memory map but we don't have it fail */
  1729. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1730. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1731. r600_do_cleanup_cp(dev);
  1732. return -EINVAL;
  1733. }
  1734. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1735. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1736. dev_priv->flags &= ~RADEON_IS_AGP;
  1737. /* The writeback test succeeds, but when writeback is enabled,
  1738. * the ring buffer read ptr update fails after first 128 bytes.
  1739. */
  1740. radeon_no_wb = 1;
  1741. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1742. && !init->is_pci) {
  1743. DRM_DEBUG("Restoring AGP flag\n");
  1744. dev_priv->flags |= RADEON_IS_AGP;
  1745. }
  1746. dev_priv->usec_timeout = init->usec_timeout;
  1747. if (dev_priv->usec_timeout < 1 ||
  1748. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1749. DRM_DEBUG("TIMEOUT problem!\n");
  1750. r600_do_cleanup_cp(dev);
  1751. return -EINVAL;
  1752. }
  1753. /* Enable vblank on CRTC1 for older X servers
  1754. */
  1755. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1756. dev_priv->do_boxes = 0;
  1757. dev_priv->cp_mode = init->cp_mode;
  1758. /* We don't support anything other than bus-mastering ring mode,
  1759. * but the ring can be in either AGP or PCI space for the ring
  1760. * read pointer.
  1761. */
  1762. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1763. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1764. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1765. r600_do_cleanup_cp(dev);
  1766. return -EINVAL;
  1767. }
  1768. switch (init->fb_bpp) {
  1769. case 16:
  1770. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1771. break;
  1772. case 32:
  1773. default:
  1774. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1775. break;
  1776. }
  1777. dev_priv->front_offset = init->front_offset;
  1778. dev_priv->front_pitch = init->front_pitch;
  1779. dev_priv->back_offset = init->back_offset;
  1780. dev_priv->back_pitch = init->back_pitch;
  1781. dev_priv->ring_offset = init->ring_offset;
  1782. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1783. dev_priv->buffers_offset = init->buffers_offset;
  1784. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1785. master_priv->sarea = drm_getsarea(dev);
  1786. if (!master_priv->sarea) {
  1787. DRM_ERROR("could not find sarea!\n");
  1788. r600_do_cleanup_cp(dev);
  1789. return -EINVAL;
  1790. }
  1791. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1792. if (!dev_priv->cp_ring) {
  1793. DRM_ERROR("could not find cp ring region!\n");
  1794. r600_do_cleanup_cp(dev);
  1795. return -EINVAL;
  1796. }
  1797. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1798. if (!dev_priv->ring_rptr) {
  1799. DRM_ERROR("could not find ring read pointer!\n");
  1800. r600_do_cleanup_cp(dev);
  1801. return -EINVAL;
  1802. }
  1803. dev->agp_buffer_token = init->buffers_offset;
  1804. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1805. if (!dev->agp_buffer_map) {
  1806. DRM_ERROR("could not find dma buffer region!\n");
  1807. r600_do_cleanup_cp(dev);
  1808. return -EINVAL;
  1809. }
  1810. if (init->gart_textures_offset) {
  1811. dev_priv->gart_textures =
  1812. drm_core_findmap(dev, init->gart_textures_offset);
  1813. if (!dev_priv->gart_textures) {
  1814. DRM_ERROR("could not find GART texture region!\n");
  1815. r600_do_cleanup_cp(dev);
  1816. return -EINVAL;
  1817. }
  1818. }
  1819. #if __OS_HAS_AGP
  1820. /* XXX */
  1821. if (dev_priv->flags & RADEON_IS_AGP) {
  1822. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1823. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1824. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1825. if (!dev_priv->cp_ring->handle ||
  1826. !dev_priv->ring_rptr->handle ||
  1827. !dev->agp_buffer_map->handle) {
  1828. DRM_ERROR("could not find ioremap agp regions!\n");
  1829. r600_do_cleanup_cp(dev);
  1830. return -EINVAL;
  1831. }
  1832. } else
  1833. #endif
  1834. {
  1835. dev_priv->cp_ring->handle = (void *)(unsigned long)dev_priv->cp_ring->offset;
  1836. dev_priv->ring_rptr->handle =
  1837. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1838. dev->agp_buffer_map->handle =
  1839. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1840. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1841. dev_priv->cp_ring->handle);
  1842. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1843. dev_priv->ring_rptr->handle);
  1844. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1845. dev->agp_buffer_map->handle);
  1846. }
  1847. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1848. dev_priv->fb_size =
  1849. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1850. - dev_priv->fb_location;
  1851. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1852. ((dev_priv->front_offset
  1853. + dev_priv->fb_location) >> 10));
  1854. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1855. ((dev_priv->back_offset
  1856. + dev_priv->fb_location) >> 10));
  1857. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1858. ((dev_priv->depth_offset
  1859. + dev_priv->fb_location) >> 10));
  1860. dev_priv->gart_size = init->gart_size;
  1861. /* New let's set the memory map ... */
  1862. if (dev_priv->new_memmap) {
  1863. u32 base = 0;
  1864. DRM_INFO("Setting GART location based on new memory map\n");
  1865. /* If using AGP, try to locate the AGP aperture at the same
  1866. * location in the card and on the bus, though we have to
  1867. * align it down.
  1868. */
  1869. #if __OS_HAS_AGP
  1870. /* XXX */
  1871. if (dev_priv->flags & RADEON_IS_AGP) {
  1872. base = dev->agp->base;
  1873. /* Check if valid */
  1874. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1875. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1876. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1877. dev->agp->base);
  1878. base = 0;
  1879. }
  1880. }
  1881. #endif
  1882. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1883. if (base == 0) {
  1884. base = dev_priv->fb_location + dev_priv->fb_size;
  1885. if (base < dev_priv->fb_location ||
  1886. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1887. base = dev_priv->fb_location
  1888. - dev_priv->gart_size;
  1889. }
  1890. dev_priv->gart_vm_start = base & 0xffc00000u;
  1891. if (dev_priv->gart_vm_start != base)
  1892. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1893. base, dev_priv->gart_vm_start);
  1894. }
  1895. #if __OS_HAS_AGP
  1896. /* XXX */
  1897. if (dev_priv->flags & RADEON_IS_AGP)
  1898. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1899. - dev->agp->base
  1900. + dev_priv->gart_vm_start);
  1901. else
  1902. #endif
  1903. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1904. - (unsigned long)dev->sg->virtual
  1905. + dev_priv->gart_vm_start);
  1906. DRM_DEBUG("fb 0x%08x size %d\n",
  1907. (unsigned int) dev_priv->fb_location,
  1908. (unsigned int) dev_priv->fb_size);
  1909. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1910. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1911. (unsigned int) dev_priv->gart_vm_start);
  1912. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1913. dev_priv->gart_buffers_offset);
  1914. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1915. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1916. + init->ring_size / sizeof(u32));
  1917. dev_priv->ring.size = init->ring_size;
  1918. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1919. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1920. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1921. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1922. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1923. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1924. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1925. #if __OS_HAS_AGP
  1926. if (dev_priv->flags & RADEON_IS_AGP) {
  1927. /* XXX turn off pcie gart */
  1928. } else
  1929. #endif
  1930. {
  1931. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1932. /* if we have an offset set from userspace */
  1933. if (!dev_priv->pcigart_offset_set) {
  1934. DRM_ERROR("Need gart offset from userspace\n");
  1935. r600_do_cleanup_cp(dev);
  1936. return -EINVAL;
  1937. }
  1938. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1939. dev_priv->gart_info.bus_addr =
  1940. dev_priv->pcigart_offset + dev_priv->fb_location;
  1941. dev_priv->gart_info.mapping.offset =
  1942. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1943. dev_priv->gart_info.mapping.size =
  1944. dev_priv->gart_info.table_size;
  1945. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1946. if (!dev_priv->gart_info.mapping.handle) {
  1947. DRM_ERROR("ioremap failed.\n");
  1948. r600_do_cleanup_cp(dev);
  1949. return -EINVAL;
  1950. }
  1951. dev_priv->gart_info.addr =
  1952. dev_priv->gart_info.mapping.handle;
  1953. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1954. dev_priv->gart_info.addr,
  1955. dev_priv->pcigart_offset);
  1956. if (!r600_page_table_init(dev)) {
  1957. DRM_ERROR("Failed to init GART table\n");
  1958. r600_do_cleanup_cp(dev);
  1959. return -EINVAL;
  1960. }
  1961. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1962. r700_vm_init(dev);
  1963. else
  1964. r600_vm_init(dev);
  1965. }
  1966. if (!dev_priv->me_fw || !dev_priv->pfp_fw) {
  1967. int err = r600_cp_init_microcode(dev_priv);
  1968. if (err) {
  1969. DRM_ERROR("Failed to load firmware!\n");
  1970. r600_do_cleanup_cp(dev);
  1971. return err;
  1972. }
  1973. }
  1974. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1975. r700_cp_load_microcode(dev_priv);
  1976. else
  1977. r600_cp_load_microcode(dev_priv);
  1978. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1979. dev_priv->last_buf = 0;
  1980. r600_do_engine_reset(dev);
  1981. r600_test_writeback(dev_priv);
  1982. return 0;
  1983. }
  1984. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1985. {
  1986. drm_radeon_private_t *dev_priv = dev->dev_private;
  1987. DRM_DEBUG("\n");
  1988. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1989. r700_vm_init(dev);
  1990. r700_cp_load_microcode(dev_priv);
  1991. } else {
  1992. r600_vm_init(dev);
  1993. r600_cp_load_microcode(dev_priv);
  1994. }
  1995. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1996. r600_do_engine_reset(dev);
  1997. return 0;
  1998. }
  1999. /* Wait for the CP to go idle.
  2000. */
  2001. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  2002. {
  2003. RING_LOCALS;
  2004. DRM_DEBUG("\n");
  2005. BEGIN_RING(5);
  2006. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  2007. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  2008. /* wait for 3D idle clean */
  2009. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  2010. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  2011. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  2012. ADVANCE_RING();
  2013. COMMIT_RING();
  2014. return r600_do_wait_for_idle(dev_priv);
  2015. }
  2016. /* Start the Command Processor.
  2017. */
  2018. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  2019. {
  2020. u32 cp_me;
  2021. RING_LOCALS;
  2022. DRM_DEBUG("\n");
  2023. BEGIN_RING(7);
  2024. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  2025. OUT_RING(0x00000001);
  2026. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  2027. OUT_RING(0x00000003);
  2028. else
  2029. OUT_RING(0x00000000);
  2030. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  2031. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  2032. OUT_RING(0x00000000);
  2033. OUT_RING(0x00000000);
  2034. ADVANCE_RING();
  2035. COMMIT_RING();
  2036. /* set the mux and reset the halt bit */
  2037. cp_me = 0xff;
  2038. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  2039. dev_priv->cp_running = 1;
  2040. }
  2041. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  2042. {
  2043. u32 cur_read_ptr;
  2044. DRM_DEBUG("\n");
  2045. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  2046. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  2047. SET_RING_HEAD(dev_priv, cur_read_ptr);
  2048. dev_priv->ring.tail = cur_read_ptr;
  2049. }
  2050. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  2051. {
  2052. uint32_t cp_me;
  2053. DRM_DEBUG("\n");
  2054. cp_me = 0xff | R600_CP_ME_HALT;
  2055. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  2056. dev_priv->cp_running = 0;
  2057. }
  2058. int r600_cp_dispatch_indirect(struct drm_device *dev,
  2059. struct drm_buf *buf, int start, int end)
  2060. {
  2061. drm_radeon_private_t *dev_priv = dev->dev_private;
  2062. RING_LOCALS;
  2063. if (start != end) {
  2064. unsigned long offset = (dev_priv->gart_buffers_offset
  2065. + buf->offset + start);
  2066. int dwords = (end - start + 3) / sizeof(u32);
  2067. DRM_DEBUG("dwords:%d\n", dwords);
  2068. DRM_DEBUG("offset 0x%lx\n", offset);
  2069. /* Indirect buffer data must be a multiple of 16 dwords.
  2070. * pad the data with a Type-2 CP packet.
  2071. */
  2072. while (dwords & 0xf) {
  2073. u32 *data = (u32 *)
  2074. ((char *)dev->agp_buffer_map->handle
  2075. + buf->offset + start);
  2076. data[dwords++] = RADEON_CP_PACKET2;
  2077. }
  2078. /* Fire off the indirect buffer */
  2079. BEGIN_RING(4);
  2080. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  2081. OUT_RING((offset & 0xfffffffc));
  2082. OUT_RING((upper_32_bits(offset) & 0xff));
  2083. OUT_RING(dwords);
  2084. ADVANCE_RING();
  2085. }
  2086. return 0;
  2087. }
  2088. void r600_cp_dispatch_swap(struct drm_device *dev, struct drm_file *file_priv)
  2089. {
  2090. drm_radeon_private_t *dev_priv = dev->dev_private;
  2091. struct drm_master *master = file_priv->master;
  2092. struct drm_radeon_master_private *master_priv = master->driver_priv;
  2093. drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv;
  2094. int nbox = sarea_priv->nbox;
  2095. struct drm_clip_rect *pbox = sarea_priv->boxes;
  2096. int i, cpp, src_pitch, dst_pitch;
  2097. uint64_t src, dst;
  2098. RING_LOCALS;
  2099. DRM_DEBUG("\n");
  2100. if (dev_priv->color_fmt == RADEON_COLOR_FORMAT_ARGB8888)
  2101. cpp = 4;
  2102. else
  2103. cpp = 2;
  2104. if (sarea_priv->pfCurrentPage == 0) {
  2105. src_pitch = dev_priv->back_pitch;
  2106. dst_pitch = dev_priv->front_pitch;
  2107. src = dev_priv->back_offset + dev_priv->fb_location;
  2108. dst = dev_priv->front_offset + dev_priv->fb_location;
  2109. } else {
  2110. src_pitch = dev_priv->front_pitch;
  2111. dst_pitch = dev_priv->back_pitch;
  2112. src = dev_priv->front_offset + dev_priv->fb_location;
  2113. dst = dev_priv->back_offset + dev_priv->fb_location;
  2114. }
  2115. if (r600_prepare_blit_copy(dev, file_priv)) {
  2116. DRM_ERROR("unable to allocate vertex buffer for swap buffer\n");
  2117. return;
  2118. }
  2119. for (i = 0; i < nbox; i++) {
  2120. int x = pbox[i].x1;
  2121. int y = pbox[i].y1;
  2122. int w = pbox[i].x2 - x;
  2123. int h = pbox[i].y2 - y;
  2124. DRM_DEBUG("%d,%d-%d,%d\n", x, y, w, h);
  2125. r600_blit_swap(dev,
  2126. src, dst,
  2127. x, y, x, y, w, h,
  2128. src_pitch, dst_pitch, cpp);
  2129. }
  2130. r600_done_blit_copy(dev);
  2131. /* Increment the frame counter. The client-side 3D driver must
  2132. * throttle the framerate by waiting for this value before
  2133. * performing the swapbuffer ioctl.
  2134. */
  2135. sarea_priv->last_frame++;
  2136. BEGIN_RING(3);
  2137. R600_FRAME_AGE(sarea_priv->last_frame);
  2138. ADVANCE_RING();
  2139. }
  2140. int r600_cp_dispatch_texture(struct drm_device *dev,
  2141. struct drm_file *file_priv,
  2142. drm_radeon_texture_t *tex,
  2143. drm_radeon_tex_image_t *image)
  2144. {
  2145. drm_radeon_private_t *dev_priv = dev->dev_private;
  2146. struct drm_buf *buf;
  2147. u32 *buffer;
  2148. const u8 __user *data;
  2149. int size, pass_size;
  2150. u64 src_offset, dst_offset;
  2151. if (!radeon_check_offset(dev_priv, tex->offset)) {
  2152. DRM_ERROR("Invalid destination offset\n");
  2153. return -EINVAL;
  2154. }
  2155. /* this might fail for zero-sized uploads - are those illegal? */
  2156. if (!radeon_check_offset(dev_priv, tex->offset + tex->height * tex->pitch - 1)) {
  2157. DRM_ERROR("Invalid final destination offset\n");
  2158. return -EINVAL;
  2159. }
  2160. size = tex->height * tex->pitch;
  2161. if (size == 0)
  2162. return 0;
  2163. dst_offset = tex->offset;
  2164. if (r600_prepare_blit_copy(dev, file_priv)) {
  2165. DRM_ERROR("unable to allocate vertex buffer for swap buffer\n");
  2166. return -EAGAIN;
  2167. }
  2168. do {
  2169. data = (const u8 __user *)image->data;
  2170. pass_size = size;
  2171. buf = radeon_freelist_get(dev);
  2172. if (!buf) {
  2173. DRM_DEBUG("EAGAIN\n");
  2174. if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
  2175. return -EFAULT;
  2176. return -EAGAIN;
  2177. }
  2178. if (pass_size > buf->total)
  2179. pass_size = buf->total;
  2180. /* Dispatch the indirect buffer.
  2181. */
  2182. buffer =
  2183. (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
  2184. if (DRM_COPY_FROM_USER(buffer, data, pass_size)) {
  2185. DRM_ERROR("EFAULT on pad, %d bytes\n", pass_size);
  2186. return -EFAULT;
  2187. }
  2188. buf->file_priv = file_priv;
  2189. buf->used = pass_size;
  2190. src_offset = dev_priv->gart_buffers_offset + buf->offset;
  2191. r600_blit_copy(dev, src_offset, dst_offset, pass_size);
  2192. radeon_cp_discard_buffer(dev, file_priv->master, buf);
  2193. /* Update the input parameters for next time */
  2194. image->data = (const u8 __user *)image->data + pass_size;
  2195. dst_offset += pass_size;
  2196. size -= pass_size;
  2197. } while (size > 0);
  2198. r600_done_blit_copy(dev);
  2199. return 0;
  2200. }
  2201. /*
  2202. * Legacy cs ioctl
  2203. */
  2204. static u32 radeon_cs_id_get(struct drm_radeon_private *radeon)
  2205. {
  2206. /* FIXME: check if wrap affect last reported wrap & sequence */
  2207. radeon->cs_id_scnt = (radeon->cs_id_scnt + 1) & 0x00FFFFFF;
  2208. if (!radeon->cs_id_scnt) {
  2209. /* increment wrap counter */
  2210. radeon->cs_id_wcnt += 0x01000000;
  2211. /* valid sequence counter start at 1 */
  2212. radeon->cs_id_scnt = 1;
  2213. }
  2214. return (radeon->cs_id_scnt | radeon->cs_id_wcnt);
  2215. }
  2216. static void r600_cs_id_emit(drm_radeon_private_t *dev_priv, u32 *id)
  2217. {
  2218. RING_LOCALS;
  2219. *id = radeon_cs_id_get(dev_priv);
  2220. /* SCRATCH 2 */
  2221. BEGIN_RING(3);
  2222. R600_CLEAR_AGE(*id);
  2223. ADVANCE_RING();
  2224. COMMIT_RING();
  2225. }
  2226. static int r600_ib_get(struct drm_device *dev,
  2227. struct drm_file *fpriv,
  2228. struct drm_buf **buffer)
  2229. {
  2230. struct drm_buf *buf;
  2231. *buffer = NULL;
  2232. buf = radeon_freelist_get(dev);
  2233. if (!buf) {
  2234. return -EBUSY;
  2235. }
  2236. buf->file_priv = fpriv;
  2237. *buffer = buf;
  2238. return 0;
  2239. }
  2240. static void r600_ib_free(struct drm_device *dev, struct drm_buf *buf,
  2241. struct drm_file *fpriv, int l, int r)
  2242. {
  2243. drm_radeon_private_t *dev_priv = dev->dev_private;
  2244. if (buf) {
  2245. if (!r)
  2246. r600_cp_dispatch_indirect(dev, buf, 0, l * 4);
  2247. radeon_cp_discard_buffer(dev, fpriv->master, buf);
  2248. COMMIT_RING();
  2249. }
  2250. }
  2251. int r600_cs_legacy_ioctl(struct drm_device *dev, void *data, struct drm_file *fpriv)
  2252. {
  2253. struct drm_radeon_private *dev_priv = dev->dev_private;
  2254. struct drm_radeon_cs *cs = data;
  2255. struct drm_buf *buf;
  2256. unsigned family;
  2257. int l, r = 0;
  2258. u32 *ib, cs_id = 0;
  2259. if (dev_priv == NULL) {
  2260. DRM_ERROR("called with no initialization\n");
  2261. return -EINVAL;
  2262. }
  2263. family = dev_priv->flags & RADEON_FAMILY_MASK;
  2264. if (family < CHIP_R600) {
  2265. DRM_ERROR("cs ioctl valid only for R6XX & R7XX in legacy mode\n");
  2266. return -EINVAL;
  2267. }
  2268. mutex_lock(&dev_priv->cs_mutex);
  2269. /* get ib */
  2270. r = r600_ib_get(dev, fpriv, &buf);
  2271. if (r) {
  2272. DRM_ERROR("ib_get failed\n");
  2273. goto out;
  2274. }
  2275. ib = dev->agp_buffer_map->handle + buf->offset;
  2276. /* now parse command stream */
  2277. r = r600_cs_legacy(dev, data, fpriv, family, ib, &l);
  2278. if (r) {
  2279. goto out;
  2280. }
  2281. out:
  2282. r600_ib_free(dev, buf, fpriv, l, r);
  2283. /* emit cs id sequence */
  2284. r600_cs_id_emit(dev_priv, &cs_id);
  2285. cs->cs_id = cs_id;
  2286. mutex_unlock(&dev_priv->cs_mutex);
  2287. return r;
  2288. }
  2289. void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size)
  2290. {
  2291. struct drm_radeon_private *dev_priv = dev->dev_private;
  2292. *npipes = dev_priv->r600_npipes;
  2293. *nbanks = dev_priv->r600_nbanks;
  2294. *group_size = dev_priv->r600_group_size;
  2295. }