r600_blit_kms.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include "drmP.h"
  26. #include "drm.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "r600d.h"
  30. #include "r600_blit_shaders.h"
  31. #include "radeon_blit_common.h"
  32. /* emits 21 on rv770+, 23 on r600 */
  33. static void
  34. set_render_target(struct radeon_device *rdev, int format,
  35. int w, int h, u64 gpu_addr)
  36. {
  37. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  38. u32 cb_color_info;
  39. int pitch, slice;
  40. h = ALIGN(h, 8);
  41. if (h < 8)
  42. h = 8;
  43. cb_color_info = CB_FORMAT(format) |
  44. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  45. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  46. pitch = (w / 8) - 1;
  47. slice = ((w * h) / 64) - 1;
  48. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  49. radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  50. radeon_ring_write(ring, gpu_addr >> 8);
  51. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  52. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  53. radeon_ring_write(ring, 2 << 0);
  54. }
  55. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  56. radeon_ring_write(ring, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  57. radeon_ring_write(ring, (pitch << 0) | (slice << 10));
  58. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  59. radeon_ring_write(ring, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  60. radeon_ring_write(ring, 0);
  61. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  62. radeon_ring_write(ring, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  63. radeon_ring_write(ring, cb_color_info);
  64. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  65. radeon_ring_write(ring, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  66. radeon_ring_write(ring, 0);
  67. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  68. radeon_ring_write(ring, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  69. radeon_ring_write(ring, 0);
  70. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  71. radeon_ring_write(ring, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  72. radeon_ring_write(ring, 0);
  73. }
  74. /* emits 5dw */
  75. static void
  76. cp_set_surface_sync(struct radeon_device *rdev,
  77. u32 sync_type, u32 size,
  78. u64 mc_addr)
  79. {
  80. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  81. u32 cp_coher_size;
  82. if (size == 0xffffffff)
  83. cp_coher_size = 0xffffffff;
  84. else
  85. cp_coher_size = ((size + 255) >> 8);
  86. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  87. radeon_ring_write(ring, sync_type);
  88. radeon_ring_write(ring, cp_coher_size);
  89. radeon_ring_write(ring, mc_addr >> 8);
  90. radeon_ring_write(ring, 10); /* poll interval */
  91. }
  92. /* emits 21dw + 1 surface sync = 26dw */
  93. static void
  94. set_shaders(struct radeon_device *rdev)
  95. {
  96. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  97. u64 gpu_addr;
  98. u32 sq_pgm_resources;
  99. /* setup shader regs */
  100. sq_pgm_resources = (1 << 0);
  101. /* VS */
  102. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  103. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  104. radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  105. radeon_ring_write(ring, gpu_addr >> 8);
  106. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  107. radeon_ring_write(ring, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  108. radeon_ring_write(ring, sq_pgm_resources);
  109. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  110. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  111. radeon_ring_write(ring, 0);
  112. /* PS */
  113. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  114. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  115. radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  116. radeon_ring_write(ring, gpu_addr >> 8);
  117. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  118. radeon_ring_write(ring, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  119. radeon_ring_write(ring, sq_pgm_resources | (1 << 28));
  120. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  121. radeon_ring_write(ring, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  122. radeon_ring_write(ring, 2);
  123. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  124. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  125. radeon_ring_write(ring, 0);
  126. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  127. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  128. }
  129. /* emits 9 + 1 sync (5) = 14*/
  130. static void
  131. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  132. {
  133. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  134. u32 sq_vtx_constant_word2;
  135. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  136. SQ_VTXC_STRIDE(16);
  137. #ifdef __BIG_ENDIAN
  138. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  139. #endif
  140. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  141. radeon_ring_write(ring, 0x460);
  142. radeon_ring_write(ring, gpu_addr & 0xffffffff);
  143. radeon_ring_write(ring, 48 - 1);
  144. radeon_ring_write(ring, sq_vtx_constant_word2);
  145. radeon_ring_write(ring, 1 << 0);
  146. radeon_ring_write(ring, 0);
  147. radeon_ring_write(ring, 0);
  148. radeon_ring_write(ring, SQ_TEX_VTX_VALID_BUFFER << 30);
  149. if ((rdev->family == CHIP_RV610) ||
  150. (rdev->family == CHIP_RV620) ||
  151. (rdev->family == CHIP_RS780) ||
  152. (rdev->family == CHIP_RS880) ||
  153. (rdev->family == CHIP_RV710))
  154. cp_set_surface_sync(rdev,
  155. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  156. else
  157. cp_set_surface_sync(rdev,
  158. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  159. }
  160. /* emits 9 */
  161. static void
  162. set_tex_resource(struct radeon_device *rdev,
  163. int format, int w, int h, int pitch,
  164. u64 gpu_addr, u32 size)
  165. {
  166. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  167. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  168. if (h < 1)
  169. h = 1;
  170. sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
  171. S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  172. sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
  173. S_038000_TEX_WIDTH(w - 1);
  174. sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
  175. sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
  176. sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
  177. S_038010_DST_SEL_X(SQ_SEL_X) |
  178. S_038010_DST_SEL_Y(SQ_SEL_Y) |
  179. S_038010_DST_SEL_Z(SQ_SEL_Z) |
  180. S_038010_DST_SEL_W(SQ_SEL_W);
  181. cp_set_surface_sync(rdev,
  182. PACKET3_TC_ACTION_ENA, size, gpu_addr);
  183. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  184. radeon_ring_write(ring, 0);
  185. radeon_ring_write(ring, sq_tex_resource_word0);
  186. radeon_ring_write(ring, sq_tex_resource_word1);
  187. radeon_ring_write(ring, gpu_addr >> 8);
  188. radeon_ring_write(ring, gpu_addr >> 8);
  189. radeon_ring_write(ring, sq_tex_resource_word4);
  190. radeon_ring_write(ring, 0);
  191. radeon_ring_write(ring, SQ_TEX_VTX_VALID_TEXTURE << 30);
  192. }
  193. /* emits 12 */
  194. static void
  195. set_scissors(struct radeon_device *rdev, int x1, int y1,
  196. int x2, int y2)
  197. {
  198. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  199. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  200. radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  201. radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
  202. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  203. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  204. radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  205. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  206. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  207. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  208. radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  209. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  210. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  211. }
  212. /* emits 10 */
  213. static void
  214. draw_auto(struct radeon_device *rdev)
  215. {
  216. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  217. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  218. radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  219. radeon_ring_write(ring, DI_PT_RECTLIST);
  220. radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
  221. radeon_ring_write(ring,
  222. #ifdef __BIG_ENDIAN
  223. (2 << 2) |
  224. #endif
  225. DI_INDEX_SIZE_16_BIT);
  226. radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
  227. radeon_ring_write(ring, 1);
  228. radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  229. radeon_ring_write(ring, 3);
  230. radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
  231. }
  232. /* emits 14 */
  233. static void
  234. set_default_state(struct radeon_device *rdev)
  235. {
  236. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  237. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  238. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  239. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  240. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  241. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  242. u64 gpu_addr;
  243. int dwords;
  244. switch (rdev->family) {
  245. case CHIP_R600:
  246. num_ps_gprs = 192;
  247. num_vs_gprs = 56;
  248. num_temp_gprs = 4;
  249. num_gs_gprs = 0;
  250. num_es_gprs = 0;
  251. num_ps_threads = 136;
  252. num_vs_threads = 48;
  253. num_gs_threads = 4;
  254. num_es_threads = 4;
  255. num_ps_stack_entries = 128;
  256. num_vs_stack_entries = 128;
  257. num_gs_stack_entries = 0;
  258. num_es_stack_entries = 0;
  259. break;
  260. case CHIP_RV630:
  261. case CHIP_RV635:
  262. num_ps_gprs = 84;
  263. num_vs_gprs = 36;
  264. num_temp_gprs = 4;
  265. num_gs_gprs = 0;
  266. num_es_gprs = 0;
  267. num_ps_threads = 144;
  268. num_vs_threads = 40;
  269. num_gs_threads = 4;
  270. num_es_threads = 4;
  271. num_ps_stack_entries = 40;
  272. num_vs_stack_entries = 40;
  273. num_gs_stack_entries = 32;
  274. num_es_stack_entries = 16;
  275. break;
  276. case CHIP_RV610:
  277. case CHIP_RV620:
  278. case CHIP_RS780:
  279. case CHIP_RS880:
  280. default:
  281. num_ps_gprs = 84;
  282. num_vs_gprs = 36;
  283. num_temp_gprs = 4;
  284. num_gs_gprs = 0;
  285. num_es_gprs = 0;
  286. num_ps_threads = 136;
  287. num_vs_threads = 48;
  288. num_gs_threads = 4;
  289. num_es_threads = 4;
  290. num_ps_stack_entries = 40;
  291. num_vs_stack_entries = 40;
  292. num_gs_stack_entries = 32;
  293. num_es_stack_entries = 16;
  294. break;
  295. case CHIP_RV670:
  296. num_ps_gprs = 144;
  297. num_vs_gprs = 40;
  298. num_temp_gprs = 4;
  299. num_gs_gprs = 0;
  300. num_es_gprs = 0;
  301. num_ps_threads = 136;
  302. num_vs_threads = 48;
  303. num_gs_threads = 4;
  304. num_es_threads = 4;
  305. num_ps_stack_entries = 40;
  306. num_vs_stack_entries = 40;
  307. num_gs_stack_entries = 32;
  308. num_es_stack_entries = 16;
  309. break;
  310. case CHIP_RV770:
  311. num_ps_gprs = 192;
  312. num_vs_gprs = 56;
  313. num_temp_gprs = 4;
  314. num_gs_gprs = 0;
  315. num_es_gprs = 0;
  316. num_ps_threads = 188;
  317. num_vs_threads = 60;
  318. num_gs_threads = 0;
  319. num_es_threads = 0;
  320. num_ps_stack_entries = 256;
  321. num_vs_stack_entries = 256;
  322. num_gs_stack_entries = 0;
  323. num_es_stack_entries = 0;
  324. break;
  325. case CHIP_RV730:
  326. case CHIP_RV740:
  327. num_ps_gprs = 84;
  328. num_vs_gprs = 36;
  329. num_temp_gprs = 4;
  330. num_gs_gprs = 0;
  331. num_es_gprs = 0;
  332. num_ps_threads = 188;
  333. num_vs_threads = 60;
  334. num_gs_threads = 0;
  335. num_es_threads = 0;
  336. num_ps_stack_entries = 128;
  337. num_vs_stack_entries = 128;
  338. num_gs_stack_entries = 0;
  339. num_es_stack_entries = 0;
  340. break;
  341. case CHIP_RV710:
  342. num_ps_gprs = 192;
  343. num_vs_gprs = 56;
  344. num_temp_gprs = 4;
  345. num_gs_gprs = 0;
  346. num_es_gprs = 0;
  347. num_ps_threads = 144;
  348. num_vs_threads = 48;
  349. num_gs_threads = 0;
  350. num_es_threads = 0;
  351. num_ps_stack_entries = 128;
  352. num_vs_stack_entries = 128;
  353. num_gs_stack_entries = 0;
  354. num_es_stack_entries = 0;
  355. break;
  356. }
  357. if ((rdev->family == CHIP_RV610) ||
  358. (rdev->family == CHIP_RV620) ||
  359. (rdev->family == CHIP_RS780) ||
  360. (rdev->family == CHIP_RS880) ||
  361. (rdev->family == CHIP_RV710))
  362. sq_config = 0;
  363. else
  364. sq_config = VC_ENABLE;
  365. sq_config |= (DX9_CONSTS |
  366. ALU_INST_PREFER_VECTOR |
  367. PS_PRIO(0) |
  368. VS_PRIO(1) |
  369. GS_PRIO(2) |
  370. ES_PRIO(3));
  371. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  372. NUM_VS_GPRS(num_vs_gprs) |
  373. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  374. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  375. NUM_ES_GPRS(num_es_gprs));
  376. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  377. NUM_VS_THREADS(num_vs_threads) |
  378. NUM_GS_THREADS(num_gs_threads) |
  379. NUM_ES_THREADS(num_es_threads));
  380. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  381. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  382. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  383. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  384. /* emit an IB pointing at default state */
  385. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  386. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  387. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  388. radeon_ring_write(ring,
  389. #ifdef __BIG_ENDIAN
  390. (2 << 0) |
  391. #endif
  392. (gpu_addr & 0xFFFFFFFC));
  393. radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
  394. radeon_ring_write(ring, dwords);
  395. /* SQ config */
  396. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  397. radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  398. radeon_ring_write(ring, sq_config);
  399. radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
  400. radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
  401. radeon_ring_write(ring, sq_thread_resource_mgmt);
  402. radeon_ring_write(ring, sq_stack_resource_mgmt_1);
  403. radeon_ring_write(ring, sq_stack_resource_mgmt_2);
  404. }
  405. #define I2F_MAX_BITS 15
  406. #define I2F_MAX_INPUT ((1 << I2F_MAX_BITS) - 1)
  407. #define I2F_SHIFT (24 - I2F_MAX_BITS)
  408. /*
  409. * Converts unsigned integer into 32-bit IEEE floating point representation.
  410. * Conversion is not universal and only works for the range from 0
  411. * to 2^I2F_MAX_BITS-1. Currently we only use it with inputs between
  412. * 0 and 16384 (inclusive), so I2F_MAX_BITS=15 is enough. If necessary,
  413. * I2F_MAX_BITS can be increased, but that will add to the loop iterations
  414. * and slow us down. Conversion is done by shifting the input and counting
  415. * down until the first 1 reaches bit position 23. The resulting counter
  416. * and the shifted input are, respectively, the exponent and the fraction.
  417. * The sign is always zero.
  418. */
  419. static uint32_t i2f(uint32_t input)
  420. {
  421. u32 result, i, exponent, fraction;
  422. WARN_ON_ONCE(input > I2F_MAX_INPUT);
  423. if ((input & I2F_MAX_INPUT) == 0)
  424. result = 0;
  425. else {
  426. exponent = 126 + I2F_MAX_BITS;
  427. fraction = (input & I2F_MAX_INPUT) << I2F_SHIFT;
  428. for (i = 0; i < I2F_MAX_BITS; i++) {
  429. if (fraction & 0x800000)
  430. break;
  431. else {
  432. fraction = fraction << 1;
  433. exponent = exponent - 1;
  434. }
  435. }
  436. result = exponent << 23 | (fraction & 0x7fffff);
  437. }
  438. return result;
  439. }
  440. int r600_blit_init(struct radeon_device *rdev)
  441. {
  442. u32 obj_size;
  443. int i, r, dwords;
  444. void *ptr;
  445. u32 packet2s[16];
  446. int num_packet2s = 0;
  447. rdev->r600_blit.primitives.set_render_target = set_render_target;
  448. rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
  449. rdev->r600_blit.primitives.set_shaders = set_shaders;
  450. rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
  451. rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
  452. rdev->r600_blit.primitives.set_scissors = set_scissors;
  453. rdev->r600_blit.primitives.draw_auto = draw_auto;
  454. rdev->r600_blit.primitives.set_default_state = set_default_state;
  455. rdev->r600_blit.ring_size_common = 40; /* shaders + def state */
  456. rdev->r600_blit.ring_size_common += 16; /* fence emit for VB IB */
  457. rdev->r600_blit.ring_size_common += 5; /* done copy */
  458. rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
  459. rdev->r600_blit.ring_size_per_loop = 76;
  460. /* set_render_target emits 2 extra dwords on rv6xx */
  461. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  462. rdev->r600_blit.ring_size_per_loop += 2;
  463. rdev->r600_blit.max_dim = 8192;
  464. /* pin copy shader into vram if already initialized */
  465. if (rdev->r600_blit.shader_obj)
  466. goto done;
  467. mutex_init(&rdev->r600_blit.mutex);
  468. rdev->r600_blit.state_offset = 0;
  469. if (rdev->family >= CHIP_RV770)
  470. rdev->r600_blit.state_len = r7xx_default_size;
  471. else
  472. rdev->r600_blit.state_len = r6xx_default_size;
  473. dwords = rdev->r600_blit.state_len;
  474. while (dwords & 0xf) {
  475. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  476. dwords++;
  477. }
  478. obj_size = dwords * 4;
  479. obj_size = ALIGN(obj_size, 256);
  480. rdev->r600_blit.vs_offset = obj_size;
  481. obj_size += r6xx_vs_size * 4;
  482. obj_size = ALIGN(obj_size, 256);
  483. rdev->r600_blit.ps_offset = obj_size;
  484. obj_size += r6xx_ps_size * 4;
  485. obj_size = ALIGN(obj_size, 256);
  486. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  487. &rdev->r600_blit.shader_obj);
  488. if (r) {
  489. DRM_ERROR("r600 failed to allocate shader\n");
  490. return r;
  491. }
  492. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  493. obj_size,
  494. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  495. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  496. if (unlikely(r != 0))
  497. return r;
  498. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  499. if (r) {
  500. DRM_ERROR("failed to map blit object %d\n", r);
  501. return r;
  502. }
  503. if (rdev->family >= CHIP_RV770)
  504. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  505. r7xx_default_state, rdev->r600_blit.state_len * 4);
  506. else
  507. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  508. r6xx_default_state, rdev->r600_blit.state_len * 4);
  509. if (num_packet2s)
  510. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  511. packet2s, num_packet2s * 4);
  512. for (i = 0; i < r6xx_vs_size; i++)
  513. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
  514. for (i = 0; i < r6xx_ps_size; i++)
  515. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
  516. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  517. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  518. done:
  519. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  520. if (unlikely(r != 0))
  521. return r;
  522. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  523. &rdev->r600_blit.shader_gpu_addr);
  524. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  525. if (r) {
  526. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  527. return r;
  528. }
  529. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  530. return 0;
  531. }
  532. void r600_blit_fini(struct radeon_device *rdev)
  533. {
  534. int r;
  535. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  536. if (rdev->r600_blit.shader_obj == NULL)
  537. return;
  538. /* If we can't reserve the bo, unref should be enough to destroy
  539. * it when it becomes idle.
  540. */
  541. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  542. if (!r) {
  543. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  544. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  545. }
  546. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  547. }
  548. static int r600_vb_ib_get(struct radeon_device *rdev, unsigned size)
  549. {
  550. int r;
  551. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX,
  552. &rdev->r600_blit.vb_ib, size);
  553. if (r) {
  554. DRM_ERROR("failed to get IB for vertex buffer\n");
  555. return r;
  556. }
  557. rdev->r600_blit.vb_total = size;
  558. rdev->r600_blit.vb_used = 0;
  559. return 0;
  560. }
  561. static void r600_vb_ib_put(struct radeon_device *rdev)
  562. {
  563. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  564. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  565. }
  566. static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
  567. int *width, int *height, int max_dim)
  568. {
  569. unsigned max_pages;
  570. unsigned pages = num_gpu_pages;
  571. int w, h;
  572. if (num_gpu_pages == 0) {
  573. /* not supposed to be called with no pages, but just in case */
  574. h = 0;
  575. w = 0;
  576. pages = 0;
  577. WARN_ON(1);
  578. } else {
  579. int rect_order = 2;
  580. h = RECT_UNIT_H;
  581. while (num_gpu_pages / rect_order) {
  582. h *= 2;
  583. rect_order *= 4;
  584. if (h >= max_dim) {
  585. h = max_dim;
  586. break;
  587. }
  588. }
  589. max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
  590. if (pages > max_pages)
  591. pages = max_pages;
  592. w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
  593. w = (w / RECT_UNIT_W) * RECT_UNIT_W;
  594. pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
  595. BUG_ON(pages == 0);
  596. }
  597. DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
  598. /* return width and height only of the caller wants it */
  599. if (height)
  600. *height = h;
  601. if (width)
  602. *width = w;
  603. return pages;
  604. }
  605. int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages)
  606. {
  607. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  608. int r;
  609. int ring_size;
  610. int num_loops = 0;
  611. int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
  612. /* num loops */
  613. while (num_gpu_pages) {
  614. num_gpu_pages -=
  615. r600_blit_create_rect(num_gpu_pages, NULL, NULL,
  616. rdev->r600_blit.max_dim);
  617. num_loops++;
  618. }
  619. /* 48 bytes for vertex per loop */
  620. r = r600_vb_ib_get(rdev, (num_loops*48)+256);
  621. if (r)
  622. return r;
  623. /* calculate number of loops correctly */
  624. ring_size = num_loops * dwords_per_loop;
  625. ring_size += rdev->r600_blit.ring_size_common;
  626. r = radeon_ring_lock(rdev, ring, ring_size);
  627. if (r)
  628. return r;
  629. rdev->r600_blit.primitives.set_default_state(rdev);
  630. rdev->r600_blit.primitives.set_shaders(rdev);
  631. return 0;
  632. }
  633. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  634. {
  635. int r;
  636. if (rdev->r600_blit.vb_ib)
  637. r600_vb_ib_put(rdev);
  638. if (fence)
  639. r = radeon_fence_emit(rdev, fence);
  640. radeon_ring_unlock_commit(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  641. }
  642. void r600_kms_blit_copy(struct radeon_device *rdev,
  643. u64 src_gpu_addr, u64 dst_gpu_addr,
  644. unsigned num_gpu_pages)
  645. {
  646. u64 vb_gpu_addr;
  647. u32 *vb;
  648. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n",
  649. src_gpu_addr, dst_gpu_addr,
  650. num_gpu_pages, rdev->r600_blit.vb_used);
  651. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  652. while (num_gpu_pages) {
  653. int w, h;
  654. unsigned size_in_bytes;
  655. unsigned pages_per_loop =
  656. r600_blit_create_rect(num_gpu_pages, &w, &h,
  657. rdev->r600_blit.max_dim);
  658. size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
  659. DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
  660. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  661. WARN_ON(1);
  662. }
  663. vb[0] = 0;
  664. vb[1] = 0;
  665. vb[2] = 0;
  666. vb[3] = 0;
  667. vb[4] = 0;
  668. vb[5] = i2f(h);
  669. vb[6] = 0;
  670. vb[7] = i2f(h);
  671. vb[8] = i2f(w);
  672. vb[9] = i2f(h);
  673. vb[10] = i2f(w);
  674. vb[11] = i2f(h);
  675. rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
  676. w, h, w, src_gpu_addr, size_in_bytes);
  677. rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
  678. w, h, dst_gpu_addr);
  679. rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
  680. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  681. rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
  682. rdev->r600_blit.primitives.draw_auto(rdev);
  683. rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
  684. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  685. size_in_bytes, dst_gpu_addr);
  686. vb += 12;
  687. rdev->r600_blit.vb_used += 4*12;
  688. src_gpu_addr += size_in_bytes;
  689. dst_gpu_addr += size_in_bytes;
  690. num_gpu_pages -= pages_per_loop;
  691. }
  692. }