r600_blit.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon_drv.h"
  30. #include "r600_blit_shaders.h"
  31. #define DI_PT_RECTLIST 0x11
  32. #define DI_INDEX_SIZE_16_BIT 0x0
  33. #define DI_SRC_SEL_AUTO_INDEX 0x2
  34. #define FMT_8 0x1
  35. #define FMT_5_6_5 0x8
  36. #define FMT_8_8_8_8 0x1a
  37. #define COLOR_8 0x1
  38. #define COLOR_5_6_5 0x8
  39. #define COLOR_8_8_8_8 0x1a
  40. static void
  41. set_render_target(drm_radeon_private_t *dev_priv, int format, int w, int h, u64 gpu_addr)
  42. {
  43. u32 cb_color_info;
  44. int pitch, slice;
  45. RING_LOCALS;
  46. DRM_DEBUG("\n");
  47. h = ALIGN(h, 8);
  48. if (h < 8)
  49. h = 8;
  50. cb_color_info = ((format << 2) | (1 << 27));
  51. pitch = (w / 8) - 1;
  52. slice = ((w * h) / 64) - 1;
  53. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600) &&
  54. ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770)) {
  55. BEGIN_RING(21 + 2);
  56. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  57. OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  58. OUT_RING(gpu_addr >> 8);
  59. OUT_RING(CP_PACKET3(R600_IT_SURFACE_BASE_UPDATE, 0));
  60. OUT_RING(2 << 0);
  61. } else {
  62. BEGIN_RING(21);
  63. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  64. OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  65. OUT_RING(gpu_addr >> 8);
  66. }
  67. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  68. OUT_RING((R600_CB_COLOR0_SIZE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  69. OUT_RING((pitch << 0) | (slice << 10));
  70. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  71. OUT_RING((R600_CB_COLOR0_VIEW - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  72. OUT_RING(0);
  73. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  74. OUT_RING((R600_CB_COLOR0_INFO - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  75. OUT_RING(cb_color_info);
  76. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  77. OUT_RING((R600_CB_COLOR0_TILE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  78. OUT_RING(0);
  79. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  80. OUT_RING((R600_CB_COLOR0_FRAG - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  81. OUT_RING(0);
  82. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  83. OUT_RING((R600_CB_COLOR0_MASK - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  84. OUT_RING(0);
  85. ADVANCE_RING();
  86. }
  87. static void
  88. cp_set_surface_sync(drm_radeon_private_t *dev_priv,
  89. u32 sync_type, u32 size, u64 mc_addr)
  90. {
  91. u32 cp_coher_size;
  92. RING_LOCALS;
  93. DRM_DEBUG("\n");
  94. if (size == 0xffffffff)
  95. cp_coher_size = 0xffffffff;
  96. else
  97. cp_coher_size = ((size + 255) >> 8);
  98. BEGIN_RING(5);
  99. OUT_RING(CP_PACKET3(R600_IT_SURFACE_SYNC, 3));
  100. OUT_RING(sync_type);
  101. OUT_RING(cp_coher_size);
  102. OUT_RING((mc_addr >> 8));
  103. OUT_RING(10); /* poll interval */
  104. ADVANCE_RING();
  105. }
  106. static void
  107. set_shaders(struct drm_device *dev)
  108. {
  109. drm_radeon_private_t *dev_priv = dev->dev_private;
  110. u64 gpu_addr;
  111. int i;
  112. u32 *vs, *ps;
  113. uint32_t sq_pgm_resources;
  114. RING_LOCALS;
  115. DRM_DEBUG("\n");
  116. /* load shaders */
  117. vs = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset);
  118. ps = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset + 256);
  119. for (i = 0; i < r6xx_vs_size; i++)
  120. vs[i] = cpu_to_le32(r6xx_vs[i]);
  121. for (i = 0; i < r6xx_ps_size; i++)
  122. ps[i] = cpu_to_le32(r6xx_ps[i]);
  123. dev_priv->blit_vb->used = 512;
  124. gpu_addr = dev_priv->gart_buffers_offset + dev_priv->blit_vb->offset;
  125. /* setup shader regs */
  126. sq_pgm_resources = (1 << 0);
  127. BEGIN_RING(9 + 12);
  128. /* VS */
  129. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  130. OUT_RING((R600_SQ_PGM_START_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  131. OUT_RING(gpu_addr >> 8);
  132. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  133. OUT_RING((R600_SQ_PGM_RESOURCES_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  134. OUT_RING(sq_pgm_resources);
  135. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  136. OUT_RING((R600_SQ_PGM_CF_OFFSET_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  137. OUT_RING(0);
  138. /* PS */
  139. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  140. OUT_RING((R600_SQ_PGM_START_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  141. OUT_RING((gpu_addr + 256) >> 8);
  142. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  143. OUT_RING((R600_SQ_PGM_RESOURCES_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  144. OUT_RING(sq_pgm_resources | (1 << 28));
  145. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  146. OUT_RING((R600_SQ_PGM_EXPORTS_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  147. OUT_RING(2);
  148. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  149. OUT_RING((R600_SQ_PGM_CF_OFFSET_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  150. OUT_RING(0);
  151. ADVANCE_RING();
  152. cp_set_surface_sync(dev_priv,
  153. R600_SH_ACTION_ENA, 512, gpu_addr);
  154. }
  155. static void
  156. set_vtx_resource(drm_radeon_private_t *dev_priv, u64 gpu_addr)
  157. {
  158. uint32_t sq_vtx_constant_word2;
  159. RING_LOCALS;
  160. DRM_DEBUG("\n");
  161. sq_vtx_constant_word2 = (((gpu_addr >> 32) & 0xff) | (16 << 8));
  162. #ifdef __BIG_ENDIAN
  163. sq_vtx_constant_word2 |= (2 << 30);
  164. #endif
  165. BEGIN_RING(9);
  166. OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
  167. OUT_RING(0x460);
  168. OUT_RING(gpu_addr & 0xffffffff);
  169. OUT_RING(48 - 1);
  170. OUT_RING(sq_vtx_constant_word2);
  171. OUT_RING(1 << 0);
  172. OUT_RING(0);
  173. OUT_RING(0);
  174. OUT_RING(R600_SQ_TEX_VTX_VALID_BUFFER << 30);
  175. ADVANCE_RING();
  176. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  177. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  178. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  179. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
  180. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
  181. cp_set_surface_sync(dev_priv,
  182. R600_TC_ACTION_ENA, 48, gpu_addr);
  183. else
  184. cp_set_surface_sync(dev_priv,
  185. R600_VC_ACTION_ENA, 48, gpu_addr);
  186. }
  187. static void
  188. set_tex_resource(drm_radeon_private_t *dev_priv,
  189. int format, int w, int h, int pitch, u64 gpu_addr)
  190. {
  191. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  192. RING_LOCALS;
  193. DRM_DEBUG("\n");
  194. if (h < 1)
  195. h = 1;
  196. sq_tex_resource_word0 = (1 << 0);
  197. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |
  198. ((w - 1) << 19));
  199. sq_tex_resource_word1 = (format << 26);
  200. sq_tex_resource_word1 |= ((h - 1) << 0);
  201. sq_tex_resource_word4 = ((1 << 14) |
  202. (0 << 16) |
  203. (1 << 19) |
  204. (2 << 22) |
  205. (3 << 25));
  206. BEGIN_RING(9);
  207. OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
  208. OUT_RING(0);
  209. OUT_RING(sq_tex_resource_word0);
  210. OUT_RING(sq_tex_resource_word1);
  211. OUT_RING(gpu_addr >> 8);
  212. OUT_RING(gpu_addr >> 8);
  213. OUT_RING(sq_tex_resource_word4);
  214. OUT_RING(0);
  215. OUT_RING(R600_SQ_TEX_VTX_VALID_TEXTURE << 30);
  216. ADVANCE_RING();
  217. }
  218. static void
  219. set_scissors(drm_radeon_private_t *dev_priv, int x1, int y1, int x2, int y2)
  220. {
  221. RING_LOCALS;
  222. DRM_DEBUG("\n");
  223. BEGIN_RING(12);
  224. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  225. OUT_RING((R600_PA_SC_SCREEN_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  226. OUT_RING((x1 << 0) | (y1 << 16));
  227. OUT_RING((x2 << 0) | (y2 << 16));
  228. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  229. OUT_RING((R600_PA_SC_GENERIC_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  230. OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
  231. OUT_RING((x2 << 0) | (y2 << 16));
  232. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  233. OUT_RING((R600_PA_SC_WINDOW_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  234. OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
  235. OUT_RING((x2 << 0) | (y2 << 16));
  236. ADVANCE_RING();
  237. }
  238. static void
  239. draw_auto(drm_radeon_private_t *dev_priv)
  240. {
  241. RING_LOCALS;
  242. DRM_DEBUG("\n");
  243. BEGIN_RING(10);
  244. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  245. OUT_RING((R600_VGT_PRIMITIVE_TYPE - R600_SET_CONFIG_REG_OFFSET) >> 2);
  246. OUT_RING(DI_PT_RECTLIST);
  247. OUT_RING(CP_PACKET3(R600_IT_INDEX_TYPE, 0));
  248. #ifdef __BIG_ENDIAN
  249. OUT_RING((2 << 2) | DI_INDEX_SIZE_16_BIT);
  250. #else
  251. OUT_RING(DI_INDEX_SIZE_16_BIT);
  252. #endif
  253. OUT_RING(CP_PACKET3(R600_IT_NUM_INSTANCES, 0));
  254. OUT_RING(1);
  255. OUT_RING(CP_PACKET3(R600_IT_DRAW_INDEX_AUTO, 1));
  256. OUT_RING(3);
  257. OUT_RING(DI_SRC_SEL_AUTO_INDEX);
  258. ADVANCE_RING();
  259. COMMIT_RING();
  260. }
  261. static void
  262. set_default_state(drm_radeon_private_t *dev_priv)
  263. {
  264. int i;
  265. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  266. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  267. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  268. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  269. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  270. RING_LOCALS;
  271. switch ((dev_priv->flags & RADEON_FAMILY_MASK)) {
  272. case CHIP_R600:
  273. num_ps_gprs = 192;
  274. num_vs_gprs = 56;
  275. num_temp_gprs = 4;
  276. num_gs_gprs = 0;
  277. num_es_gprs = 0;
  278. num_ps_threads = 136;
  279. num_vs_threads = 48;
  280. num_gs_threads = 4;
  281. num_es_threads = 4;
  282. num_ps_stack_entries = 128;
  283. num_vs_stack_entries = 128;
  284. num_gs_stack_entries = 0;
  285. num_es_stack_entries = 0;
  286. break;
  287. case CHIP_RV630:
  288. case CHIP_RV635:
  289. num_ps_gprs = 84;
  290. num_vs_gprs = 36;
  291. num_temp_gprs = 4;
  292. num_gs_gprs = 0;
  293. num_es_gprs = 0;
  294. num_ps_threads = 144;
  295. num_vs_threads = 40;
  296. num_gs_threads = 4;
  297. num_es_threads = 4;
  298. num_ps_stack_entries = 40;
  299. num_vs_stack_entries = 40;
  300. num_gs_stack_entries = 32;
  301. num_es_stack_entries = 16;
  302. break;
  303. case CHIP_RV610:
  304. case CHIP_RV620:
  305. case CHIP_RS780:
  306. case CHIP_RS880:
  307. default:
  308. num_ps_gprs = 84;
  309. num_vs_gprs = 36;
  310. num_temp_gprs = 4;
  311. num_gs_gprs = 0;
  312. num_es_gprs = 0;
  313. num_ps_threads = 136;
  314. num_vs_threads = 48;
  315. num_gs_threads = 4;
  316. num_es_threads = 4;
  317. num_ps_stack_entries = 40;
  318. num_vs_stack_entries = 40;
  319. num_gs_stack_entries = 32;
  320. num_es_stack_entries = 16;
  321. break;
  322. case CHIP_RV670:
  323. num_ps_gprs = 144;
  324. num_vs_gprs = 40;
  325. num_temp_gprs = 4;
  326. num_gs_gprs = 0;
  327. num_es_gprs = 0;
  328. num_ps_threads = 136;
  329. num_vs_threads = 48;
  330. num_gs_threads = 4;
  331. num_es_threads = 4;
  332. num_ps_stack_entries = 40;
  333. num_vs_stack_entries = 40;
  334. num_gs_stack_entries = 32;
  335. num_es_stack_entries = 16;
  336. break;
  337. case CHIP_RV770:
  338. num_ps_gprs = 192;
  339. num_vs_gprs = 56;
  340. num_temp_gprs = 4;
  341. num_gs_gprs = 0;
  342. num_es_gprs = 0;
  343. num_ps_threads = 188;
  344. num_vs_threads = 60;
  345. num_gs_threads = 0;
  346. num_es_threads = 0;
  347. num_ps_stack_entries = 256;
  348. num_vs_stack_entries = 256;
  349. num_gs_stack_entries = 0;
  350. num_es_stack_entries = 0;
  351. break;
  352. case CHIP_RV730:
  353. case CHIP_RV740:
  354. num_ps_gprs = 84;
  355. num_vs_gprs = 36;
  356. num_temp_gprs = 4;
  357. num_gs_gprs = 0;
  358. num_es_gprs = 0;
  359. num_ps_threads = 188;
  360. num_vs_threads = 60;
  361. num_gs_threads = 0;
  362. num_es_threads = 0;
  363. num_ps_stack_entries = 128;
  364. num_vs_stack_entries = 128;
  365. num_gs_stack_entries = 0;
  366. num_es_stack_entries = 0;
  367. break;
  368. case CHIP_RV710:
  369. num_ps_gprs = 192;
  370. num_vs_gprs = 56;
  371. num_temp_gprs = 4;
  372. num_gs_gprs = 0;
  373. num_es_gprs = 0;
  374. num_ps_threads = 144;
  375. num_vs_threads = 48;
  376. num_gs_threads = 0;
  377. num_es_threads = 0;
  378. num_ps_stack_entries = 128;
  379. num_vs_stack_entries = 128;
  380. num_gs_stack_entries = 0;
  381. num_es_stack_entries = 0;
  382. break;
  383. }
  384. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  385. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  386. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  387. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
  388. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
  389. sq_config = 0;
  390. else
  391. sq_config = R600_VC_ENABLE;
  392. sq_config |= (R600_DX9_CONSTS |
  393. R600_ALU_INST_PREFER_VECTOR |
  394. R600_PS_PRIO(0) |
  395. R600_VS_PRIO(1) |
  396. R600_GS_PRIO(2) |
  397. R600_ES_PRIO(3));
  398. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(num_ps_gprs) |
  399. R600_NUM_VS_GPRS(num_vs_gprs) |
  400. R600_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  401. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(num_gs_gprs) |
  402. R600_NUM_ES_GPRS(num_es_gprs));
  403. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(num_ps_threads) |
  404. R600_NUM_VS_THREADS(num_vs_threads) |
  405. R600_NUM_GS_THREADS(num_gs_threads) |
  406. R600_NUM_ES_THREADS(num_es_threads));
  407. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  408. R600_NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  409. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  410. R600_NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  411. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  412. BEGIN_RING(r7xx_default_size + 10);
  413. for (i = 0; i < r7xx_default_size; i++)
  414. OUT_RING(r7xx_default_state[i]);
  415. } else {
  416. BEGIN_RING(r6xx_default_size + 10);
  417. for (i = 0; i < r6xx_default_size; i++)
  418. OUT_RING(r6xx_default_state[i]);
  419. }
  420. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  421. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  422. /* SQ config */
  423. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 6));
  424. OUT_RING((R600_SQ_CONFIG - R600_SET_CONFIG_REG_OFFSET) >> 2);
  425. OUT_RING(sq_config);
  426. OUT_RING(sq_gpr_resource_mgmt_1);
  427. OUT_RING(sq_gpr_resource_mgmt_2);
  428. OUT_RING(sq_thread_resource_mgmt);
  429. OUT_RING(sq_stack_resource_mgmt_1);
  430. OUT_RING(sq_stack_resource_mgmt_2);
  431. ADVANCE_RING();
  432. }
  433. static uint32_t i2f(uint32_t input)
  434. {
  435. u32 result, i, exponent, fraction;
  436. if ((input & 0x3fff) == 0)
  437. result = 0; /* 0 is a special case */
  438. else {
  439. exponent = 140; /* exponent biased by 127; */
  440. fraction = (input & 0x3fff) << 10; /* cheat and only
  441. handle numbers below 2^^15 */
  442. for (i = 0; i < 14; i++) {
  443. if (fraction & 0x800000)
  444. break;
  445. else {
  446. fraction = fraction << 1; /* keep
  447. shifting left until top bit = 1 */
  448. exponent = exponent - 1;
  449. }
  450. }
  451. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  452. off top bit; assumed 1 */
  453. }
  454. return result;
  455. }
  456. static int r600_nomm_get_vb(struct drm_device *dev)
  457. {
  458. drm_radeon_private_t *dev_priv = dev->dev_private;
  459. dev_priv->blit_vb = radeon_freelist_get(dev);
  460. if (!dev_priv->blit_vb) {
  461. DRM_ERROR("Unable to allocate vertex buffer for blit\n");
  462. return -EAGAIN;
  463. }
  464. return 0;
  465. }
  466. static void r600_nomm_put_vb(struct drm_device *dev)
  467. {
  468. drm_radeon_private_t *dev_priv = dev->dev_private;
  469. dev_priv->blit_vb->used = 0;
  470. radeon_cp_discard_buffer(dev, dev_priv->blit_vb->file_priv->master, dev_priv->blit_vb);
  471. }
  472. static void *r600_nomm_get_vb_ptr(struct drm_device *dev)
  473. {
  474. drm_radeon_private_t *dev_priv = dev->dev_private;
  475. return (((char *)dev->agp_buffer_map->handle +
  476. dev_priv->blit_vb->offset + dev_priv->blit_vb->used));
  477. }
  478. int
  479. r600_prepare_blit_copy(struct drm_device *dev, struct drm_file *file_priv)
  480. {
  481. drm_radeon_private_t *dev_priv = dev->dev_private;
  482. int ret;
  483. DRM_DEBUG("\n");
  484. ret = r600_nomm_get_vb(dev);
  485. if (ret)
  486. return ret;
  487. dev_priv->blit_vb->file_priv = file_priv;
  488. set_default_state(dev_priv);
  489. set_shaders(dev);
  490. return 0;
  491. }
  492. void
  493. r600_done_blit_copy(struct drm_device *dev)
  494. {
  495. drm_radeon_private_t *dev_priv = dev->dev_private;
  496. RING_LOCALS;
  497. DRM_DEBUG("\n");
  498. BEGIN_RING(5);
  499. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  500. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  501. /* wait for 3D idle clean */
  502. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  503. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  504. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  505. ADVANCE_RING();
  506. COMMIT_RING();
  507. r600_nomm_put_vb(dev);
  508. }
  509. void
  510. r600_blit_copy(struct drm_device *dev,
  511. uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
  512. int size_bytes)
  513. {
  514. drm_radeon_private_t *dev_priv = dev->dev_private;
  515. int max_bytes;
  516. u64 vb_addr;
  517. u32 *vb;
  518. vb = r600_nomm_get_vb_ptr(dev);
  519. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  520. max_bytes = 8192;
  521. while (size_bytes) {
  522. int cur_size = size_bytes;
  523. int src_x = src_gpu_addr & 255;
  524. int dst_x = dst_gpu_addr & 255;
  525. int h = 1;
  526. src_gpu_addr = src_gpu_addr & ~255;
  527. dst_gpu_addr = dst_gpu_addr & ~255;
  528. if (!src_x && !dst_x) {
  529. h = (cur_size / max_bytes);
  530. if (h > 8192)
  531. h = 8192;
  532. if (h == 0)
  533. h = 1;
  534. else
  535. cur_size = max_bytes;
  536. } else {
  537. if (cur_size > max_bytes)
  538. cur_size = max_bytes;
  539. if (cur_size > (max_bytes - dst_x))
  540. cur_size = (max_bytes - dst_x);
  541. if (cur_size > (max_bytes - src_x))
  542. cur_size = (max_bytes - src_x);
  543. }
  544. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  545. r600_nomm_put_vb(dev);
  546. r600_nomm_get_vb(dev);
  547. if (!dev_priv->blit_vb)
  548. return;
  549. set_shaders(dev);
  550. vb = r600_nomm_get_vb_ptr(dev);
  551. }
  552. vb[0] = i2f(dst_x);
  553. vb[1] = 0;
  554. vb[2] = i2f(src_x);
  555. vb[3] = 0;
  556. vb[4] = i2f(dst_x);
  557. vb[5] = i2f(h);
  558. vb[6] = i2f(src_x);
  559. vb[7] = i2f(h);
  560. vb[8] = i2f(dst_x + cur_size);
  561. vb[9] = i2f(h);
  562. vb[10] = i2f(src_x + cur_size);
  563. vb[11] = i2f(h);
  564. /* src */
  565. set_tex_resource(dev_priv, FMT_8,
  566. src_x + cur_size, h, src_x + cur_size,
  567. src_gpu_addr);
  568. cp_set_surface_sync(dev_priv,
  569. R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  570. /* dst */
  571. set_render_target(dev_priv, COLOR_8,
  572. dst_x + cur_size, h,
  573. dst_gpu_addr);
  574. /* scissors */
  575. set_scissors(dev_priv, dst_x, 0, dst_x + cur_size, h);
  576. /* Vertex buffer setup */
  577. vb_addr = dev_priv->gart_buffers_offset +
  578. dev_priv->blit_vb->offset +
  579. dev_priv->blit_vb->used;
  580. set_vtx_resource(dev_priv, vb_addr);
  581. /* draw */
  582. draw_auto(dev_priv);
  583. cp_set_surface_sync(dev_priv,
  584. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  585. cur_size * h, dst_gpu_addr);
  586. vb += 12;
  587. dev_priv->blit_vb->used += 12 * 4;
  588. src_gpu_addr += cur_size * h;
  589. dst_gpu_addr += cur_size * h;
  590. size_bytes -= cur_size * h;
  591. }
  592. } else {
  593. max_bytes = 8192 * 4;
  594. while (size_bytes) {
  595. int cur_size = size_bytes;
  596. int src_x = (src_gpu_addr & 255);
  597. int dst_x = (dst_gpu_addr & 255);
  598. int h = 1;
  599. src_gpu_addr = src_gpu_addr & ~255;
  600. dst_gpu_addr = dst_gpu_addr & ~255;
  601. if (!src_x && !dst_x) {
  602. h = (cur_size / max_bytes);
  603. if (h > 8192)
  604. h = 8192;
  605. if (h == 0)
  606. h = 1;
  607. else
  608. cur_size = max_bytes;
  609. } else {
  610. if (cur_size > max_bytes)
  611. cur_size = max_bytes;
  612. if (cur_size > (max_bytes - dst_x))
  613. cur_size = (max_bytes - dst_x);
  614. if (cur_size > (max_bytes - src_x))
  615. cur_size = (max_bytes - src_x);
  616. }
  617. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  618. r600_nomm_put_vb(dev);
  619. r600_nomm_get_vb(dev);
  620. if (!dev_priv->blit_vb)
  621. return;
  622. set_shaders(dev);
  623. vb = r600_nomm_get_vb_ptr(dev);
  624. }
  625. vb[0] = i2f(dst_x / 4);
  626. vb[1] = 0;
  627. vb[2] = i2f(src_x / 4);
  628. vb[3] = 0;
  629. vb[4] = i2f(dst_x / 4);
  630. vb[5] = i2f(h);
  631. vb[6] = i2f(src_x / 4);
  632. vb[7] = i2f(h);
  633. vb[8] = i2f((dst_x + cur_size) / 4);
  634. vb[9] = i2f(h);
  635. vb[10] = i2f((src_x + cur_size) / 4);
  636. vb[11] = i2f(h);
  637. /* src */
  638. set_tex_resource(dev_priv, FMT_8_8_8_8,
  639. (src_x + cur_size) / 4,
  640. h, (src_x + cur_size) / 4,
  641. src_gpu_addr);
  642. cp_set_surface_sync(dev_priv,
  643. R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  644. /* dst */
  645. set_render_target(dev_priv, COLOR_8_8_8_8,
  646. (dst_x + cur_size) / 4, h,
  647. dst_gpu_addr);
  648. /* scissors */
  649. set_scissors(dev_priv, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  650. /* Vertex buffer setup */
  651. vb_addr = dev_priv->gart_buffers_offset +
  652. dev_priv->blit_vb->offset +
  653. dev_priv->blit_vb->used;
  654. set_vtx_resource(dev_priv, vb_addr);
  655. /* draw */
  656. draw_auto(dev_priv);
  657. cp_set_surface_sync(dev_priv,
  658. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  659. cur_size * h, dst_gpu_addr);
  660. vb += 12;
  661. dev_priv->blit_vb->used += 12 * 4;
  662. src_gpu_addr += cur_size * h;
  663. dst_gpu_addr += cur_size * h;
  664. size_bytes -= cur_size * h;
  665. }
  666. }
  667. }
  668. void
  669. r600_blit_swap(struct drm_device *dev,
  670. uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
  671. int sx, int sy, int dx, int dy,
  672. int w, int h, int src_pitch, int dst_pitch, int cpp)
  673. {
  674. drm_radeon_private_t *dev_priv = dev->dev_private;
  675. int cb_format, tex_format;
  676. int sx2, sy2, dx2, dy2;
  677. u64 vb_addr;
  678. u32 *vb;
  679. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  680. r600_nomm_put_vb(dev);
  681. r600_nomm_get_vb(dev);
  682. if (!dev_priv->blit_vb)
  683. return;
  684. set_shaders(dev);
  685. }
  686. vb = r600_nomm_get_vb_ptr(dev);
  687. sx2 = sx + w;
  688. sy2 = sy + h;
  689. dx2 = dx + w;
  690. dy2 = dy + h;
  691. vb[0] = i2f(dx);
  692. vb[1] = i2f(dy);
  693. vb[2] = i2f(sx);
  694. vb[3] = i2f(sy);
  695. vb[4] = i2f(dx);
  696. vb[5] = i2f(dy2);
  697. vb[6] = i2f(sx);
  698. vb[7] = i2f(sy2);
  699. vb[8] = i2f(dx2);
  700. vb[9] = i2f(dy2);
  701. vb[10] = i2f(sx2);
  702. vb[11] = i2f(sy2);
  703. switch(cpp) {
  704. case 4:
  705. cb_format = COLOR_8_8_8_8;
  706. tex_format = FMT_8_8_8_8;
  707. break;
  708. case 2:
  709. cb_format = COLOR_5_6_5;
  710. tex_format = FMT_5_6_5;
  711. break;
  712. default:
  713. cb_format = COLOR_8;
  714. tex_format = FMT_8;
  715. break;
  716. }
  717. /* src */
  718. set_tex_resource(dev_priv, tex_format,
  719. src_pitch / cpp,
  720. sy2, src_pitch / cpp,
  721. src_gpu_addr);
  722. cp_set_surface_sync(dev_priv,
  723. R600_TC_ACTION_ENA, src_pitch * sy2, src_gpu_addr);
  724. /* dst */
  725. set_render_target(dev_priv, cb_format,
  726. dst_pitch / cpp, dy2,
  727. dst_gpu_addr);
  728. /* scissors */
  729. set_scissors(dev_priv, dx, dy, dx2, dy2);
  730. /* Vertex buffer setup */
  731. vb_addr = dev_priv->gart_buffers_offset +
  732. dev_priv->blit_vb->offset +
  733. dev_priv->blit_vb->used;
  734. set_vtx_resource(dev_priv, vb_addr);
  735. /* draw */
  736. draw_auto(dev_priv);
  737. cp_set_surface_sync(dev_priv,
  738. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  739. dst_pitch * dy2, dst_gpu_addr);
  740. dev_priv->blit_vb->used += 12 * 4;
  741. }