r420.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "atom.h"
  35. #include "r100d.h"
  36. #include "r420d.h"
  37. #include "r420_reg_safe.h"
  38. void r420_pm_init_profile(struct radeon_device *rdev)
  39. {
  40. /* default */
  41. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  42. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  43. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  44. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  45. /* low sh */
  46. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  47. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  48. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  49. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  50. /* mid sh */
  51. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  52. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  53. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  54. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  55. /* high sh */
  56. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  57. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  58. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  59. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  60. /* low mh */
  61. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  62. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  63. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  64. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  65. /* mid mh */
  66. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  67. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  68. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  69. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  70. /* high mh */
  71. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  72. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  73. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  74. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  75. }
  76. static void r420_set_reg_safe(struct radeon_device *rdev)
  77. {
  78. rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
  79. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
  80. }
  81. void r420_pipes_init(struct radeon_device *rdev)
  82. {
  83. unsigned tmp;
  84. unsigned gb_pipe_select;
  85. unsigned num_pipes;
  86. /* GA_ENHANCE workaround TCL deadlock issue */
  87. WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
  88. (1 << 2) | (1 << 3));
  89. /* add idle wait as per freedesktop.org bug 24041 */
  90. if (r100_gui_wait_for_idle(rdev)) {
  91. printk(KERN_WARNING "Failed to wait GUI idle while "
  92. "programming pipes. Bad things might happen.\n");
  93. }
  94. /* get max number of pipes */
  95. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  96. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  97. /* SE chips have 1 pipe */
  98. if ((rdev->pdev->device == 0x5e4c) ||
  99. (rdev->pdev->device == 0x5e4f))
  100. num_pipes = 1;
  101. rdev->num_gb_pipes = num_pipes;
  102. tmp = 0;
  103. switch (num_pipes) {
  104. default:
  105. /* force to 1 pipe */
  106. num_pipes = 1;
  107. case 1:
  108. tmp = (0 << 1);
  109. break;
  110. case 2:
  111. tmp = (3 << 1);
  112. break;
  113. case 3:
  114. tmp = (6 << 1);
  115. break;
  116. case 4:
  117. tmp = (7 << 1);
  118. break;
  119. }
  120. WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
  121. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  122. tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
  123. WREG32(R300_GB_TILE_CONFIG, tmp);
  124. if (r100_gui_wait_for_idle(rdev)) {
  125. printk(KERN_WARNING "Failed to wait GUI idle while "
  126. "programming pipes. Bad things might happen.\n");
  127. }
  128. tmp = RREG32(R300_DST_PIPE_CONFIG);
  129. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  130. WREG32(R300_RB2D_DSTCACHE_MODE,
  131. RREG32(R300_RB2D_DSTCACHE_MODE) |
  132. R300_DC_AUTOFLUSH_ENABLE |
  133. R300_DC_DC_DISABLE_IGNORE_PE);
  134. if (r100_gui_wait_for_idle(rdev)) {
  135. printk(KERN_WARNING "Failed to wait GUI idle while "
  136. "programming pipes. Bad things might happen.\n");
  137. }
  138. if (rdev->family == CHIP_RV530) {
  139. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  140. if ((tmp & 3) == 3)
  141. rdev->num_z_pipes = 2;
  142. else
  143. rdev->num_z_pipes = 1;
  144. } else
  145. rdev->num_z_pipes = 1;
  146. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  147. rdev->num_gb_pipes, rdev->num_z_pipes);
  148. }
  149. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  150. {
  151. u32 r;
  152. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  153. r = RREG32(R_0001FC_MC_IND_DATA);
  154. return r;
  155. }
  156. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  157. {
  158. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  159. S_0001F8_MC_IND_WR_EN(1));
  160. WREG32(R_0001FC_MC_IND_DATA, v);
  161. }
  162. static void r420_debugfs(struct radeon_device *rdev)
  163. {
  164. if (r100_debugfs_rbbm_init(rdev)) {
  165. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  166. }
  167. if (r420_debugfs_pipes_info_init(rdev)) {
  168. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  169. }
  170. }
  171. static void r420_clock_resume(struct radeon_device *rdev)
  172. {
  173. u32 sclk_cntl;
  174. if (radeon_dynclks != -1 && radeon_dynclks)
  175. radeon_atom_set_clock_gating(rdev, 1);
  176. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  177. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  178. if (rdev->family == CHIP_R420)
  179. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  180. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  181. }
  182. static void r420_cp_errata_init(struct radeon_device *rdev)
  183. {
  184. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  185. /* RV410 and R420 can lock up if CP DMA to host memory happens
  186. * while the 2D engine is busy.
  187. *
  188. * The proper workaround is to queue a RESYNC at the beginning
  189. * of the CP init, apparently.
  190. */
  191. radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
  192. radeon_ring_lock(rdev, ring, 8);
  193. radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
  194. radeon_ring_write(ring, rdev->config.r300.resync_scratch);
  195. radeon_ring_write(ring, 0xDEADBEEF);
  196. radeon_ring_unlock_commit(rdev, ring);
  197. }
  198. static void r420_cp_errata_fini(struct radeon_device *rdev)
  199. {
  200. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  201. /* Catch the RESYNC we dispatched all the way back,
  202. * at the very beginning of the CP init.
  203. */
  204. radeon_ring_lock(rdev, ring, 8);
  205. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  206. radeon_ring_write(ring, R300_RB3D_DC_FINISH);
  207. radeon_ring_unlock_commit(rdev, ring);
  208. radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
  209. }
  210. static int r420_startup(struct radeon_device *rdev)
  211. {
  212. int r;
  213. /* set common regs */
  214. r100_set_common_regs(rdev);
  215. /* program mc */
  216. r300_mc_program(rdev);
  217. /* Resume clock */
  218. r420_clock_resume(rdev);
  219. /* Initialize GART (initialize after TTM so we can allocate
  220. * memory through TTM but finalize after TTM) */
  221. if (rdev->flags & RADEON_IS_PCIE) {
  222. r = rv370_pcie_gart_enable(rdev);
  223. if (r)
  224. return r;
  225. }
  226. if (rdev->flags & RADEON_IS_PCI) {
  227. r = r100_pci_gart_enable(rdev);
  228. if (r)
  229. return r;
  230. }
  231. r420_pipes_init(rdev);
  232. /* allocate wb buffer */
  233. r = radeon_wb_init(rdev);
  234. if (r)
  235. return r;
  236. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  237. if (r) {
  238. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  239. return r;
  240. }
  241. /* Enable IRQ */
  242. if (!rdev->irq.installed) {
  243. r = radeon_irq_kms_init(rdev);
  244. if (r)
  245. return r;
  246. }
  247. r100_irq_set(rdev);
  248. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  249. /* 1M ring buffer */
  250. r = r100_cp_init(rdev, 1024 * 1024);
  251. if (r) {
  252. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  253. return r;
  254. }
  255. r420_cp_errata_init(rdev);
  256. r = radeon_ib_pool_start(rdev);
  257. if (r)
  258. return r;
  259. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  260. if (r) {
  261. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  262. rdev->accel_working = false;
  263. return r;
  264. }
  265. return 0;
  266. }
  267. int r420_resume(struct radeon_device *rdev)
  268. {
  269. int r;
  270. /* Make sur GART are not working */
  271. if (rdev->flags & RADEON_IS_PCIE)
  272. rv370_pcie_gart_disable(rdev);
  273. if (rdev->flags & RADEON_IS_PCI)
  274. r100_pci_gart_disable(rdev);
  275. /* Resume clock before doing reset */
  276. r420_clock_resume(rdev);
  277. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  278. if (radeon_asic_reset(rdev)) {
  279. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  280. RREG32(R_000E40_RBBM_STATUS),
  281. RREG32(R_0007C0_CP_STAT));
  282. }
  283. /* check if cards are posted or not */
  284. if (rdev->is_atom_bios) {
  285. atom_asic_init(rdev->mode_info.atom_context);
  286. } else {
  287. radeon_combios_asic_init(rdev->ddev);
  288. }
  289. /* Resume clock after posting */
  290. r420_clock_resume(rdev);
  291. /* Initialize surface registers */
  292. radeon_surface_init(rdev);
  293. rdev->accel_working = true;
  294. r = r420_startup(rdev);
  295. if (r) {
  296. rdev->accel_working = false;
  297. }
  298. return r;
  299. }
  300. int r420_suspend(struct radeon_device *rdev)
  301. {
  302. radeon_ib_pool_suspend(rdev);
  303. r420_cp_errata_fini(rdev);
  304. r100_cp_disable(rdev);
  305. radeon_wb_disable(rdev);
  306. r100_irq_disable(rdev);
  307. if (rdev->flags & RADEON_IS_PCIE)
  308. rv370_pcie_gart_disable(rdev);
  309. if (rdev->flags & RADEON_IS_PCI)
  310. r100_pci_gart_disable(rdev);
  311. return 0;
  312. }
  313. void r420_fini(struct radeon_device *rdev)
  314. {
  315. r100_cp_fini(rdev);
  316. radeon_wb_fini(rdev);
  317. r100_ib_fini(rdev);
  318. radeon_gem_fini(rdev);
  319. if (rdev->flags & RADEON_IS_PCIE)
  320. rv370_pcie_gart_fini(rdev);
  321. if (rdev->flags & RADEON_IS_PCI)
  322. r100_pci_gart_fini(rdev);
  323. radeon_agp_fini(rdev);
  324. radeon_irq_kms_fini(rdev);
  325. radeon_fence_driver_fini(rdev);
  326. radeon_bo_fini(rdev);
  327. if (rdev->is_atom_bios) {
  328. radeon_atombios_fini(rdev);
  329. } else {
  330. radeon_combios_fini(rdev);
  331. }
  332. kfree(rdev->bios);
  333. rdev->bios = NULL;
  334. }
  335. int r420_init(struct radeon_device *rdev)
  336. {
  337. int r;
  338. /* Initialize scratch registers */
  339. radeon_scratch_init(rdev);
  340. /* Initialize surface registers */
  341. radeon_surface_init(rdev);
  342. /* TODO: disable VGA need to use VGA request */
  343. /* restore some register to sane defaults */
  344. r100_restore_sanity(rdev);
  345. /* BIOS*/
  346. if (!radeon_get_bios(rdev)) {
  347. if (ASIC_IS_AVIVO(rdev))
  348. return -EINVAL;
  349. }
  350. if (rdev->is_atom_bios) {
  351. r = radeon_atombios_init(rdev);
  352. if (r) {
  353. return r;
  354. }
  355. } else {
  356. r = radeon_combios_init(rdev);
  357. if (r) {
  358. return r;
  359. }
  360. }
  361. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  362. if (radeon_asic_reset(rdev)) {
  363. dev_warn(rdev->dev,
  364. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  365. RREG32(R_000E40_RBBM_STATUS),
  366. RREG32(R_0007C0_CP_STAT));
  367. }
  368. /* check if cards are posted or not */
  369. if (radeon_boot_test_post_card(rdev) == false)
  370. return -EINVAL;
  371. /* Initialize clocks */
  372. radeon_get_clock_info(rdev->ddev);
  373. /* initialize AGP */
  374. if (rdev->flags & RADEON_IS_AGP) {
  375. r = radeon_agp_init(rdev);
  376. if (r) {
  377. radeon_agp_disable(rdev);
  378. }
  379. }
  380. /* initialize memory controller */
  381. r300_mc_init(rdev);
  382. r420_debugfs(rdev);
  383. /* Fence driver */
  384. r = radeon_fence_driver_init(rdev);
  385. if (r) {
  386. return r;
  387. }
  388. /* Memory manager */
  389. r = radeon_bo_init(rdev);
  390. if (r) {
  391. return r;
  392. }
  393. if (rdev->family == CHIP_R420)
  394. r100_enable_bm(rdev);
  395. if (rdev->flags & RADEON_IS_PCIE) {
  396. r = rv370_pcie_gart_init(rdev);
  397. if (r)
  398. return r;
  399. }
  400. if (rdev->flags & RADEON_IS_PCI) {
  401. r = r100_pci_gart_init(rdev);
  402. if (r)
  403. return r;
  404. }
  405. r420_set_reg_safe(rdev);
  406. r = radeon_ib_pool_init(rdev);
  407. rdev->accel_working = true;
  408. if (r) {
  409. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  410. rdev->accel_working = false;
  411. }
  412. r = r420_startup(rdev);
  413. if (r) {
  414. /* Somethings want wront with the accel init stop accel */
  415. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  416. r100_cp_fini(rdev);
  417. radeon_wb_fini(rdev);
  418. r100_ib_fini(rdev);
  419. radeon_irq_kms_fini(rdev);
  420. if (rdev->flags & RADEON_IS_PCIE)
  421. rv370_pcie_gart_fini(rdev);
  422. if (rdev->flags & RADEON_IS_PCI)
  423. r100_pci_gart_fini(rdev);
  424. radeon_agp_fini(rdev);
  425. rdev->accel_working = false;
  426. }
  427. return 0;
  428. }
  429. /*
  430. * Debugfs info
  431. */
  432. #if defined(CONFIG_DEBUG_FS)
  433. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  434. {
  435. struct drm_info_node *node = (struct drm_info_node *) m->private;
  436. struct drm_device *dev = node->minor->dev;
  437. struct radeon_device *rdev = dev->dev_private;
  438. uint32_t tmp;
  439. tmp = RREG32(R400_GB_PIPE_SELECT);
  440. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  441. tmp = RREG32(R300_GB_TILE_CONFIG);
  442. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  443. tmp = RREG32(R300_DST_PIPE_CONFIG);
  444. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  445. return 0;
  446. }
  447. static struct drm_info_list r420_pipes_info_list[] = {
  448. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  449. };
  450. #endif
  451. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  452. {
  453. #if defined(CONFIG_DEBUG_FS)
  454. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  455. #else
  456. return 0;
  457. #endif
  458. }