r300.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  70. {
  71. void __iomem *ptr = rdev->gart.ptr;
  72. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  73. return -EINVAL;
  74. }
  75. addr = (lower_32_bits(addr) >> 8) |
  76. ((upper_32_bits(addr) & 0xff) << 24) |
  77. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  78. /* on x86 we want this to be CPU endian, on powerpc
  79. * on powerpc without HW swappers, it'll get swapped on way
  80. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  81. writel(addr, ((void __iomem *)ptr) + (i * 4));
  82. return 0;
  83. }
  84. int rv370_pcie_gart_init(struct radeon_device *rdev)
  85. {
  86. int r;
  87. if (rdev->gart.robj) {
  88. WARN(1, "RV370 PCIE GART already initialized\n");
  89. return 0;
  90. }
  91. /* Initialize common gart structure */
  92. r = radeon_gart_init(rdev);
  93. if (r)
  94. return r;
  95. r = rv370_debugfs_pcie_gart_info_init(rdev);
  96. if (r)
  97. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  100. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  101. return radeon_gart_table_vram_alloc(rdev);
  102. }
  103. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  104. {
  105. uint32_t table_addr;
  106. uint32_t tmp;
  107. int r;
  108. if (rdev->gart.robj == NULL) {
  109. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  110. return -EINVAL;
  111. }
  112. r = radeon_gart_table_vram_pin(rdev);
  113. if (r)
  114. return r;
  115. radeon_gart_restore(rdev);
  116. /* discard memory request outside of configured range */
  117. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  120. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  124. table_addr = rdev->gart.table_addr;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  126. /* FIXME: setup default page */
  127. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  128. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  129. /* Clear error */
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_EN;
  133. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  134. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  135. rv370_pcie_gart_tlb_flush(rdev);
  136. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  137. (unsigned)(rdev->mc.gtt_size >> 20),
  138. (unsigned long long)table_addr);
  139. rdev->gart.ready = true;
  140. return 0;
  141. }
  142. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  143. {
  144. u32 tmp;
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  149. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  150. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  151. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  152. radeon_gart_table_vram_unpin(rdev);
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. struct radeon_ring *ring = &rdev->ring[fence->ring];
  164. /* Who ever call radeon_fence_emit should call ring_lock and ask
  165. * for enough space (today caller are ib schedule and buffer move) */
  166. /* Write SC register so SC & US assert idle */
  167. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
  168. radeon_ring_write(ring, 0);
  169. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
  170. radeon_ring_write(ring, 0);
  171. /* Flush 3D cache */
  172. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  173. radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
  174. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  175. radeon_ring_write(ring, R300_ZC_FLUSH);
  176. /* Wait until IDLE & CLEAN */
  177. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  178. radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
  179. RADEON_WAIT_2D_IDLECLEAN |
  180. RADEON_WAIT_DMA_GUI_IDLE));
  181. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  182. radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
  183. RADEON_HDP_READ_BUFFER_INVALIDATE);
  184. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  185. radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
  186. /* Emit fence sequence & fire IRQ */
  187. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  188. radeon_ring_write(ring, fence->seq);
  189. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  190. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  191. }
  192. void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  193. {
  194. unsigned gb_tile_config;
  195. int r;
  196. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  197. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  198. switch(rdev->num_gb_pipes) {
  199. case 2:
  200. gb_tile_config |= R300_PIPE_COUNT_R300;
  201. break;
  202. case 3:
  203. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  204. break;
  205. case 4:
  206. gb_tile_config |= R300_PIPE_COUNT_R420;
  207. break;
  208. case 1:
  209. default:
  210. gb_tile_config |= R300_PIPE_COUNT_RV350;
  211. break;
  212. }
  213. r = radeon_ring_lock(rdev, ring, 64);
  214. if (r) {
  215. return;
  216. }
  217. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  218. radeon_ring_write(ring,
  219. RADEON_ISYNC_ANY2D_IDLE3D |
  220. RADEON_ISYNC_ANY3D_IDLE2D |
  221. RADEON_ISYNC_WAIT_IDLEGUI |
  222. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  223. radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
  224. radeon_ring_write(ring, gb_tile_config);
  225. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  226. radeon_ring_write(ring,
  227. RADEON_WAIT_2D_IDLECLEAN |
  228. RADEON_WAIT_3D_IDLECLEAN);
  229. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  230. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  231. radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
  232. radeon_ring_write(ring, 0);
  233. radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
  234. radeon_ring_write(ring, 0);
  235. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  236. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  237. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  238. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  239. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  240. radeon_ring_write(ring,
  241. RADEON_WAIT_2D_IDLECLEAN |
  242. RADEON_WAIT_3D_IDLECLEAN);
  243. radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
  244. radeon_ring_write(ring, 0);
  245. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  246. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  247. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  248. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  249. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
  250. radeon_ring_write(ring,
  251. ((6 << R300_MS_X0_SHIFT) |
  252. (6 << R300_MS_Y0_SHIFT) |
  253. (6 << R300_MS_X1_SHIFT) |
  254. (6 << R300_MS_Y1_SHIFT) |
  255. (6 << R300_MS_X2_SHIFT) |
  256. (6 << R300_MS_Y2_SHIFT) |
  257. (6 << R300_MSBD0_Y_SHIFT) |
  258. (6 << R300_MSBD0_X_SHIFT)));
  259. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
  260. radeon_ring_write(ring,
  261. ((6 << R300_MS_X3_SHIFT) |
  262. (6 << R300_MS_Y3_SHIFT) |
  263. (6 << R300_MS_X4_SHIFT) |
  264. (6 << R300_MS_Y4_SHIFT) |
  265. (6 << R300_MS_X5_SHIFT) |
  266. (6 << R300_MS_Y5_SHIFT) |
  267. (6 << R300_MSBD1_SHIFT)));
  268. radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
  269. radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  270. radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
  271. radeon_ring_write(ring,
  272. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  273. radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
  274. radeon_ring_write(ring,
  275. R300_GEOMETRY_ROUND_NEAREST |
  276. R300_COLOR_ROUND_NEAREST);
  277. radeon_ring_unlock_commit(rdev, ring);
  278. }
  279. void r300_errata(struct radeon_device *rdev)
  280. {
  281. rdev->pll_errata = 0;
  282. if (rdev->family == CHIP_R300 &&
  283. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  284. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  285. }
  286. }
  287. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  288. {
  289. unsigned i;
  290. uint32_t tmp;
  291. for (i = 0; i < rdev->usec_timeout; i++) {
  292. /* read MC_STATUS */
  293. tmp = RREG32(RADEON_MC_STATUS);
  294. if (tmp & R300_MC_IDLE) {
  295. return 0;
  296. }
  297. DRM_UDELAY(1);
  298. }
  299. return -1;
  300. }
  301. void r300_gpu_init(struct radeon_device *rdev)
  302. {
  303. uint32_t gb_tile_config, tmp;
  304. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  305. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  306. /* r300,r350 */
  307. rdev->num_gb_pipes = 2;
  308. } else {
  309. /* rv350,rv370,rv380,r300 AD, r350 AH */
  310. rdev->num_gb_pipes = 1;
  311. }
  312. rdev->num_z_pipes = 1;
  313. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  314. switch (rdev->num_gb_pipes) {
  315. case 2:
  316. gb_tile_config |= R300_PIPE_COUNT_R300;
  317. break;
  318. case 3:
  319. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  320. break;
  321. case 4:
  322. gb_tile_config |= R300_PIPE_COUNT_R420;
  323. break;
  324. default:
  325. case 1:
  326. gb_tile_config |= R300_PIPE_COUNT_RV350;
  327. break;
  328. }
  329. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  330. if (r100_gui_wait_for_idle(rdev)) {
  331. printk(KERN_WARNING "Failed to wait GUI idle while "
  332. "programming pipes. Bad things might happen.\n");
  333. }
  334. tmp = RREG32(R300_DST_PIPE_CONFIG);
  335. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  336. WREG32(R300_RB2D_DSTCACHE_MODE,
  337. R300_DC_AUTOFLUSH_ENABLE |
  338. R300_DC_DC_DISABLE_IGNORE_PE);
  339. if (r100_gui_wait_for_idle(rdev)) {
  340. printk(KERN_WARNING "Failed to wait GUI idle while "
  341. "programming pipes. Bad things might happen.\n");
  342. }
  343. if (r300_mc_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait MC idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  348. rdev->num_gb_pipes, rdev->num_z_pipes);
  349. }
  350. bool r300_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  351. {
  352. u32 rbbm_status;
  353. int r;
  354. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  355. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  356. r100_gpu_lockup_update(&rdev->config.r300.lockup, ring);
  357. return false;
  358. }
  359. /* force CP activities */
  360. r = radeon_ring_lock(rdev, ring, 2);
  361. if (!r) {
  362. /* PACKET2 NOP */
  363. radeon_ring_write(ring, 0x80000000);
  364. radeon_ring_write(ring, 0x80000000);
  365. radeon_ring_unlock_commit(rdev, ring);
  366. }
  367. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  368. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, ring);
  369. }
  370. int r300_asic_reset(struct radeon_device *rdev)
  371. {
  372. struct r100_mc_save save;
  373. u32 status, tmp;
  374. int ret = 0;
  375. status = RREG32(R_000E40_RBBM_STATUS);
  376. if (!G_000E40_GUI_ACTIVE(status)) {
  377. return 0;
  378. }
  379. r100_mc_stop(rdev, &save);
  380. status = RREG32(R_000E40_RBBM_STATUS);
  381. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  382. /* stop CP */
  383. WREG32(RADEON_CP_CSQ_CNTL, 0);
  384. tmp = RREG32(RADEON_CP_RB_CNTL);
  385. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  386. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  387. WREG32(RADEON_CP_RB_WPTR, 0);
  388. WREG32(RADEON_CP_RB_CNTL, tmp);
  389. /* save PCI state */
  390. pci_save_state(rdev->pdev);
  391. /* disable bus mastering */
  392. r100_bm_disable(rdev);
  393. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  394. S_0000F0_SOFT_RESET_GA(1));
  395. RREG32(R_0000F0_RBBM_SOFT_RESET);
  396. mdelay(500);
  397. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  398. mdelay(1);
  399. status = RREG32(R_000E40_RBBM_STATUS);
  400. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  401. /* resetting the CP seems to be problematic sometimes it end up
  402. * hard locking the computer, but it's necessary for successful
  403. * reset more test & playing is needed on R3XX/R4XX to find a
  404. * reliable (if any solution)
  405. */
  406. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  407. RREG32(R_0000F0_RBBM_SOFT_RESET);
  408. mdelay(500);
  409. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  410. mdelay(1);
  411. status = RREG32(R_000E40_RBBM_STATUS);
  412. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  413. /* restore PCI & busmastering */
  414. pci_restore_state(rdev->pdev);
  415. r100_enable_bm(rdev);
  416. /* Check if GPU is idle */
  417. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  418. dev_err(rdev->dev, "failed to reset GPU\n");
  419. rdev->gpu_lockup = true;
  420. ret = -1;
  421. } else
  422. dev_info(rdev->dev, "GPU reset succeed\n");
  423. r100_mc_resume(rdev, &save);
  424. return ret;
  425. }
  426. /*
  427. * r300,r350,rv350,rv380 VRAM info
  428. */
  429. void r300_mc_init(struct radeon_device *rdev)
  430. {
  431. u64 base;
  432. u32 tmp;
  433. /* DDR for all card after R300 & IGP */
  434. rdev->mc.vram_is_ddr = true;
  435. tmp = RREG32(RADEON_MEM_CNTL);
  436. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  437. switch (tmp) {
  438. case 0: rdev->mc.vram_width = 64; break;
  439. case 1: rdev->mc.vram_width = 128; break;
  440. case 2: rdev->mc.vram_width = 256; break;
  441. default: rdev->mc.vram_width = 128; break;
  442. }
  443. r100_vram_init_sizes(rdev);
  444. base = rdev->mc.aper_base;
  445. if (rdev->flags & RADEON_IS_IGP)
  446. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  447. radeon_vram_location(rdev, &rdev->mc, base);
  448. rdev->mc.gtt_base_align = 0;
  449. if (!(rdev->flags & RADEON_IS_AGP))
  450. radeon_gtt_location(rdev, &rdev->mc);
  451. radeon_update_bandwidth_info(rdev);
  452. }
  453. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  454. {
  455. uint32_t link_width_cntl, mask;
  456. if (rdev->flags & RADEON_IS_IGP)
  457. return;
  458. if (!(rdev->flags & RADEON_IS_PCIE))
  459. return;
  460. /* FIXME wait for idle */
  461. switch (lanes) {
  462. case 0:
  463. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  464. break;
  465. case 1:
  466. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  467. break;
  468. case 2:
  469. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  470. break;
  471. case 4:
  472. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  473. break;
  474. case 8:
  475. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  476. break;
  477. case 12:
  478. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  479. break;
  480. case 16:
  481. default:
  482. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  483. break;
  484. }
  485. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  486. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  487. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  488. return;
  489. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  490. RADEON_PCIE_LC_RECONFIG_NOW |
  491. RADEON_PCIE_LC_RECONFIG_LATER |
  492. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  493. link_width_cntl |= mask;
  494. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  495. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  496. RADEON_PCIE_LC_RECONFIG_NOW));
  497. /* wait for lane set to complete */
  498. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  499. while (link_width_cntl == 0xffffffff)
  500. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  501. }
  502. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  503. {
  504. u32 link_width_cntl;
  505. if (rdev->flags & RADEON_IS_IGP)
  506. return 0;
  507. if (!(rdev->flags & RADEON_IS_PCIE))
  508. return 0;
  509. /* FIXME wait for idle */
  510. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  511. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  512. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  513. return 0;
  514. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  515. return 1;
  516. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  517. return 2;
  518. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  519. return 4;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  521. return 8;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  523. default:
  524. return 16;
  525. }
  526. }
  527. #if defined(CONFIG_DEBUG_FS)
  528. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  529. {
  530. struct drm_info_node *node = (struct drm_info_node *) m->private;
  531. struct drm_device *dev = node->minor->dev;
  532. struct radeon_device *rdev = dev->dev_private;
  533. uint32_t tmp;
  534. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  535. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  536. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  537. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  538. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  539. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  541. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  543. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  545. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  547. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  548. return 0;
  549. }
  550. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  551. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  552. };
  553. #endif
  554. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  555. {
  556. #if defined(CONFIG_DEBUG_FS)
  557. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  558. #else
  559. return 0;
  560. #endif
  561. }
  562. static int r300_packet0_check(struct radeon_cs_parser *p,
  563. struct radeon_cs_packet *pkt,
  564. unsigned idx, unsigned reg)
  565. {
  566. struct radeon_cs_reloc *reloc;
  567. struct r100_cs_track *track;
  568. volatile uint32_t *ib;
  569. uint32_t tmp, tile_flags = 0;
  570. unsigned i;
  571. int r;
  572. u32 idx_value;
  573. ib = p->ib->ptr;
  574. track = (struct r100_cs_track *)p->track;
  575. idx_value = radeon_get_ib_value(p, idx);
  576. switch(reg) {
  577. case AVIVO_D1MODE_VLINE_START_END:
  578. case RADEON_CRTC_GUI_TRIG_VLINE:
  579. r = r100_cs_packet_parse_vline(p);
  580. if (r) {
  581. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  582. idx, reg);
  583. r100_cs_dump_packet(p, pkt);
  584. return r;
  585. }
  586. break;
  587. case RADEON_DST_PITCH_OFFSET:
  588. case RADEON_SRC_PITCH_OFFSET:
  589. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  590. if (r)
  591. return r;
  592. break;
  593. case R300_RB3D_COLOROFFSET0:
  594. case R300_RB3D_COLOROFFSET1:
  595. case R300_RB3D_COLOROFFSET2:
  596. case R300_RB3D_COLOROFFSET3:
  597. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  598. r = r100_cs_packet_next_reloc(p, &reloc);
  599. if (r) {
  600. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  601. idx, reg);
  602. r100_cs_dump_packet(p, pkt);
  603. return r;
  604. }
  605. track->cb[i].robj = reloc->robj;
  606. track->cb[i].offset = idx_value;
  607. track->cb_dirty = true;
  608. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  609. break;
  610. case R300_ZB_DEPTHOFFSET:
  611. r = r100_cs_packet_next_reloc(p, &reloc);
  612. if (r) {
  613. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  614. idx, reg);
  615. r100_cs_dump_packet(p, pkt);
  616. return r;
  617. }
  618. track->zb.robj = reloc->robj;
  619. track->zb.offset = idx_value;
  620. track->zb_dirty = true;
  621. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  622. break;
  623. case R300_TX_OFFSET_0:
  624. case R300_TX_OFFSET_0+4:
  625. case R300_TX_OFFSET_0+8:
  626. case R300_TX_OFFSET_0+12:
  627. case R300_TX_OFFSET_0+16:
  628. case R300_TX_OFFSET_0+20:
  629. case R300_TX_OFFSET_0+24:
  630. case R300_TX_OFFSET_0+28:
  631. case R300_TX_OFFSET_0+32:
  632. case R300_TX_OFFSET_0+36:
  633. case R300_TX_OFFSET_0+40:
  634. case R300_TX_OFFSET_0+44:
  635. case R300_TX_OFFSET_0+48:
  636. case R300_TX_OFFSET_0+52:
  637. case R300_TX_OFFSET_0+56:
  638. case R300_TX_OFFSET_0+60:
  639. i = (reg - R300_TX_OFFSET_0) >> 2;
  640. r = r100_cs_packet_next_reloc(p, &reloc);
  641. if (r) {
  642. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  643. idx, reg);
  644. r100_cs_dump_packet(p, pkt);
  645. return r;
  646. }
  647. if (p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) {
  648. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  649. ((idx_value & ~31) + (u32)reloc->lobj.gpu_offset);
  650. } else {
  651. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  652. tile_flags |= R300_TXO_MACRO_TILE;
  653. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  654. tile_flags |= R300_TXO_MICRO_TILE;
  655. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  656. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  657. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  658. tmp |= tile_flags;
  659. ib[idx] = tmp;
  660. }
  661. track->textures[i].robj = reloc->robj;
  662. track->tex_dirty = true;
  663. break;
  664. /* Tracked registers */
  665. case 0x2084:
  666. /* VAP_VF_CNTL */
  667. track->vap_vf_cntl = idx_value;
  668. break;
  669. case 0x20B4:
  670. /* VAP_VTX_SIZE */
  671. track->vtx_size = idx_value & 0x7F;
  672. break;
  673. case 0x2134:
  674. /* VAP_VF_MAX_VTX_INDX */
  675. track->max_indx = idx_value & 0x00FFFFFFUL;
  676. break;
  677. case 0x2088:
  678. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  679. if (p->rdev->family < CHIP_RV515)
  680. goto fail;
  681. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  682. break;
  683. case 0x43E4:
  684. /* SC_SCISSOR1 */
  685. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  686. if (p->rdev->family < CHIP_RV515) {
  687. track->maxy -= 1440;
  688. }
  689. track->cb_dirty = true;
  690. track->zb_dirty = true;
  691. break;
  692. case 0x4E00:
  693. /* RB3D_CCTL */
  694. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  695. p->rdev->cmask_filp != p->filp) {
  696. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  697. return -EINVAL;
  698. }
  699. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  700. track->cb_dirty = true;
  701. break;
  702. case 0x4E38:
  703. case 0x4E3C:
  704. case 0x4E40:
  705. case 0x4E44:
  706. /* RB3D_COLORPITCH0 */
  707. /* RB3D_COLORPITCH1 */
  708. /* RB3D_COLORPITCH2 */
  709. /* RB3D_COLORPITCH3 */
  710. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  711. r = r100_cs_packet_next_reloc(p, &reloc);
  712. if (r) {
  713. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  714. idx, reg);
  715. r100_cs_dump_packet(p, pkt);
  716. return r;
  717. }
  718. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  719. tile_flags |= R300_COLOR_TILE_ENABLE;
  720. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  721. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  722. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  723. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  724. tmp = idx_value & ~(0x7 << 16);
  725. tmp |= tile_flags;
  726. ib[idx] = tmp;
  727. }
  728. i = (reg - 0x4E38) >> 2;
  729. track->cb[i].pitch = idx_value & 0x3FFE;
  730. switch (((idx_value >> 21) & 0xF)) {
  731. case 9:
  732. case 11:
  733. case 12:
  734. track->cb[i].cpp = 1;
  735. break;
  736. case 3:
  737. case 4:
  738. case 13:
  739. case 15:
  740. track->cb[i].cpp = 2;
  741. break;
  742. case 5:
  743. if (p->rdev->family < CHIP_RV515) {
  744. DRM_ERROR("Invalid color buffer format (%d)!\n",
  745. ((idx_value >> 21) & 0xF));
  746. return -EINVAL;
  747. }
  748. /* Pass through. */
  749. case 6:
  750. track->cb[i].cpp = 4;
  751. break;
  752. case 10:
  753. track->cb[i].cpp = 8;
  754. break;
  755. case 7:
  756. track->cb[i].cpp = 16;
  757. break;
  758. default:
  759. DRM_ERROR("Invalid color buffer format (%d) !\n",
  760. ((idx_value >> 21) & 0xF));
  761. return -EINVAL;
  762. }
  763. track->cb_dirty = true;
  764. break;
  765. case 0x4F00:
  766. /* ZB_CNTL */
  767. if (idx_value & 2) {
  768. track->z_enabled = true;
  769. } else {
  770. track->z_enabled = false;
  771. }
  772. track->zb_dirty = true;
  773. break;
  774. case 0x4F10:
  775. /* ZB_FORMAT */
  776. switch ((idx_value & 0xF)) {
  777. case 0:
  778. case 1:
  779. track->zb.cpp = 2;
  780. break;
  781. case 2:
  782. track->zb.cpp = 4;
  783. break;
  784. default:
  785. DRM_ERROR("Invalid z buffer format (%d) !\n",
  786. (idx_value & 0xF));
  787. return -EINVAL;
  788. }
  789. track->zb_dirty = true;
  790. break;
  791. case 0x4F24:
  792. /* ZB_DEPTHPITCH */
  793. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  794. r = r100_cs_packet_next_reloc(p, &reloc);
  795. if (r) {
  796. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  797. idx, reg);
  798. r100_cs_dump_packet(p, pkt);
  799. return r;
  800. }
  801. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  802. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  803. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  804. tile_flags |= R300_DEPTHMICROTILE_TILED;
  805. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  806. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  807. tmp = idx_value & ~(0x7 << 16);
  808. tmp |= tile_flags;
  809. ib[idx] = tmp;
  810. }
  811. track->zb.pitch = idx_value & 0x3FFC;
  812. track->zb_dirty = true;
  813. break;
  814. case 0x4104:
  815. /* TX_ENABLE */
  816. for (i = 0; i < 16; i++) {
  817. bool enabled;
  818. enabled = !!(idx_value & (1 << i));
  819. track->textures[i].enabled = enabled;
  820. }
  821. track->tex_dirty = true;
  822. break;
  823. case 0x44C0:
  824. case 0x44C4:
  825. case 0x44C8:
  826. case 0x44CC:
  827. case 0x44D0:
  828. case 0x44D4:
  829. case 0x44D8:
  830. case 0x44DC:
  831. case 0x44E0:
  832. case 0x44E4:
  833. case 0x44E8:
  834. case 0x44EC:
  835. case 0x44F0:
  836. case 0x44F4:
  837. case 0x44F8:
  838. case 0x44FC:
  839. /* TX_FORMAT1_[0-15] */
  840. i = (reg - 0x44C0) >> 2;
  841. tmp = (idx_value >> 25) & 0x3;
  842. track->textures[i].tex_coord_type = tmp;
  843. switch ((idx_value & 0x1F)) {
  844. case R300_TX_FORMAT_X8:
  845. case R300_TX_FORMAT_Y4X4:
  846. case R300_TX_FORMAT_Z3Y3X2:
  847. track->textures[i].cpp = 1;
  848. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  849. break;
  850. case R300_TX_FORMAT_X16:
  851. case R300_TX_FORMAT_FL_I16:
  852. case R300_TX_FORMAT_Y8X8:
  853. case R300_TX_FORMAT_Z5Y6X5:
  854. case R300_TX_FORMAT_Z6Y5X5:
  855. case R300_TX_FORMAT_W4Z4Y4X4:
  856. case R300_TX_FORMAT_W1Z5Y5X5:
  857. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  858. case R300_TX_FORMAT_B8G8_B8G8:
  859. case R300_TX_FORMAT_G8R8_G8B8:
  860. track->textures[i].cpp = 2;
  861. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  862. break;
  863. case R300_TX_FORMAT_Y16X16:
  864. case R300_TX_FORMAT_FL_I16A16:
  865. case R300_TX_FORMAT_Z11Y11X10:
  866. case R300_TX_FORMAT_Z10Y11X11:
  867. case R300_TX_FORMAT_W8Z8Y8X8:
  868. case R300_TX_FORMAT_W2Z10Y10X10:
  869. case 0x17:
  870. case R300_TX_FORMAT_FL_I32:
  871. case 0x1e:
  872. track->textures[i].cpp = 4;
  873. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  874. break;
  875. case R300_TX_FORMAT_W16Z16Y16X16:
  876. case R300_TX_FORMAT_FL_R16G16B16A16:
  877. case R300_TX_FORMAT_FL_I32A32:
  878. track->textures[i].cpp = 8;
  879. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  880. break;
  881. case R300_TX_FORMAT_FL_R32G32B32A32:
  882. track->textures[i].cpp = 16;
  883. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  884. break;
  885. case R300_TX_FORMAT_DXT1:
  886. track->textures[i].cpp = 1;
  887. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  888. break;
  889. case R300_TX_FORMAT_ATI2N:
  890. if (p->rdev->family < CHIP_R420) {
  891. DRM_ERROR("Invalid texture format %u\n",
  892. (idx_value & 0x1F));
  893. return -EINVAL;
  894. }
  895. /* The same rules apply as for DXT3/5. */
  896. /* Pass through. */
  897. case R300_TX_FORMAT_DXT3:
  898. case R300_TX_FORMAT_DXT5:
  899. track->textures[i].cpp = 1;
  900. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  901. break;
  902. default:
  903. DRM_ERROR("Invalid texture format %u\n",
  904. (idx_value & 0x1F));
  905. return -EINVAL;
  906. }
  907. track->tex_dirty = true;
  908. break;
  909. case 0x4400:
  910. case 0x4404:
  911. case 0x4408:
  912. case 0x440C:
  913. case 0x4410:
  914. case 0x4414:
  915. case 0x4418:
  916. case 0x441C:
  917. case 0x4420:
  918. case 0x4424:
  919. case 0x4428:
  920. case 0x442C:
  921. case 0x4430:
  922. case 0x4434:
  923. case 0x4438:
  924. case 0x443C:
  925. /* TX_FILTER0_[0-15] */
  926. i = (reg - 0x4400) >> 2;
  927. tmp = idx_value & 0x7;
  928. if (tmp == 2 || tmp == 4 || tmp == 6) {
  929. track->textures[i].roundup_w = false;
  930. }
  931. tmp = (idx_value >> 3) & 0x7;
  932. if (tmp == 2 || tmp == 4 || tmp == 6) {
  933. track->textures[i].roundup_h = false;
  934. }
  935. track->tex_dirty = true;
  936. break;
  937. case 0x4500:
  938. case 0x4504:
  939. case 0x4508:
  940. case 0x450C:
  941. case 0x4510:
  942. case 0x4514:
  943. case 0x4518:
  944. case 0x451C:
  945. case 0x4520:
  946. case 0x4524:
  947. case 0x4528:
  948. case 0x452C:
  949. case 0x4530:
  950. case 0x4534:
  951. case 0x4538:
  952. case 0x453C:
  953. /* TX_FORMAT2_[0-15] */
  954. i = (reg - 0x4500) >> 2;
  955. tmp = idx_value & 0x3FFF;
  956. track->textures[i].pitch = tmp + 1;
  957. if (p->rdev->family >= CHIP_RV515) {
  958. tmp = ((idx_value >> 15) & 1) << 11;
  959. track->textures[i].width_11 = tmp;
  960. tmp = ((idx_value >> 16) & 1) << 11;
  961. track->textures[i].height_11 = tmp;
  962. /* ATI1N */
  963. if (idx_value & (1 << 14)) {
  964. /* The same rules apply as for DXT1. */
  965. track->textures[i].compress_format =
  966. R100_TRACK_COMP_DXT1;
  967. }
  968. } else if (idx_value & (1 << 14)) {
  969. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  970. return -EINVAL;
  971. }
  972. track->tex_dirty = true;
  973. break;
  974. case 0x4480:
  975. case 0x4484:
  976. case 0x4488:
  977. case 0x448C:
  978. case 0x4490:
  979. case 0x4494:
  980. case 0x4498:
  981. case 0x449C:
  982. case 0x44A0:
  983. case 0x44A4:
  984. case 0x44A8:
  985. case 0x44AC:
  986. case 0x44B0:
  987. case 0x44B4:
  988. case 0x44B8:
  989. case 0x44BC:
  990. /* TX_FORMAT0_[0-15] */
  991. i = (reg - 0x4480) >> 2;
  992. tmp = idx_value & 0x7FF;
  993. track->textures[i].width = tmp + 1;
  994. tmp = (idx_value >> 11) & 0x7FF;
  995. track->textures[i].height = tmp + 1;
  996. tmp = (idx_value >> 26) & 0xF;
  997. track->textures[i].num_levels = tmp;
  998. tmp = idx_value & (1 << 31);
  999. track->textures[i].use_pitch = !!tmp;
  1000. tmp = (idx_value >> 22) & 0xF;
  1001. track->textures[i].txdepth = tmp;
  1002. track->tex_dirty = true;
  1003. break;
  1004. case R300_ZB_ZPASS_ADDR:
  1005. r = r100_cs_packet_next_reloc(p, &reloc);
  1006. if (r) {
  1007. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1008. idx, reg);
  1009. r100_cs_dump_packet(p, pkt);
  1010. return r;
  1011. }
  1012. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1013. break;
  1014. case 0x4e0c:
  1015. /* RB3D_COLOR_CHANNEL_MASK */
  1016. track->color_channel_mask = idx_value;
  1017. track->cb_dirty = true;
  1018. break;
  1019. case 0x43a4:
  1020. /* SC_HYPERZ_EN */
  1021. /* r300c emits this register - we need to disable hyperz for it
  1022. * without complaining */
  1023. if (p->rdev->hyperz_filp != p->filp) {
  1024. if (idx_value & 0x1)
  1025. ib[idx] = idx_value & ~1;
  1026. }
  1027. break;
  1028. case 0x4f1c:
  1029. /* ZB_BW_CNTL */
  1030. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1031. track->cb_dirty = true;
  1032. track->zb_dirty = true;
  1033. if (p->rdev->hyperz_filp != p->filp) {
  1034. if (idx_value & (R300_HIZ_ENABLE |
  1035. R300_RD_COMP_ENABLE |
  1036. R300_WR_COMP_ENABLE |
  1037. R300_FAST_FILL_ENABLE))
  1038. goto fail;
  1039. }
  1040. break;
  1041. case 0x4e04:
  1042. /* RB3D_BLENDCNTL */
  1043. track->blend_read_enable = !!(idx_value & (1 << 2));
  1044. track->cb_dirty = true;
  1045. break;
  1046. case R300_RB3D_AARESOLVE_OFFSET:
  1047. r = r100_cs_packet_next_reloc(p, &reloc);
  1048. if (r) {
  1049. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1050. idx, reg);
  1051. r100_cs_dump_packet(p, pkt);
  1052. return r;
  1053. }
  1054. track->aa.robj = reloc->robj;
  1055. track->aa.offset = idx_value;
  1056. track->aa_dirty = true;
  1057. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1058. break;
  1059. case R300_RB3D_AARESOLVE_PITCH:
  1060. track->aa.pitch = idx_value & 0x3FFE;
  1061. track->aa_dirty = true;
  1062. break;
  1063. case R300_RB3D_AARESOLVE_CTL:
  1064. track->aaresolve = idx_value & 0x1;
  1065. track->aa_dirty = true;
  1066. break;
  1067. case 0x4f30: /* ZB_MASK_OFFSET */
  1068. case 0x4f34: /* ZB_ZMASK_PITCH */
  1069. case 0x4f44: /* ZB_HIZ_OFFSET */
  1070. case 0x4f54: /* ZB_HIZ_PITCH */
  1071. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1072. goto fail;
  1073. break;
  1074. case 0x4028:
  1075. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1076. goto fail;
  1077. /* GB_Z_PEQ_CONFIG */
  1078. if (p->rdev->family >= CHIP_RV350)
  1079. break;
  1080. goto fail;
  1081. break;
  1082. case 0x4be8:
  1083. /* valid register only on RV530 */
  1084. if (p->rdev->family == CHIP_RV530)
  1085. break;
  1086. /* fallthrough do not move */
  1087. default:
  1088. goto fail;
  1089. }
  1090. return 0;
  1091. fail:
  1092. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1093. reg, idx, idx_value);
  1094. return -EINVAL;
  1095. }
  1096. static int r300_packet3_check(struct radeon_cs_parser *p,
  1097. struct radeon_cs_packet *pkt)
  1098. {
  1099. struct radeon_cs_reloc *reloc;
  1100. struct r100_cs_track *track;
  1101. volatile uint32_t *ib;
  1102. unsigned idx;
  1103. int r;
  1104. ib = p->ib->ptr;
  1105. idx = pkt->idx + 1;
  1106. track = (struct r100_cs_track *)p->track;
  1107. switch(pkt->opcode) {
  1108. case PACKET3_3D_LOAD_VBPNTR:
  1109. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1110. if (r)
  1111. return r;
  1112. break;
  1113. case PACKET3_INDX_BUFFER:
  1114. r = r100_cs_packet_next_reloc(p, &reloc);
  1115. if (r) {
  1116. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1117. r100_cs_dump_packet(p, pkt);
  1118. return r;
  1119. }
  1120. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1121. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1122. if (r) {
  1123. return r;
  1124. }
  1125. break;
  1126. /* Draw packet */
  1127. case PACKET3_3D_DRAW_IMMD:
  1128. /* Number of dwords is vtx_size * (num_vertices - 1)
  1129. * PRIM_WALK must be equal to 3 vertex data in embedded
  1130. * in cmd stream */
  1131. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1132. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1133. return -EINVAL;
  1134. }
  1135. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1136. track->immd_dwords = pkt->count - 1;
  1137. r = r100_cs_track_check(p->rdev, track);
  1138. if (r) {
  1139. return r;
  1140. }
  1141. break;
  1142. case PACKET3_3D_DRAW_IMMD_2:
  1143. /* Number of dwords is vtx_size * (num_vertices - 1)
  1144. * PRIM_WALK must be equal to 3 vertex data in embedded
  1145. * in cmd stream */
  1146. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1147. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1148. return -EINVAL;
  1149. }
  1150. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1151. track->immd_dwords = pkt->count;
  1152. r = r100_cs_track_check(p->rdev, track);
  1153. if (r) {
  1154. return r;
  1155. }
  1156. break;
  1157. case PACKET3_3D_DRAW_VBUF:
  1158. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1159. r = r100_cs_track_check(p->rdev, track);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. break;
  1164. case PACKET3_3D_DRAW_VBUF_2:
  1165. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1166. r = r100_cs_track_check(p->rdev, track);
  1167. if (r) {
  1168. return r;
  1169. }
  1170. break;
  1171. case PACKET3_3D_DRAW_INDX:
  1172. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1173. r = r100_cs_track_check(p->rdev, track);
  1174. if (r) {
  1175. return r;
  1176. }
  1177. break;
  1178. case PACKET3_3D_DRAW_INDX_2:
  1179. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1180. r = r100_cs_track_check(p->rdev, track);
  1181. if (r) {
  1182. return r;
  1183. }
  1184. break;
  1185. case PACKET3_3D_CLEAR_HIZ:
  1186. case PACKET3_3D_CLEAR_ZMASK:
  1187. if (p->rdev->hyperz_filp != p->filp)
  1188. return -EINVAL;
  1189. break;
  1190. case PACKET3_3D_CLEAR_CMASK:
  1191. if (p->rdev->cmask_filp != p->filp)
  1192. return -EINVAL;
  1193. break;
  1194. case PACKET3_NOP:
  1195. break;
  1196. default:
  1197. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1198. return -EINVAL;
  1199. }
  1200. return 0;
  1201. }
  1202. int r300_cs_parse(struct radeon_cs_parser *p)
  1203. {
  1204. struct radeon_cs_packet pkt;
  1205. struct r100_cs_track *track;
  1206. int r;
  1207. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1208. if (track == NULL)
  1209. return -ENOMEM;
  1210. r100_cs_track_clear(p->rdev, track);
  1211. p->track = track;
  1212. do {
  1213. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1214. if (r) {
  1215. return r;
  1216. }
  1217. p->idx += pkt.count + 2;
  1218. switch (pkt.type) {
  1219. case PACKET_TYPE0:
  1220. r = r100_cs_parse_packet0(p, &pkt,
  1221. p->rdev->config.r300.reg_safe_bm,
  1222. p->rdev->config.r300.reg_safe_bm_size,
  1223. &r300_packet0_check);
  1224. break;
  1225. case PACKET_TYPE2:
  1226. break;
  1227. case PACKET_TYPE3:
  1228. r = r300_packet3_check(p, &pkt);
  1229. break;
  1230. default:
  1231. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1232. return -EINVAL;
  1233. }
  1234. if (r) {
  1235. return r;
  1236. }
  1237. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1238. return 0;
  1239. }
  1240. void r300_set_reg_safe(struct radeon_device *rdev)
  1241. {
  1242. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1243. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1244. }
  1245. void r300_mc_program(struct radeon_device *rdev)
  1246. {
  1247. struct r100_mc_save save;
  1248. int r;
  1249. r = r100_debugfs_mc_info_init(rdev);
  1250. if (r) {
  1251. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1252. }
  1253. /* Stops all mc clients */
  1254. r100_mc_stop(rdev, &save);
  1255. if (rdev->flags & RADEON_IS_AGP) {
  1256. WREG32(R_00014C_MC_AGP_LOCATION,
  1257. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1258. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1259. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1260. WREG32(R_00015C_AGP_BASE_2,
  1261. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1262. } else {
  1263. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1264. WREG32(R_000170_AGP_BASE, 0);
  1265. WREG32(R_00015C_AGP_BASE_2, 0);
  1266. }
  1267. /* Wait for mc idle */
  1268. if (r300_mc_wait_for_idle(rdev))
  1269. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1270. /* Program MC, should be a 32bits limited address space */
  1271. WREG32(R_000148_MC_FB_LOCATION,
  1272. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1273. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1274. r100_mc_resume(rdev, &save);
  1275. }
  1276. void r300_clock_startup(struct radeon_device *rdev)
  1277. {
  1278. u32 tmp;
  1279. if (radeon_dynclks != -1 && radeon_dynclks)
  1280. radeon_legacy_set_clock_gating(rdev, 1);
  1281. /* We need to force on some of the block */
  1282. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1283. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1284. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1285. tmp |= S_00000D_FORCE_VAP(1);
  1286. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1287. }
  1288. static int r300_startup(struct radeon_device *rdev)
  1289. {
  1290. int r;
  1291. /* set common regs */
  1292. r100_set_common_regs(rdev);
  1293. /* program mc */
  1294. r300_mc_program(rdev);
  1295. /* Resume clock */
  1296. r300_clock_startup(rdev);
  1297. /* Initialize GPU configuration (# pipes, ...) */
  1298. r300_gpu_init(rdev);
  1299. /* Initialize GART (initialize after TTM so we can allocate
  1300. * memory through TTM but finalize after TTM) */
  1301. if (rdev->flags & RADEON_IS_PCIE) {
  1302. r = rv370_pcie_gart_enable(rdev);
  1303. if (r)
  1304. return r;
  1305. }
  1306. if (rdev->family == CHIP_R300 ||
  1307. rdev->family == CHIP_R350 ||
  1308. rdev->family == CHIP_RV350)
  1309. r100_enable_bm(rdev);
  1310. if (rdev->flags & RADEON_IS_PCI) {
  1311. r = r100_pci_gart_enable(rdev);
  1312. if (r)
  1313. return r;
  1314. }
  1315. /* allocate wb buffer */
  1316. r = radeon_wb_init(rdev);
  1317. if (r)
  1318. return r;
  1319. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1320. if (r) {
  1321. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1322. return r;
  1323. }
  1324. /* Enable IRQ */
  1325. if (!rdev->irq.installed) {
  1326. r = radeon_irq_kms_init(rdev);
  1327. if (r)
  1328. return r;
  1329. }
  1330. r100_irq_set(rdev);
  1331. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1332. /* 1M ring buffer */
  1333. r = r100_cp_init(rdev, 1024 * 1024);
  1334. if (r) {
  1335. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1336. return r;
  1337. }
  1338. r = radeon_ib_pool_start(rdev);
  1339. if (r)
  1340. return r;
  1341. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1342. if (r) {
  1343. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  1344. rdev->accel_working = false;
  1345. return r;
  1346. }
  1347. return 0;
  1348. }
  1349. int r300_resume(struct radeon_device *rdev)
  1350. {
  1351. int r;
  1352. /* Make sur GART are not working */
  1353. if (rdev->flags & RADEON_IS_PCIE)
  1354. rv370_pcie_gart_disable(rdev);
  1355. if (rdev->flags & RADEON_IS_PCI)
  1356. r100_pci_gart_disable(rdev);
  1357. /* Resume clock before doing reset */
  1358. r300_clock_startup(rdev);
  1359. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1360. if (radeon_asic_reset(rdev)) {
  1361. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1362. RREG32(R_000E40_RBBM_STATUS),
  1363. RREG32(R_0007C0_CP_STAT));
  1364. }
  1365. /* post */
  1366. radeon_combios_asic_init(rdev->ddev);
  1367. /* Resume clock after posting */
  1368. r300_clock_startup(rdev);
  1369. /* Initialize surface registers */
  1370. radeon_surface_init(rdev);
  1371. rdev->accel_working = true;
  1372. r = r300_startup(rdev);
  1373. if (r) {
  1374. rdev->accel_working = false;
  1375. }
  1376. return r;
  1377. }
  1378. int r300_suspend(struct radeon_device *rdev)
  1379. {
  1380. radeon_ib_pool_suspend(rdev);
  1381. r100_cp_disable(rdev);
  1382. radeon_wb_disable(rdev);
  1383. r100_irq_disable(rdev);
  1384. if (rdev->flags & RADEON_IS_PCIE)
  1385. rv370_pcie_gart_disable(rdev);
  1386. if (rdev->flags & RADEON_IS_PCI)
  1387. r100_pci_gart_disable(rdev);
  1388. return 0;
  1389. }
  1390. void r300_fini(struct radeon_device *rdev)
  1391. {
  1392. r100_cp_fini(rdev);
  1393. radeon_wb_fini(rdev);
  1394. r100_ib_fini(rdev);
  1395. radeon_gem_fini(rdev);
  1396. if (rdev->flags & RADEON_IS_PCIE)
  1397. rv370_pcie_gart_fini(rdev);
  1398. if (rdev->flags & RADEON_IS_PCI)
  1399. r100_pci_gart_fini(rdev);
  1400. radeon_agp_fini(rdev);
  1401. radeon_irq_kms_fini(rdev);
  1402. radeon_fence_driver_fini(rdev);
  1403. radeon_bo_fini(rdev);
  1404. radeon_atombios_fini(rdev);
  1405. kfree(rdev->bios);
  1406. rdev->bios = NULL;
  1407. }
  1408. int r300_init(struct radeon_device *rdev)
  1409. {
  1410. int r;
  1411. /* Disable VGA */
  1412. r100_vga_render_disable(rdev);
  1413. /* Initialize scratch registers */
  1414. radeon_scratch_init(rdev);
  1415. /* Initialize surface registers */
  1416. radeon_surface_init(rdev);
  1417. /* TODO: disable VGA need to use VGA request */
  1418. /* restore some register to sane defaults */
  1419. r100_restore_sanity(rdev);
  1420. /* BIOS*/
  1421. if (!radeon_get_bios(rdev)) {
  1422. if (ASIC_IS_AVIVO(rdev))
  1423. return -EINVAL;
  1424. }
  1425. if (rdev->is_atom_bios) {
  1426. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1427. return -EINVAL;
  1428. } else {
  1429. r = radeon_combios_init(rdev);
  1430. if (r)
  1431. return r;
  1432. }
  1433. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1434. if (radeon_asic_reset(rdev)) {
  1435. dev_warn(rdev->dev,
  1436. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1437. RREG32(R_000E40_RBBM_STATUS),
  1438. RREG32(R_0007C0_CP_STAT));
  1439. }
  1440. /* check if cards are posted or not */
  1441. if (radeon_boot_test_post_card(rdev) == false)
  1442. return -EINVAL;
  1443. /* Set asic errata */
  1444. r300_errata(rdev);
  1445. /* Initialize clocks */
  1446. radeon_get_clock_info(rdev->ddev);
  1447. /* initialize AGP */
  1448. if (rdev->flags & RADEON_IS_AGP) {
  1449. r = radeon_agp_init(rdev);
  1450. if (r) {
  1451. radeon_agp_disable(rdev);
  1452. }
  1453. }
  1454. /* initialize memory controller */
  1455. r300_mc_init(rdev);
  1456. /* Fence driver */
  1457. r = radeon_fence_driver_init(rdev);
  1458. if (r)
  1459. return r;
  1460. /* Memory manager */
  1461. r = radeon_bo_init(rdev);
  1462. if (r)
  1463. return r;
  1464. if (rdev->flags & RADEON_IS_PCIE) {
  1465. r = rv370_pcie_gart_init(rdev);
  1466. if (r)
  1467. return r;
  1468. }
  1469. if (rdev->flags & RADEON_IS_PCI) {
  1470. r = r100_pci_gart_init(rdev);
  1471. if (r)
  1472. return r;
  1473. }
  1474. r300_set_reg_safe(rdev);
  1475. r = radeon_ib_pool_init(rdev);
  1476. rdev->accel_working = true;
  1477. if (r) {
  1478. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1479. rdev->accel_working = false;
  1480. }
  1481. r = r300_startup(rdev);
  1482. if (r) {
  1483. /* Somethings want wront with the accel init stop accel */
  1484. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1485. r100_cp_fini(rdev);
  1486. radeon_wb_fini(rdev);
  1487. r100_ib_fini(rdev);
  1488. radeon_irq_kms_fini(rdev);
  1489. if (rdev->flags & RADEON_IS_PCIE)
  1490. rv370_pcie_gart_fini(rdev);
  1491. if (rdev->flags & RADEON_IS_PCI)
  1492. r100_pci_gart_fini(rdev);
  1493. radeon_agp_fini(rdev);
  1494. rdev->accel_working = false;
  1495. }
  1496. return 0;
  1497. }