nid.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef NI_H
  25. #define NI_H
  26. #define CAYMAN_MAX_SH_GPRS 256
  27. #define CAYMAN_MAX_TEMP_GPRS 16
  28. #define CAYMAN_MAX_SH_THREADS 256
  29. #define CAYMAN_MAX_SH_STACK_ENTRIES 4096
  30. #define CAYMAN_MAX_FRC_EOV_CNT 16384
  31. #define CAYMAN_MAX_BACKENDS 8
  32. #define CAYMAN_MAX_BACKENDS_MASK 0xFF
  33. #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
  34. #define CAYMAN_MAX_SIMDS 16
  35. #define CAYMAN_MAX_SIMDS_MASK 0xFFFF
  36. #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
  37. #define CAYMAN_MAX_PIPES 8
  38. #define CAYMAN_MAX_PIPES_MASK 0xFF
  39. #define CAYMAN_MAX_LDS_NUM 0xFFFF
  40. #define CAYMAN_MAX_TCC 16
  41. #define CAYMAN_MAX_TCC_MASK 0xFF
  42. #define DMIF_ADDR_CONFIG 0xBD4
  43. /* DCE6 only */
  44. #define DMIF_ADDR_CALC 0xC00
  45. #define SRBM_GFX_CNTL 0x0E44
  46. #define RINGID(x) (((x) & 0x3) << 0)
  47. #define VMID(x) (((x) & 0x7) << 0)
  48. #define SRBM_STATUS 0x0E50
  49. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  50. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  51. #define RESPONSE_TYPE_MASK 0x000000F0
  52. #define RESPONSE_TYPE_SHIFT 4
  53. #define VM_L2_CNTL 0x1400
  54. #define ENABLE_L2_CACHE (1 << 0)
  55. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  56. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  57. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  58. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  59. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
  60. /* CONTEXT1_IDENTITY_ACCESS_MODE
  61. * 0 physical = logical
  62. * 1 logical via context1 page table
  63. * 2 inside identity aperture use translation, outside physical = logical
  64. * 3 inside identity aperture physical = logical, outside use translation
  65. */
  66. #define VM_L2_CNTL2 0x1404
  67. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  68. #define INVALIDATE_L2_CACHE (1 << 1)
  69. #define VM_L2_CNTL3 0x1408
  70. #define BANK_SELECT(x) ((x) << 0)
  71. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  72. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  73. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  74. #define VM_L2_STATUS 0x140C
  75. #define L2_BUSY (1 << 0)
  76. #define VM_CONTEXT0_CNTL 0x1410
  77. #define ENABLE_CONTEXT (1 << 0)
  78. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  79. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  80. #define VM_CONTEXT1_CNTL 0x1414
  81. #define VM_CONTEXT0_CNTL2 0x1430
  82. #define VM_CONTEXT1_CNTL2 0x1434
  83. #define VM_INVALIDATE_REQUEST 0x1478
  84. #define VM_INVALIDATE_RESPONSE 0x147c
  85. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  86. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  87. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  88. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  89. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  90. #define MC_SHARED_CHMAP 0x2004
  91. #define NOOFCHAN_SHIFT 12
  92. #define NOOFCHAN_MASK 0x00003000
  93. #define MC_SHARED_CHREMAP 0x2008
  94. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  95. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  96. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  97. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  98. #define ENABLE_L1_TLB (1 << 0)
  99. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  100. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  101. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  102. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  103. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  104. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  105. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  106. #define FUS_MC_VM_FB_OFFSET 0x2068
  107. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  108. #define MC_ARB_RAMCFG 0x2760
  109. #define NOOFBANK_SHIFT 0
  110. #define NOOFBANK_MASK 0x00000003
  111. #define NOOFRANK_SHIFT 2
  112. #define NOOFRANK_MASK 0x00000004
  113. #define NOOFROWS_SHIFT 3
  114. #define NOOFROWS_MASK 0x00000038
  115. #define NOOFCOLS_SHIFT 6
  116. #define NOOFCOLS_MASK 0x000000C0
  117. #define CHANSIZE_SHIFT 8
  118. #define CHANSIZE_MASK 0x00000100
  119. #define BURSTLENGTH_SHIFT 9
  120. #define BURSTLENGTH_MASK 0x00000200
  121. #define CHANSIZE_OVERRIDE (1 << 11)
  122. #define MC_SEQ_SUP_CNTL 0x28c8
  123. #define RUN_MASK (1 << 0)
  124. #define MC_SEQ_SUP_PGM 0x28cc
  125. #define MC_IO_PAD_CNTL_D0 0x29d0
  126. #define MEM_FALL_OUT_CMD (1 << 8)
  127. #define MC_SEQ_MISC0 0x2a00
  128. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  129. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  130. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  131. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  132. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  133. #define HDP_HOST_PATH_CNTL 0x2C00
  134. #define HDP_NONSURFACE_BASE 0x2C04
  135. #define HDP_NONSURFACE_INFO 0x2C08
  136. #define HDP_NONSURFACE_SIZE 0x2C0C
  137. #define HDP_ADDR_CONFIG 0x2F48
  138. #define HDP_MISC_CNTL 0x2F4C
  139. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  140. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  141. #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
  142. #define CGTS_SYS_TCC_DISABLE 0x3F90
  143. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  144. #define CONFIG_MEMSIZE 0x5428
  145. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  146. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  147. #define GRBM_CNTL 0x8000
  148. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  149. #define GRBM_STATUS 0x8010
  150. #define CMDFIFO_AVAIL_MASK 0x0000000F
  151. #define RING2_RQ_PENDING (1 << 4)
  152. #define SRBM_RQ_PENDING (1 << 5)
  153. #define RING1_RQ_PENDING (1 << 6)
  154. #define CF_RQ_PENDING (1 << 7)
  155. #define PF_RQ_PENDING (1 << 8)
  156. #define GDS_DMA_RQ_PENDING (1 << 9)
  157. #define GRBM_EE_BUSY (1 << 10)
  158. #define SX_CLEAN (1 << 11)
  159. #define DB_CLEAN (1 << 12)
  160. #define CB_CLEAN (1 << 13)
  161. #define TA_BUSY (1 << 14)
  162. #define GDS_BUSY (1 << 15)
  163. #define VGT_BUSY_NO_DMA (1 << 16)
  164. #define VGT_BUSY (1 << 17)
  165. #define IA_BUSY_NO_DMA (1 << 18)
  166. #define IA_BUSY (1 << 19)
  167. #define SX_BUSY (1 << 20)
  168. #define SH_BUSY (1 << 21)
  169. #define SPI_BUSY (1 << 22)
  170. #define SC_BUSY (1 << 24)
  171. #define PA_BUSY (1 << 25)
  172. #define DB_BUSY (1 << 26)
  173. #define CP_COHERENCY_BUSY (1 << 28)
  174. #define CP_BUSY (1 << 29)
  175. #define CB_BUSY (1 << 30)
  176. #define GUI_ACTIVE (1 << 31)
  177. #define GRBM_STATUS_SE0 0x8014
  178. #define GRBM_STATUS_SE1 0x8018
  179. #define SE_SX_CLEAN (1 << 0)
  180. #define SE_DB_CLEAN (1 << 1)
  181. #define SE_CB_CLEAN (1 << 2)
  182. #define SE_VGT_BUSY (1 << 23)
  183. #define SE_PA_BUSY (1 << 24)
  184. #define SE_TA_BUSY (1 << 25)
  185. #define SE_SX_BUSY (1 << 26)
  186. #define SE_SPI_BUSY (1 << 27)
  187. #define SE_SH_BUSY (1 << 28)
  188. #define SE_SC_BUSY (1 << 29)
  189. #define SE_DB_BUSY (1 << 30)
  190. #define SE_CB_BUSY (1 << 31)
  191. #define GRBM_SOFT_RESET 0x8020
  192. #define SOFT_RESET_CP (1 << 0)
  193. #define SOFT_RESET_CB (1 << 1)
  194. #define SOFT_RESET_DB (1 << 3)
  195. #define SOFT_RESET_GDS (1 << 4)
  196. #define SOFT_RESET_PA (1 << 5)
  197. #define SOFT_RESET_SC (1 << 6)
  198. #define SOFT_RESET_SPI (1 << 8)
  199. #define SOFT_RESET_SH (1 << 9)
  200. #define SOFT_RESET_SX (1 << 10)
  201. #define SOFT_RESET_TC (1 << 11)
  202. #define SOFT_RESET_TA (1 << 12)
  203. #define SOFT_RESET_VGT (1 << 14)
  204. #define SOFT_RESET_IA (1 << 15)
  205. #define SCRATCH_REG0 0x8500
  206. #define SCRATCH_REG1 0x8504
  207. #define SCRATCH_REG2 0x8508
  208. #define SCRATCH_REG3 0x850C
  209. #define SCRATCH_REG4 0x8510
  210. #define SCRATCH_REG5 0x8514
  211. #define SCRATCH_REG6 0x8518
  212. #define SCRATCH_REG7 0x851C
  213. #define SCRATCH_UMSK 0x8540
  214. #define SCRATCH_ADDR 0x8544
  215. #define CP_SEM_WAIT_TIMER 0x85BC
  216. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  217. #define CP_COHER_CNTL2 0x85E8
  218. #define CP_ME_CNTL 0x86D8
  219. #define CP_ME_HALT (1 << 28)
  220. #define CP_PFP_HALT (1 << 26)
  221. #define CP_RB2_RPTR 0x86f8
  222. #define CP_RB1_RPTR 0x86fc
  223. #define CP_RB0_RPTR 0x8700
  224. #define CP_RB_WPTR_DELAY 0x8704
  225. #define CP_MEQ_THRESHOLDS 0x8764
  226. #define MEQ1_START(x) ((x) << 0)
  227. #define MEQ2_START(x) ((x) << 8)
  228. #define CP_PERFMON_CNTL 0x87FC
  229. #define VGT_CACHE_INVALIDATION 0x88C4
  230. #define CACHE_INVALIDATION(x) ((x) << 0)
  231. #define VC_ONLY 0
  232. #define TC_ONLY 1
  233. #define VC_AND_TC 2
  234. #define AUTO_INVLD_EN(x) ((x) << 6)
  235. #define NO_AUTO 0
  236. #define ES_AUTO 1
  237. #define GS_AUTO 2
  238. #define ES_AND_GS_AUTO 3
  239. #define VGT_GS_VERTEX_REUSE 0x88D4
  240. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  241. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  242. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  243. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  244. #define INACTIVE_QD_PIPES_SHIFT 8
  245. #define INACTIVE_SIMDS(x) ((x) << 16)
  246. #define INACTIVE_SIMDS_MASK 0xFFFF0000
  247. #define INACTIVE_SIMDS_SHIFT 16
  248. #define VGT_PRIMITIVE_TYPE 0x8958
  249. #define VGT_NUM_INSTANCES 0x8974
  250. #define VGT_TF_RING_SIZE 0x8988
  251. #define VGT_OFFCHIP_LDS_BASE 0x89b4
  252. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  253. #define PA_CL_ENHANCE 0x8A14
  254. #define CLIP_VTX_REORDER_ENA (1 << 0)
  255. #define NUM_CLIP_SEQ(x) ((x) << 1)
  256. #define PA_SC_FIFO_SIZE 0x8BCC
  257. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  258. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  259. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  260. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  261. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  262. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  263. #define SQ_CONFIG 0x8C00
  264. #define VC_ENABLE (1 << 0)
  265. #define EXPORT_SRC_C (1 << 1)
  266. #define GFX_PRIO(x) ((x) << 2)
  267. #define CS1_PRIO(x) ((x) << 4)
  268. #define CS2_PRIO(x) ((x) << 6)
  269. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  270. #define NUM_PS_GPRS(x) ((x) << 0)
  271. #define NUM_VS_GPRS(x) ((x) << 16)
  272. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  273. #define SQ_ESGS_RING_SIZE 0x8c44
  274. #define SQ_GSVS_RING_SIZE 0x8c4c
  275. #define SQ_ESTMP_RING_BASE 0x8c50
  276. #define SQ_ESTMP_RING_SIZE 0x8c54
  277. #define SQ_GSTMP_RING_BASE 0x8c58
  278. #define SQ_GSTMP_RING_SIZE 0x8c5c
  279. #define SQ_VSTMP_RING_BASE 0x8c60
  280. #define SQ_VSTMP_RING_SIZE 0x8c64
  281. #define SQ_PSTMP_RING_BASE 0x8c68
  282. #define SQ_PSTMP_RING_SIZE 0x8c6c
  283. #define SQ_MS_FIFO_SIZES 0x8CF0
  284. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  285. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  286. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  287. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  288. #define SQ_LSTMP_RING_BASE 0x8e10
  289. #define SQ_LSTMP_RING_SIZE 0x8e14
  290. #define SQ_HSTMP_RING_BASE 0x8e18
  291. #define SQ_HSTMP_RING_SIZE 0x8e1c
  292. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  293. #define DYN_GPR_ENABLE (1 << 8)
  294. #define SQ_CONST_MEM_BASE 0x8df8
  295. #define SX_EXPORT_BUFFER_SIZES 0x900C
  296. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  297. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  298. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  299. #define SX_DEBUG_1 0x9058
  300. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  301. #define SPI_CONFIG_CNTL 0x9100
  302. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  303. #define SPI_CONFIG_CNTL_1 0x913C
  304. #define VTX_DONE_DELAY(x) ((x) << 0)
  305. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  306. #define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
  307. #define CGTS_TCC_DISABLE 0x9148
  308. #define CGTS_USER_TCC_DISABLE 0x914C
  309. #define TCC_DISABLE_MASK 0xFFFF0000
  310. #define TCC_DISABLE_SHIFT 16
  311. #define CGTS_SM_CTRL_REG 0x9150
  312. #define OVERRIDE (1 << 21)
  313. #define TA_CNTL_AUX 0x9508
  314. #define DISABLE_CUBE_WRAP (1 << 0)
  315. #define DISABLE_CUBE_ANISO (1 << 1)
  316. #define TCP_CHAN_STEER_LO 0x960c
  317. #define TCP_CHAN_STEER_HI 0x9610
  318. #define CC_RB_BACKEND_DISABLE 0x98F4
  319. #define BACKEND_DISABLE(x) ((x) << 16)
  320. #define GB_ADDR_CONFIG 0x98F8
  321. #define NUM_PIPES(x) ((x) << 0)
  322. #define NUM_PIPES_MASK 0x00000007
  323. #define NUM_PIPES_SHIFT 0
  324. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  325. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  326. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  327. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  328. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  329. #define NUM_SHADER_ENGINES_MASK 0x00003000
  330. #define NUM_SHADER_ENGINES_SHIFT 12
  331. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  332. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  333. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  334. #define NUM_GPUS(x) ((x) << 20)
  335. #define NUM_GPUS_MASK 0x00700000
  336. #define NUM_GPUS_SHIFT 20
  337. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  338. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  339. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  340. #define ROW_SIZE(x) ((x) << 28)
  341. #define ROW_SIZE_MASK 0x30000000
  342. #define ROW_SIZE_SHIFT 28
  343. #define NUM_LOWER_PIPES(x) ((x) << 30)
  344. #define NUM_LOWER_PIPES_MASK 0x40000000
  345. #define NUM_LOWER_PIPES_SHIFT 30
  346. #define GB_BACKEND_MAP 0x98FC
  347. #define CB_PERF_CTR0_SEL_0 0x9A20
  348. #define CB_PERF_CTR0_SEL_1 0x9A24
  349. #define CB_PERF_CTR1_SEL_0 0x9A28
  350. #define CB_PERF_CTR1_SEL_1 0x9A2C
  351. #define CB_PERF_CTR2_SEL_0 0x9A30
  352. #define CB_PERF_CTR2_SEL_1 0x9A34
  353. #define CB_PERF_CTR3_SEL_0 0x9A38
  354. #define CB_PERF_CTR3_SEL_1 0x9A3C
  355. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  356. #define BACKEND_DISABLE_MASK 0x00FF0000
  357. #define BACKEND_DISABLE_SHIFT 16
  358. #define SMX_DC_CTL0 0xA020
  359. #define USE_HASH_FUNCTION (1 << 0)
  360. #define NUMBER_OF_SETS(x) ((x) << 1)
  361. #define FLUSH_ALL_ON_EVENT (1 << 10)
  362. #define STALL_ON_EVENT (1 << 11)
  363. #define SMX_EVENT_CTL 0xA02C
  364. #define ES_FLUSH_CTL(x) ((x) << 0)
  365. #define GS_FLUSH_CTL(x) ((x) << 3)
  366. #define ACK_FLUSH_CTL(x) ((x) << 6)
  367. #define SYNC_FLUSH_CTL (1 << 8)
  368. #define CP_RB0_BASE 0xC100
  369. #define CP_RB0_CNTL 0xC104
  370. #define RB_BUFSZ(x) ((x) << 0)
  371. #define RB_BLKSZ(x) ((x) << 8)
  372. #define RB_NO_UPDATE (1 << 27)
  373. #define RB_RPTR_WR_ENA (1 << 31)
  374. #define BUF_SWAP_32BIT (2 << 16)
  375. #define CP_RB0_RPTR_ADDR 0xC10C
  376. #define CP_RB0_RPTR_ADDR_HI 0xC110
  377. #define CP_RB0_WPTR 0xC114
  378. #define CP_INT_CNTL 0xC124
  379. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  380. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  381. # define TIME_STAMP_INT_ENABLE (1 << 26)
  382. #define CP_RB1_BASE 0xC180
  383. #define CP_RB1_CNTL 0xC184
  384. #define CP_RB1_RPTR_ADDR 0xC188
  385. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  386. #define CP_RB1_WPTR 0xC190
  387. #define CP_RB2_BASE 0xC194
  388. #define CP_RB2_CNTL 0xC198
  389. #define CP_RB2_RPTR_ADDR 0xC19C
  390. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  391. #define CP_RB2_WPTR 0xC1A4
  392. #define CP_PFP_UCODE_ADDR 0xC150
  393. #define CP_PFP_UCODE_DATA 0xC154
  394. #define CP_ME_RAM_RADDR 0xC158
  395. #define CP_ME_RAM_WADDR 0xC15C
  396. #define CP_ME_RAM_DATA 0xC160
  397. #define CP_DEBUG 0xC1FC
  398. #define VGT_EVENT_INITIATOR 0x28a90
  399. # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
  400. # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  401. /*
  402. * PM4
  403. */
  404. #define PACKET_TYPE0 0
  405. #define PACKET_TYPE1 1
  406. #define PACKET_TYPE2 2
  407. #define PACKET_TYPE3 3
  408. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  409. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  410. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  411. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  412. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  413. (((reg) >> 2) & 0xFFFF) | \
  414. ((n) & 0x3FFF) << 16)
  415. #define CP_PACKET2 0x80000000
  416. #define PACKET2_PAD_SHIFT 0
  417. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  418. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  419. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  420. (((op) & 0xFF) << 8) | \
  421. ((n) & 0x3FFF) << 16)
  422. /* Packet 3 types */
  423. #define PACKET3_NOP 0x10
  424. #define PACKET3_SET_BASE 0x11
  425. #define PACKET3_CLEAR_STATE 0x12
  426. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  427. #define PACKET3_DEALLOC_STATE 0x14
  428. #define PACKET3_DISPATCH_DIRECT 0x15
  429. #define PACKET3_DISPATCH_INDIRECT 0x16
  430. #define PACKET3_INDIRECT_BUFFER_END 0x17
  431. #define PACKET3_MODE_CONTROL 0x18
  432. #define PACKET3_SET_PREDICATION 0x20
  433. #define PACKET3_REG_RMW 0x21
  434. #define PACKET3_COND_EXEC 0x22
  435. #define PACKET3_PRED_EXEC 0x23
  436. #define PACKET3_DRAW_INDIRECT 0x24
  437. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  438. #define PACKET3_INDEX_BASE 0x26
  439. #define PACKET3_DRAW_INDEX_2 0x27
  440. #define PACKET3_CONTEXT_CONTROL 0x28
  441. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  442. #define PACKET3_INDEX_TYPE 0x2A
  443. #define PACKET3_DRAW_INDEX 0x2B
  444. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  445. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  446. #define PACKET3_NUM_INSTANCES 0x2F
  447. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  448. #define PACKET3_INDIRECT_BUFFER 0x32
  449. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  450. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  451. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  452. #define PACKET3_WRITE_DATA 0x37
  453. #define PACKET3_MEM_SEMAPHORE 0x39
  454. #define PACKET3_MPEG_INDEX 0x3A
  455. #define PACKET3_WAIT_REG_MEM 0x3C
  456. #define PACKET3_MEM_WRITE 0x3D
  457. #define PACKET3_SURFACE_SYNC 0x43
  458. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  459. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  460. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  461. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  462. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  463. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  464. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  465. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  466. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  467. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  468. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  469. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  470. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  471. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  472. # define PACKET3_TC_ACTION_ENA (1 << 23)
  473. # define PACKET3_CB_ACTION_ENA (1 << 25)
  474. # define PACKET3_DB_ACTION_ENA (1 << 26)
  475. # define PACKET3_SH_ACTION_ENA (1 << 27)
  476. # define PACKET3_SX_ACTION_ENA (1 << 28)
  477. #define PACKET3_ME_INITIALIZE 0x44
  478. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  479. #define PACKET3_COND_WRITE 0x45
  480. #define PACKET3_EVENT_WRITE 0x46
  481. #define EVENT_TYPE(x) ((x) << 0)
  482. #define EVENT_INDEX(x) ((x) << 8)
  483. /* 0 - any non-TS event
  484. * 1 - ZPASS_DONE
  485. * 2 - SAMPLE_PIPELINESTAT
  486. * 3 - SAMPLE_STREAMOUTSTAT*
  487. * 4 - *S_PARTIAL_FLUSH
  488. * 5 - TS events
  489. */
  490. #define PACKET3_EVENT_WRITE_EOP 0x47
  491. #define DATA_SEL(x) ((x) << 29)
  492. /* 0 - discard
  493. * 1 - send low 32bit data
  494. * 2 - send 64bit data
  495. * 3 - send 64bit counter value
  496. */
  497. #define INT_SEL(x) ((x) << 24)
  498. /* 0 - none
  499. * 1 - interrupt only (DATA_SEL = 0)
  500. * 2 - interrupt when data write is confirmed
  501. */
  502. #define PACKET3_EVENT_WRITE_EOS 0x48
  503. #define PACKET3_PREAMBLE_CNTL 0x4A
  504. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  505. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  506. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  507. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  508. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  509. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  510. #define PACKET3_ONE_REG_WRITE 0x57
  511. #define PACKET3_SET_CONFIG_REG 0x68
  512. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  513. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  514. #define PACKET3_SET_CONTEXT_REG 0x69
  515. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  516. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  517. #define PACKET3_SET_ALU_CONST 0x6A
  518. /* alu const buffers only; no reg file */
  519. #define PACKET3_SET_BOOL_CONST 0x6B
  520. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  521. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  522. #define PACKET3_SET_LOOP_CONST 0x6C
  523. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  524. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  525. #define PACKET3_SET_RESOURCE 0x6D
  526. #define PACKET3_SET_RESOURCE_START 0x00030000
  527. #define PACKET3_SET_RESOURCE_END 0x00038000
  528. #define PACKET3_SET_SAMPLER 0x6E
  529. #define PACKET3_SET_SAMPLER_START 0x0003c000
  530. #define PACKET3_SET_SAMPLER_END 0x0003c600
  531. #define PACKET3_SET_CTL_CONST 0x6F
  532. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  533. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  534. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  535. #define PACKET3_SET_ALU_CONST_VS 0x71
  536. #define PACKET3_SET_ALU_CONST_DI 0x72
  537. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  538. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  539. #define PACKET3_SET_APPEND_CNT 0x75
  540. #endif