evergreend.h 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef EVERGREEND_H
  25. #define EVERGREEND_H
  26. #define EVERGREEN_MAX_SH_GPRS 256
  27. #define EVERGREEN_MAX_TEMP_GPRS 16
  28. #define EVERGREEN_MAX_SH_THREADS 256
  29. #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
  30. #define EVERGREEN_MAX_FRC_EOV_CNT 16384
  31. #define EVERGREEN_MAX_BACKENDS 8
  32. #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
  33. #define EVERGREEN_MAX_SIMDS 16
  34. #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
  35. #define EVERGREEN_MAX_PIPES 8
  36. #define EVERGREEN_MAX_PIPES_MASK 0xFF
  37. #define EVERGREEN_MAX_LDS_NUM 0xFFFF
  38. /* Registers */
  39. #define RCU_IND_INDEX 0x100
  40. #define RCU_IND_DATA 0x104
  41. #define GRBM_GFX_INDEX 0x802C
  42. #define INSTANCE_INDEX(x) ((x) << 0)
  43. #define SE_INDEX(x) ((x) << 16)
  44. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  45. #define SE_BROADCAST_WRITES (1 << 31)
  46. #define RLC_GFX_INDEX 0x3fC4
  47. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  48. #define WRITE_DIS (1 << 0)
  49. #define CC_RB_BACKEND_DISABLE 0x98F4
  50. #define BACKEND_DISABLE(x) ((x) << 16)
  51. #define GB_ADDR_CONFIG 0x98F8
  52. #define NUM_PIPES(x) ((x) << 0)
  53. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  54. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  55. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  56. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  57. #define NUM_GPUS(x) ((x) << 20)
  58. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  59. #define ROW_SIZE(x) ((x) << 28)
  60. #define GB_BACKEND_MAP 0x98FC
  61. #define DMIF_ADDR_CONFIG 0xBD4
  62. #define HDP_ADDR_CONFIG 0x2F48
  63. #define HDP_MISC_CNTL 0x2F4C
  64. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  65. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  66. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  67. #define CGTS_SYS_TCC_DISABLE 0x3F90
  68. #define CGTS_TCC_DISABLE 0x9148
  69. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  70. #define CGTS_USER_TCC_DISABLE 0x914C
  71. #define CONFIG_MEMSIZE 0x5428
  72. #define BIF_FB_EN 0x5490
  73. #define FB_READ_EN (1 << 0)
  74. #define FB_WRITE_EN (1 << 1)
  75. #define CP_STRMOUT_CNTL 0x84FC
  76. #define CP_COHER_CNTL 0x85F0
  77. #define CP_COHER_SIZE 0x85F4
  78. #define CP_COHER_BASE 0x85F8
  79. #define CP_ME_CNTL 0x86D8
  80. #define CP_ME_HALT (1 << 28)
  81. #define CP_PFP_HALT (1 << 26)
  82. #define CP_ME_RAM_DATA 0xC160
  83. #define CP_ME_RAM_RADDR 0xC158
  84. #define CP_ME_RAM_WADDR 0xC15C
  85. #define CP_MEQ_THRESHOLDS 0x8764
  86. #define STQ_SPLIT(x) ((x) << 0)
  87. #define CP_PERFMON_CNTL 0x87FC
  88. #define CP_PFP_UCODE_ADDR 0xC150
  89. #define CP_PFP_UCODE_DATA 0xC154
  90. #define CP_QUEUE_THRESHOLDS 0x8760
  91. #define ROQ_IB1_START(x) ((x) << 0)
  92. #define ROQ_IB2_START(x) ((x) << 8)
  93. #define CP_RB_BASE 0xC100
  94. #define CP_RB_CNTL 0xC104
  95. #define RB_BUFSZ(x) ((x) << 0)
  96. #define RB_BLKSZ(x) ((x) << 8)
  97. #define RB_NO_UPDATE (1 << 27)
  98. #define RB_RPTR_WR_ENA (1 << 31)
  99. #define BUF_SWAP_32BIT (2 << 16)
  100. #define CP_RB_RPTR 0x8700
  101. #define CP_RB_RPTR_ADDR 0xC10C
  102. #define RB_RPTR_SWAP(x) ((x) << 0)
  103. #define CP_RB_RPTR_ADDR_HI 0xC110
  104. #define CP_RB_RPTR_WR 0xC108
  105. #define CP_RB_WPTR 0xC114
  106. #define CP_RB_WPTR_ADDR 0xC118
  107. #define CP_RB_WPTR_ADDR_HI 0xC11C
  108. #define CP_RB_WPTR_DELAY 0x8704
  109. #define CP_SEM_WAIT_TIMER 0x85BC
  110. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  111. #define CP_DEBUG 0xC1FC
  112. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  113. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  114. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  115. #define INACTIVE_SIMDS(x) ((x) << 16)
  116. #define INACTIVE_SIMDS_MASK 0x00FF0000
  117. #define GRBM_CNTL 0x8000
  118. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  119. #define GRBM_SOFT_RESET 0x8020
  120. #define SOFT_RESET_CP (1 << 0)
  121. #define SOFT_RESET_CB (1 << 1)
  122. #define SOFT_RESET_DB (1 << 3)
  123. #define SOFT_RESET_PA (1 << 5)
  124. #define SOFT_RESET_SC (1 << 6)
  125. #define SOFT_RESET_SPI (1 << 8)
  126. #define SOFT_RESET_SH (1 << 9)
  127. #define SOFT_RESET_SX (1 << 10)
  128. #define SOFT_RESET_TC (1 << 11)
  129. #define SOFT_RESET_TA (1 << 12)
  130. #define SOFT_RESET_VC (1 << 13)
  131. #define SOFT_RESET_VGT (1 << 14)
  132. #define GRBM_STATUS 0x8010
  133. #define CMDFIFO_AVAIL_MASK 0x0000000F
  134. #define SRBM_RQ_PENDING (1 << 5)
  135. #define CF_RQ_PENDING (1 << 7)
  136. #define PF_RQ_PENDING (1 << 8)
  137. #define GRBM_EE_BUSY (1 << 10)
  138. #define SX_CLEAN (1 << 11)
  139. #define DB_CLEAN (1 << 12)
  140. #define CB_CLEAN (1 << 13)
  141. #define TA_BUSY (1 << 14)
  142. #define VGT_BUSY_NO_DMA (1 << 16)
  143. #define VGT_BUSY (1 << 17)
  144. #define SX_BUSY (1 << 20)
  145. #define SH_BUSY (1 << 21)
  146. #define SPI_BUSY (1 << 22)
  147. #define SC_BUSY (1 << 24)
  148. #define PA_BUSY (1 << 25)
  149. #define DB_BUSY (1 << 26)
  150. #define CP_COHERENCY_BUSY (1 << 28)
  151. #define CP_BUSY (1 << 29)
  152. #define CB_BUSY (1 << 30)
  153. #define GUI_ACTIVE (1 << 31)
  154. #define GRBM_STATUS_SE0 0x8014
  155. #define GRBM_STATUS_SE1 0x8018
  156. #define SE_SX_CLEAN (1 << 0)
  157. #define SE_DB_CLEAN (1 << 1)
  158. #define SE_CB_CLEAN (1 << 2)
  159. #define SE_TA_BUSY (1 << 25)
  160. #define SE_SX_BUSY (1 << 26)
  161. #define SE_SPI_BUSY (1 << 27)
  162. #define SE_SH_BUSY (1 << 28)
  163. #define SE_SC_BUSY (1 << 29)
  164. #define SE_DB_BUSY (1 << 30)
  165. #define SE_CB_BUSY (1 << 31)
  166. /* evergreen */
  167. #define CG_THERMAL_CTRL 0x72c
  168. #define TOFFSET_MASK 0x00003FE0
  169. #define TOFFSET_SHIFT 5
  170. #define CG_MULT_THERMAL_STATUS 0x740
  171. #define ASIC_T(x) ((x) << 16)
  172. #define ASIC_T_MASK 0x07FF0000
  173. #define ASIC_T_SHIFT 16
  174. #define CG_TS0_STATUS 0x760
  175. #define TS0_ADC_DOUT_MASK 0x000003FF
  176. #define TS0_ADC_DOUT_SHIFT 0
  177. /* APU */
  178. #define CG_THERMAL_STATUS 0x678
  179. #define HDP_HOST_PATH_CNTL 0x2C00
  180. #define HDP_NONSURFACE_BASE 0x2C04
  181. #define HDP_NONSURFACE_INFO 0x2C08
  182. #define HDP_NONSURFACE_SIZE 0x2C0C
  183. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  184. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  185. #define HDP_TILING_CONFIG 0x2F3C
  186. #define MC_SHARED_CHMAP 0x2004
  187. #define NOOFCHAN_SHIFT 12
  188. #define NOOFCHAN_MASK 0x00003000
  189. #define MC_SHARED_CHREMAP 0x2008
  190. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  191. #define BLACKOUT_MODE_MASK 0x00000007
  192. #define MC_ARB_RAMCFG 0x2760
  193. #define NOOFBANK_SHIFT 0
  194. #define NOOFBANK_MASK 0x00000003
  195. #define NOOFRANK_SHIFT 2
  196. #define NOOFRANK_MASK 0x00000004
  197. #define NOOFROWS_SHIFT 3
  198. #define NOOFROWS_MASK 0x00000038
  199. #define NOOFCOLS_SHIFT 6
  200. #define NOOFCOLS_MASK 0x000000C0
  201. #define CHANSIZE_SHIFT 8
  202. #define CHANSIZE_MASK 0x00000100
  203. #define BURSTLENGTH_SHIFT 9
  204. #define BURSTLENGTH_MASK 0x00000200
  205. #define CHANSIZE_OVERRIDE (1 << 11)
  206. #define FUS_MC_ARB_RAMCFG 0x2768
  207. #define MC_VM_AGP_TOP 0x2028
  208. #define MC_VM_AGP_BOT 0x202C
  209. #define MC_VM_AGP_BASE 0x2030
  210. #define MC_VM_FB_LOCATION 0x2024
  211. #define MC_FUS_VM_FB_OFFSET 0x2898
  212. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  213. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  214. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  215. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  216. #define ENABLE_L1_TLB (1 << 0)
  217. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  218. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  219. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  220. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  221. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  222. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  223. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  224. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  225. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  226. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  227. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  228. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  229. #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
  230. #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
  231. #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
  232. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  233. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  234. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  235. #define PA_CL_ENHANCE 0x8A14
  236. #define CLIP_VTX_REORDER_ENA (1 << 0)
  237. #define NUM_CLIP_SEQ(x) ((x) << 1)
  238. #define PA_SC_ENHANCE 0x8BF0
  239. #define PA_SC_AA_CONFIG 0x28C04
  240. #define MSAA_NUM_SAMPLES_SHIFT 0
  241. #define MSAA_NUM_SAMPLES_MASK 0x3
  242. #define PA_SC_CLIPRECT_RULE 0x2820C
  243. #define PA_SC_EDGERULE 0x28230
  244. #define PA_SC_FIFO_SIZE 0x8BCC
  245. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  246. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  247. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  248. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  249. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  250. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  251. #define PA_SC_LINE_STIPPLE 0x28A0C
  252. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  253. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  254. #define SCRATCH_REG0 0x8500
  255. #define SCRATCH_REG1 0x8504
  256. #define SCRATCH_REG2 0x8508
  257. #define SCRATCH_REG3 0x850C
  258. #define SCRATCH_REG4 0x8510
  259. #define SCRATCH_REG5 0x8514
  260. #define SCRATCH_REG6 0x8518
  261. #define SCRATCH_REG7 0x851C
  262. #define SCRATCH_UMSK 0x8540
  263. #define SCRATCH_ADDR 0x8544
  264. #define SMX_SAR_CTL0 0xA008
  265. #define SMX_DC_CTL0 0xA020
  266. #define USE_HASH_FUNCTION (1 << 0)
  267. #define NUMBER_OF_SETS(x) ((x) << 1)
  268. #define FLUSH_ALL_ON_EVENT (1 << 10)
  269. #define STALL_ON_EVENT (1 << 11)
  270. #define SMX_EVENT_CTL 0xA02C
  271. #define ES_FLUSH_CTL(x) ((x) << 0)
  272. #define GS_FLUSH_CTL(x) ((x) << 3)
  273. #define ACK_FLUSH_CTL(x) ((x) << 6)
  274. #define SYNC_FLUSH_CTL (1 << 8)
  275. #define SPI_CONFIG_CNTL 0x9100
  276. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  277. #define SPI_CONFIG_CNTL_1 0x913C
  278. #define VTX_DONE_DELAY(x) ((x) << 0)
  279. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  280. #define SPI_INPUT_Z 0x286D8
  281. #define SPI_PS_IN_CONTROL_0 0x286CC
  282. #define NUM_INTERP(x) ((x)<<0)
  283. #define POSITION_ENA (1<<8)
  284. #define POSITION_CENTROID (1<<9)
  285. #define POSITION_ADDR(x) ((x)<<10)
  286. #define PARAM_GEN(x) ((x)<<15)
  287. #define PARAM_GEN_ADDR(x) ((x)<<19)
  288. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  289. #define PERSP_GRADIENT_ENA (1<<28)
  290. #define LINEAR_GRADIENT_ENA (1<<29)
  291. #define POSITION_SAMPLE (1<<30)
  292. #define BARYC_AT_SAMPLE_ENA (1<<31)
  293. #define SQ_CONFIG 0x8C00
  294. #define VC_ENABLE (1 << 0)
  295. #define EXPORT_SRC_C (1 << 1)
  296. #define CS_PRIO(x) ((x) << 18)
  297. #define LS_PRIO(x) ((x) << 20)
  298. #define HS_PRIO(x) ((x) << 22)
  299. #define PS_PRIO(x) ((x) << 24)
  300. #define VS_PRIO(x) ((x) << 26)
  301. #define GS_PRIO(x) ((x) << 28)
  302. #define ES_PRIO(x) ((x) << 30)
  303. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  304. #define NUM_PS_GPRS(x) ((x) << 0)
  305. #define NUM_VS_GPRS(x) ((x) << 16)
  306. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  307. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  308. #define NUM_GS_GPRS(x) ((x) << 0)
  309. #define NUM_ES_GPRS(x) ((x) << 16)
  310. #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
  311. #define NUM_HS_GPRS(x) ((x) << 0)
  312. #define NUM_LS_GPRS(x) ((x) << 16)
  313. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
  314. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
  315. #define SQ_THREAD_RESOURCE_MGMT 0x8C18
  316. #define NUM_PS_THREADS(x) ((x) << 0)
  317. #define NUM_VS_THREADS(x) ((x) << 8)
  318. #define NUM_GS_THREADS(x) ((x) << 16)
  319. #define NUM_ES_THREADS(x) ((x) << 24)
  320. #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
  321. #define NUM_HS_THREADS(x) ((x) << 0)
  322. #define NUM_LS_THREADS(x) ((x) << 8)
  323. #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
  324. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  325. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  326. #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
  327. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  328. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  329. #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
  330. #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
  331. #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
  332. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  333. #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
  334. #define SQ_STATIC_THREAD_MGMT_1 0x8E20
  335. #define SQ_STATIC_THREAD_MGMT_2 0x8E24
  336. #define SQ_STATIC_THREAD_MGMT_3 0x8E28
  337. #define SQ_LDS_RESOURCE_MGMT 0x8E2C
  338. #define SQ_MS_FIFO_SIZES 0x8CF0
  339. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  340. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  341. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  342. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  343. #define SX_DEBUG_1 0x9058
  344. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  345. #define SX_EXPORT_BUFFER_SIZES 0x900C
  346. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  347. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  348. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  349. #define SX_MEMORY_EXPORT_BASE 0x9010
  350. #define SX_MISC 0x28350
  351. #define CB_PERF_CTR0_SEL_0 0x9A20
  352. #define CB_PERF_CTR0_SEL_1 0x9A24
  353. #define CB_PERF_CTR1_SEL_0 0x9A28
  354. #define CB_PERF_CTR1_SEL_1 0x9A2C
  355. #define CB_PERF_CTR2_SEL_0 0x9A30
  356. #define CB_PERF_CTR2_SEL_1 0x9A34
  357. #define CB_PERF_CTR3_SEL_0 0x9A38
  358. #define CB_PERF_CTR3_SEL_1 0x9A3C
  359. #define TA_CNTL_AUX 0x9508
  360. #define DISABLE_CUBE_WRAP (1 << 0)
  361. #define DISABLE_CUBE_ANISO (1 << 1)
  362. #define SYNC_GRADIENT (1 << 24)
  363. #define SYNC_WALKER (1 << 25)
  364. #define SYNC_ALIGNER (1 << 26)
  365. #define TCP_CHAN_STEER_LO 0x960c
  366. #define TCP_CHAN_STEER_HI 0x9610
  367. #define VGT_CACHE_INVALIDATION 0x88C4
  368. #define CACHE_INVALIDATION(x) ((x) << 0)
  369. #define VC_ONLY 0
  370. #define TC_ONLY 1
  371. #define VC_AND_TC 2
  372. #define AUTO_INVLD_EN(x) ((x) << 6)
  373. #define NO_AUTO 0
  374. #define ES_AUTO 1
  375. #define GS_AUTO 2
  376. #define ES_AND_GS_AUTO 3
  377. #define VGT_GS_VERTEX_REUSE 0x88D4
  378. #define VGT_NUM_INSTANCES 0x8974
  379. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  380. #define DEALLOC_DIST_MASK 0x0000007F
  381. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  382. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  383. #define VM_CONTEXT0_CNTL 0x1410
  384. #define ENABLE_CONTEXT (1 << 0)
  385. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  386. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  387. #define VM_CONTEXT1_CNTL 0x1414
  388. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  389. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  390. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  391. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  392. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  393. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  394. #define RESPONSE_TYPE_MASK 0x000000F0
  395. #define RESPONSE_TYPE_SHIFT 4
  396. #define VM_L2_CNTL 0x1400
  397. #define ENABLE_L2_CACHE (1 << 0)
  398. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  399. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  400. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  401. #define VM_L2_CNTL2 0x1404
  402. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  403. #define INVALIDATE_L2_CACHE (1 << 1)
  404. #define VM_L2_CNTL3 0x1408
  405. #define BANK_SELECT(x) ((x) << 0)
  406. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  407. #define VM_L2_STATUS 0x140C
  408. #define L2_BUSY (1 << 0)
  409. #define WAIT_UNTIL 0x8040
  410. #define SRBM_STATUS 0x0E50
  411. #define SRBM_SOFT_RESET 0x0E60
  412. #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
  413. #define SOFT_RESET_BIF (1 << 1)
  414. #define SOFT_RESET_CG (1 << 2)
  415. #define SOFT_RESET_DC (1 << 5)
  416. #define SOFT_RESET_GRBM (1 << 8)
  417. #define SOFT_RESET_HDP (1 << 9)
  418. #define SOFT_RESET_IH (1 << 10)
  419. #define SOFT_RESET_MC (1 << 11)
  420. #define SOFT_RESET_RLC (1 << 13)
  421. #define SOFT_RESET_ROM (1 << 14)
  422. #define SOFT_RESET_SEM (1 << 15)
  423. #define SOFT_RESET_VMC (1 << 17)
  424. #define SOFT_RESET_TST (1 << 21)
  425. #define SOFT_RESET_REGBB (1 << 22)
  426. #define SOFT_RESET_ORB (1 << 23)
  427. /* display watermarks */
  428. #define DC_LB_MEMORY_SPLIT 0x6b0c
  429. #define PRIORITY_A_CNT 0x6b18
  430. #define PRIORITY_MARK_MASK 0x7fff
  431. #define PRIORITY_OFF (1 << 16)
  432. #define PRIORITY_ALWAYS_ON (1 << 20)
  433. #define PRIORITY_B_CNT 0x6b1c
  434. #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
  435. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  436. #define PIPE0_LATENCY_CONTROL 0x0bf4
  437. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  438. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  439. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  440. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  441. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  442. #define IH_RB_CNTL 0x3e00
  443. # define IH_RB_ENABLE (1 << 0)
  444. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  445. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  446. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  447. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  448. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  449. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  450. #define IH_RB_BASE 0x3e04
  451. #define IH_RB_RPTR 0x3e08
  452. #define IH_RB_WPTR 0x3e0c
  453. # define RB_OVERFLOW (1 << 0)
  454. # define WPTR_OFFSET_MASK 0x3fffc
  455. #define IH_RB_WPTR_ADDR_HI 0x3e10
  456. #define IH_RB_WPTR_ADDR_LO 0x3e14
  457. #define IH_CNTL 0x3e18
  458. # define ENABLE_INTR (1 << 0)
  459. # define IH_MC_SWAP(x) ((x) << 1)
  460. # define IH_MC_SWAP_NONE 0
  461. # define IH_MC_SWAP_16BIT 1
  462. # define IH_MC_SWAP_32BIT 2
  463. # define IH_MC_SWAP_64BIT 3
  464. # define RPTR_REARM (1 << 4)
  465. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  466. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  467. #define CP_INT_CNTL 0xc124
  468. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  469. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  470. # define SCRATCH_INT_ENABLE (1 << 25)
  471. # define TIME_STAMP_INT_ENABLE (1 << 26)
  472. # define IB2_INT_ENABLE (1 << 29)
  473. # define IB1_INT_ENABLE (1 << 30)
  474. # define RB_INT_ENABLE (1 << 31)
  475. #define CP_INT_STATUS 0xc128
  476. # define SCRATCH_INT_STAT (1 << 25)
  477. # define TIME_STAMP_INT_STAT (1 << 26)
  478. # define IB2_INT_STAT (1 << 29)
  479. # define IB1_INT_STAT (1 << 30)
  480. # define RB_INT_STAT (1 << 31)
  481. #define GRBM_INT_CNTL 0x8060
  482. # define RDERR_INT_ENABLE (1 << 0)
  483. # define GUI_IDLE_INT_ENABLE (1 << 19)
  484. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  485. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  486. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  487. #define VLINE_STATUS 0x6bb8
  488. # define VLINE_OCCURRED (1 << 0)
  489. # define VLINE_ACK (1 << 4)
  490. # define VLINE_STAT (1 << 12)
  491. # define VLINE_INTERRUPT (1 << 16)
  492. # define VLINE_INTERRUPT_TYPE (1 << 17)
  493. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  494. #define VBLANK_STATUS 0x6bbc
  495. # define VBLANK_OCCURRED (1 << 0)
  496. # define VBLANK_ACK (1 << 4)
  497. # define VBLANK_STAT (1 << 12)
  498. # define VBLANK_INTERRUPT (1 << 16)
  499. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  500. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  501. #define INT_MASK 0x6b40
  502. # define VBLANK_INT_MASK (1 << 0)
  503. # define VLINE_INT_MASK (1 << 4)
  504. #define DISP_INTERRUPT_STATUS 0x60f4
  505. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  506. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  507. # define DC_HPD1_INTERRUPT (1 << 17)
  508. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  509. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  510. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  511. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  512. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  513. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  514. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  515. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  516. # define DC_HPD2_INTERRUPT (1 << 17)
  517. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  518. # define DISP_TIMER_INTERRUPT (1 << 24)
  519. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  520. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  521. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  522. # define DC_HPD3_INTERRUPT (1 << 17)
  523. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  524. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  525. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  526. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  527. # define DC_HPD4_INTERRUPT (1 << 17)
  528. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  529. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  530. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  531. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  532. # define DC_HPD5_INTERRUPT (1 << 17)
  533. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  534. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  535. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  536. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  537. # define DC_HPD6_INTERRUPT (1 << 17)
  538. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  539. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  540. #define GRPH_INT_STATUS 0x6858
  541. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  542. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  543. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  544. #define GRPH_INT_CONTROL 0x685c
  545. # define GRPH_PFLIP_INT_MASK (1 << 0)
  546. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  547. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  548. #define DACB_AUTODETECT_INT_CONTROL 0x67c8
  549. #define DC_HPD1_INT_STATUS 0x601c
  550. #define DC_HPD2_INT_STATUS 0x6028
  551. #define DC_HPD3_INT_STATUS 0x6034
  552. #define DC_HPD4_INT_STATUS 0x6040
  553. #define DC_HPD5_INT_STATUS 0x604c
  554. #define DC_HPD6_INT_STATUS 0x6058
  555. # define DC_HPDx_INT_STATUS (1 << 0)
  556. # define DC_HPDx_SENSE (1 << 1)
  557. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  558. #define DC_HPD1_INT_CONTROL 0x6020
  559. #define DC_HPD2_INT_CONTROL 0x602c
  560. #define DC_HPD3_INT_CONTROL 0x6038
  561. #define DC_HPD4_INT_CONTROL 0x6044
  562. #define DC_HPD5_INT_CONTROL 0x6050
  563. #define DC_HPD6_INT_CONTROL 0x605c
  564. # define DC_HPDx_INT_ACK (1 << 0)
  565. # define DC_HPDx_INT_POLARITY (1 << 8)
  566. # define DC_HPDx_INT_EN (1 << 16)
  567. # define DC_HPDx_RX_INT_ACK (1 << 20)
  568. # define DC_HPDx_RX_INT_EN (1 << 24)
  569. #define DC_HPD1_CONTROL 0x6024
  570. #define DC_HPD2_CONTROL 0x6030
  571. #define DC_HPD3_CONTROL 0x603c
  572. #define DC_HPD4_CONTROL 0x6048
  573. #define DC_HPD5_CONTROL 0x6054
  574. #define DC_HPD6_CONTROL 0x6060
  575. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  576. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  577. # define DC_HPDx_EN (1 << 28)
  578. /* PCIE link stuff */
  579. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  580. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  581. # define LC_LINK_WIDTH_SHIFT 0
  582. # define LC_LINK_WIDTH_MASK 0x7
  583. # define LC_LINK_WIDTH_X0 0
  584. # define LC_LINK_WIDTH_X1 1
  585. # define LC_LINK_WIDTH_X2 2
  586. # define LC_LINK_WIDTH_X4 3
  587. # define LC_LINK_WIDTH_X8 4
  588. # define LC_LINK_WIDTH_X16 6
  589. # define LC_LINK_WIDTH_RD_SHIFT 4
  590. # define LC_LINK_WIDTH_RD_MASK 0x70
  591. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  592. # define LC_RECONFIG_NOW (1 << 8)
  593. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  594. # define LC_RENEGOTIATE_EN (1 << 10)
  595. # define LC_SHORT_RECONFIG_EN (1 << 11)
  596. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  597. # define LC_UPCONFIGURE_DIS (1 << 13)
  598. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  599. # define LC_GEN2_EN_STRAP (1 << 0)
  600. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  601. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  602. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  603. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  604. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  605. # define LC_CURRENT_DATA_RATE (1 << 11)
  606. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  607. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  608. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  609. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  610. #define MM_CFGREGS_CNTL 0x544c
  611. # define MM_WR_TO_CFG_EN (1 << 3)
  612. #define LINK_CNTL2 0x88 /* F0 */
  613. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  614. # define SELECTABLE_DEEMPHASIS (1 << 6)
  615. /*
  616. * PM4
  617. */
  618. #define PACKET_TYPE0 0
  619. #define PACKET_TYPE1 1
  620. #define PACKET_TYPE2 2
  621. #define PACKET_TYPE3 3
  622. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  623. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  624. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  625. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  626. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  627. (((reg) >> 2) & 0xFFFF) | \
  628. ((n) & 0x3FFF) << 16)
  629. #define CP_PACKET2 0x80000000
  630. #define PACKET2_PAD_SHIFT 0
  631. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  632. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  633. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  634. (((op) & 0xFF) << 8) | \
  635. ((n) & 0x3FFF) << 16)
  636. /* Packet 3 types */
  637. #define PACKET3_NOP 0x10
  638. #define PACKET3_SET_BASE 0x11
  639. #define PACKET3_CLEAR_STATE 0x12
  640. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  641. #define PACKET3_DISPATCH_DIRECT 0x15
  642. #define PACKET3_DISPATCH_INDIRECT 0x16
  643. #define PACKET3_INDIRECT_BUFFER_END 0x17
  644. #define PACKET3_MODE_CONTROL 0x18
  645. #define PACKET3_SET_PREDICATION 0x20
  646. #define PACKET3_REG_RMW 0x21
  647. #define PACKET3_COND_EXEC 0x22
  648. #define PACKET3_PRED_EXEC 0x23
  649. #define PACKET3_DRAW_INDIRECT 0x24
  650. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  651. #define PACKET3_INDEX_BASE 0x26
  652. #define PACKET3_DRAW_INDEX_2 0x27
  653. #define PACKET3_CONTEXT_CONTROL 0x28
  654. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  655. #define PACKET3_INDEX_TYPE 0x2A
  656. #define PACKET3_DRAW_INDEX 0x2B
  657. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  658. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  659. #define PACKET3_NUM_INSTANCES 0x2F
  660. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  661. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  662. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  663. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  664. #define PACKET3_MEM_SEMAPHORE 0x39
  665. #define PACKET3_MPEG_INDEX 0x3A
  666. #define PACKET3_COPY_DW 0x3B
  667. #define PACKET3_WAIT_REG_MEM 0x3C
  668. #define PACKET3_MEM_WRITE 0x3D
  669. #define PACKET3_INDIRECT_BUFFER 0x32
  670. #define PACKET3_SURFACE_SYNC 0x43
  671. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  672. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  673. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  674. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  675. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  676. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  677. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  678. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  679. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  680. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  681. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  682. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  683. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  684. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  685. # define PACKET3_TC_ACTION_ENA (1 << 23)
  686. # define PACKET3_VC_ACTION_ENA (1 << 24)
  687. # define PACKET3_CB_ACTION_ENA (1 << 25)
  688. # define PACKET3_DB_ACTION_ENA (1 << 26)
  689. # define PACKET3_SH_ACTION_ENA (1 << 27)
  690. # define PACKET3_SX_ACTION_ENA (1 << 28)
  691. #define PACKET3_ME_INITIALIZE 0x44
  692. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  693. #define PACKET3_COND_WRITE 0x45
  694. #define PACKET3_EVENT_WRITE 0x46
  695. #define PACKET3_EVENT_WRITE_EOP 0x47
  696. #define PACKET3_EVENT_WRITE_EOS 0x48
  697. #define PACKET3_PREAMBLE_CNTL 0x4A
  698. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  699. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  700. #define PACKET3_RB_OFFSET 0x4B
  701. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  702. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  703. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  704. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  705. #define PACKET3_ONE_REG_WRITE 0x57
  706. #define PACKET3_SET_CONFIG_REG 0x68
  707. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  708. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  709. #define PACKET3_SET_CONTEXT_REG 0x69
  710. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  711. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  712. #define PACKET3_SET_ALU_CONST 0x6A
  713. /* alu const buffers only; no reg file */
  714. #define PACKET3_SET_BOOL_CONST 0x6B
  715. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  716. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  717. #define PACKET3_SET_LOOP_CONST 0x6C
  718. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  719. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  720. #define PACKET3_SET_RESOURCE 0x6D
  721. #define PACKET3_SET_RESOURCE_START 0x00030000
  722. #define PACKET3_SET_RESOURCE_END 0x00038000
  723. #define PACKET3_SET_SAMPLER 0x6E
  724. #define PACKET3_SET_SAMPLER_START 0x0003c000
  725. #define PACKET3_SET_SAMPLER_END 0x0003c600
  726. #define PACKET3_SET_CTL_CONST 0x6F
  727. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  728. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  729. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  730. #define PACKET3_SET_ALU_CONST_VS 0x71
  731. #define PACKET3_SET_ALU_CONST_DI 0x72
  732. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  733. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  734. #define PACKET3_SET_APPEND_CNT 0x75
  735. #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
  736. #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
  737. #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  738. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  739. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  740. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  741. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  742. #define VGT_VTX_VECT_EJECT_REG 0x88b0
  743. #define SQ_CONST_MEM_BASE 0x8df8
  744. #define SQ_ESGS_RING_BASE 0x8c40
  745. #define SQ_ESGS_RING_SIZE 0x8c44
  746. #define SQ_GSVS_RING_BASE 0x8c48
  747. #define SQ_GSVS_RING_SIZE 0x8c4c
  748. #define SQ_ESTMP_RING_BASE 0x8c50
  749. #define SQ_ESTMP_RING_SIZE 0x8c54
  750. #define SQ_GSTMP_RING_BASE 0x8c58
  751. #define SQ_GSTMP_RING_SIZE 0x8c5c
  752. #define SQ_VSTMP_RING_BASE 0x8c60
  753. #define SQ_VSTMP_RING_SIZE 0x8c64
  754. #define SQ_PSTMP_RING_BASE 0x8c68
  755. #define SQ_PSTMP_RING_SIZE 0x8c6c
  756. #define SQ_LSTMP_RING_BASE 0x8e10
  757. #define SQ_LSTMP_RING_SIZE 0x8e14
  758. #define SQ_HSTMP_RING_BASE 0x8e18
  759. #define SQ_HSTMP_RING_SIZE 0x8e1c
  760. #define VGT_TF_RING_SIZE 0x8988
  761. #define SQ_ESGS_RING_ITEMSIZE 0x28900
  762. #define SQ_GSVS_RING_ITEMSIZE 0x28904
  763. #define SQ_ESTMP_RING_ITEMSIZE 0x28908
  764. #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
  765. #define SQ_VSTMP_RING_ITEMSIZE 0x28910
  766. #define SQ_PSTMP_RING_ITEMSIZE 0x28914
  767. #define SQ_LSTMP_RING_ITEMSIZE 0x28830
  768. #define SQ_HSTMP_RING_ITEMSIZE 0x28834
  769. #define SQ_GS_VERT_ITEMSIZE 0x2891c
  770. #define SQ_GS_VERT_ITEMSIZE_1 0x28920
  771. #define SQ_GS_VERT_ITEMSIZE_2 0x28924
  772. #define SQ_GS_VERT_ITEMSIZE_3 0x28928
  773. #define SQ_GSVS_RING_OFFSET_1 0x2892c
  774. #define SQ_GSVS_RING_OFFSET_2 0x28930
  775. #define SQ_GSVS_RING_OFFSET_3 0x28934
  776. #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
  777. #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
  778. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  779. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  780. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  781. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  782. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  783. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  784. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  785. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  786. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  787. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  788. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  789. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  790. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  791. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  792. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  793. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  794. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  795. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  796. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  797. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  798. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  799. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  800. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  801. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  802. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  803. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  804. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  805. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  806. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  807. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  808. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  809. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  810. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  811. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  812. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  813. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  814. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  815. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  816. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  817. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  818. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  819. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  820. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  821. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  822. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  823. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  824. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  825. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  826. #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
  827. #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
  828. #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
  829. #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
  830. #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
  831. #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
  832. #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
  833. #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
  834. #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
  835. #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
  836. #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
  837. #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
  838. #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
  839. #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
  840. #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
  841. #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
  842. #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
  843. #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
  844. #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
  845. #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
  846. #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
  847. #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
  848. #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
  849. #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
  850. #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
  851. #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
  852. #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
  853. #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
  854. #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
  855. #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
  856. #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
  857. #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
  858. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  859. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  860. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  861. #define VGT_PRIMITIVE_TYPE 0x8958
  862. #define VGT_INDEX_TYPE 0x895C
  863. #define VGT_NUM_INDICES 0x8970
  864. #define VGT_COMPUTE_DIM_X 0x8990
  865. #define VGT_COMPUTE_DIM_Y 0x8994
  866. #define VGT_COMPUTE_DIM_Z 0x8998
  867. #define VGT_COMPUTE_START_X 0x899C
  868. #define VGT_COMPUTE_START_Y 0x89A0
  869. #define VGT_COMPUTE_START_Z 0x89A4
  870. #define VGT_COMPUTE_INDEX 0x89A8
  871. #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
  872. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  873. #define DB_DEBUG 0x9830
  874. #define DB_DEBUG2 0x9834
  875. #define DB_DEBUG3 0x9838
  876. #define DB_DEBUG4 0x983C
  877. #define DB_WATERMARKS 0x9854
  878. #define DB_DEPTH_CONTROL 0x28800
  879. #define R_028800_DB_DEPTH_CONTROL 0x028800
  880. #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
  881. #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
  882. #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
  883. #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
  884. #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
  885. #define C_028800_Z_ENABLE 0xFFFFFFFD
  886. #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
  887. #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
  888. #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
  889. #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
  890. #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
  891. #define C_028800_ZFUNC 0xFFFFFF8F
  892. #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
  893. #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
  894. #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
  895. #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
  896. #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
  897. #define C_028800_STENCILFUNC 0xFFFFF8FF
  898. #define V_028800_STENCILFUNC_NEVER 0x00000000
  899. #define V_028800_STENCILFUNC_LESS 0x00000001
  900. #define V_028800_STENCILFUNC_EQUAL 0x00000002
  901. #define V_028800_STENCILFUNC_LEQUAL 0x00000003
  902. #define V_028800_STENCILFUNC_GREATER 0x00000004
  903. #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
  904. #define V_028800_STENCILFUNC_GEQUAL 0x00000006
  905. #define V_028800_STENCILFUNC_ALWAYS 0x00000007
  906. #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
  907. #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
  908. #define C_028800_STENCILFAIL 0xFFFFC7FF
  909. #define V_028800_STENCIL_KEEP 0x00000000
  910. #define V_028800_STENCIL_ZERO 0x00000001
  911. #define V_028800_STENCIL_REPLACE 0x00000002
  912. #define V_028800_STENCIL_INCR 0x00000003
  913. #define V_028800_STENCIL_DECR 0x00000004
  914. #define V_028800_STENCIL_INVERT 0x00000005
  915. #define V_028800_STENCIL_INCR_WRAP 0x00000006
  916. #define V_028800_STENCIL_DECR_WRAP 0x00000007
  917. #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
  918. #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
  919. #define C_028800_STENCILZPASS 0xFFFE3FFF
  920. #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
  921. #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
  922. #define C_028800_STENCILZFAIL 0xFFF1FFFF
  923. #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
  924. #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
  925. #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
  926. #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
  927. #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
  928. #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
  929. #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
  930. #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
  931. #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
  932. #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
  933. #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
  934. #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
  935. #define DB_DEPTH_VIEW 0x28008
  936. #define R_028008_DB_DEPTH_VIEW 0x00028008
  937. #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
  938. #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
  939. #define C_028008_SLICE_START 0xFFFFF800
  940. #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  941. #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  942. #define C_028008_SLICE_MAX 0xFF001FFF
  943. #define DB_HTILE_DATA_BASE 0x28014
  944. #define DB_HTILE_SURFACE 0x28abc
  945. #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
  946. #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
  947. #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
  948. #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
  949. #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
  950. #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
  951. #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
  952. #define DB_Z_INFO 0x28040
  953. # define Z_ARRAY_MODE(x) ((x) << 4)
  954. # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
  955. # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
  956. # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
  957. # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  958. # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  959. #define R_028040_DB_Z_INFO 0x028040
  960. #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
  961. #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
  962. #define C_028040_FORMAT 0xFFFFFFFC
  963. #define V_028040_Z_INVALID 0x00000000
  964. #define V_028040_Z_16 0x00000001
  965. #define V_028040_Z_24 0x00000002
  966. #define V_028040_Z_32_FLOAT 0x00000003
  967. #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
  968. #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
  969. #define C_028040_ARRAY_MODE 0xFFFFFF0F
  970. #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
  971. #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
  972. #define C_028040_READ_SIZE 0xEFFFFFFF
  973. #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
  974. #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
  975. #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
  976. #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
  977. #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
  978. #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
  979. #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
  980. #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  981. #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
  982. #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
  983. #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
  984. #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
  985. #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  986. #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
  987. #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  988. #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
  989. #define DB_STENCIL_INFO 0x28044
  990. #define R_028044_DB_STENCIL_INFO 0x028044
  991. #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
  992. #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
  993. #define C_028044_FORMAT 0xFFFFFFFE
  994. #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  995. #define DB_Z_READ_BASE 0x28048
  996. #define DB_STENCIL_READ_BASE 0x2804c
  997. #define DB_Z_WRITE_BASE 0x28050
  998. #define DB_STENCIL_WRITE_BASE 0x28054
  999. #define DB_DEPTH_SIZE 0x28058
  1000. #define R_028058_DB_DEPTH_SIZE 0x028058
  1001. #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
  1002. #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
  1003. #define C_028058_PITCH_TILE_MAX 0xFFFFF800
  1004. #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
  1005. #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
  1006. #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
  1007. #define R_02805C_DB_DEPTH_SLICE 0x02805C
  1008. #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
  1009. #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
  1010. #define C_02805C_SLICE_TILE_MAX 0xFFC00000
  1011. #define SQ_PGM_START_PS 0x28840
  1012. #define SQ_PGM_START_VS 0x2885c
  1013. #define SQ_PGM_START_GS 0x28874
  1014. #define SQ_PGM_START_ES 0x2888c
  1015. #define SQ_PGM_START_FS 0x288a4
  1016. #define SQ_PGM_START_HS 0x288b8
  1017. #define SQ_PGM_START_LS 0x288d0
  1018. #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
  1019. #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
  1020. #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
  1021. #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
  1022. #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
  1023. #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
  1024. #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
  1025. #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
  1026. #define VGT_STRMOUT_CONFIG 0x28b94
  1027. #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
  1028. #define CB_TARGET_MASK 0x28238
  1029. #define CB_SHADER_MASK 0x2823c
  1030. #define GDS_ADDR_BASE 0x28720
  1031. #define CB_IMMED0_BASE 0x28b9c
  1032. #define CB_IMMED1_BASE 0x28ba0
  1033. #define CB_IMMED2_BASE 0x28ba4
  1034. #define CB_IMMED3_BASE 0x28ba8
  1035. #define CB_IMMED4_BASE 0x28bac
  1036. #define CB_IMMED5_BASE 0x28bb0
  1037. #define CB_IMMED6_BASE 0x28bb4
  1038. #define CB_IMMED7_BASE 0x28bb8
  1039. #define CB_IMMED8_BASE 0x28bbc
  1040. #define CB_IMMED9_BASE 0x28bc0
  1041. #define CB_IMMED10_BASE 0x28bc4
  1042. #define CB_IMMED11_BASE 0x28bc8
  1043. /* all 12 CB blocks have these regs */
  1044. #define CB_COLOR0_BASE 0x28c60
  1045. #define CB_COLOR0_PITCH 0x28c64
  1046. #define CB_COLOR0_SLICE 0x28c68
  1047. #define CB_COLOR0_VIEW 0x28c6c
  1048. #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
  1049. #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
  1050. #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1051. #define C_028C6C_SLICE_START 0xFFFFF800
  1052. #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1053. #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1054. #define C_028C6C_SLICE_MAX 0xFF001FFF
  1055. #define R_028C70_CB_COLOR0_INFO 0x028C70
  1056. #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
  1057. #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
  1058. #define C_028C70_ENDIAN 0xFFFFFFFC
  1059. #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
  1060. #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
  1061. #define C_028C70_FORMAT 0xFFFFFF03
  1062. #define V_028C70_COLOR_INVALID 0x00000000
  1063. #define V_028C70_COLOR_8 0x00000001
  1064. #define V_028C70_COLOR_4_4 0x00000002
  1065. #define V_028C70_COLOR_3_3_2 0x00000003
  1066. #define V_028C70_COLOR_16 0x00000005
  1067. #define V_028C70_COLOR_16_FLOAT 0x00000006
  1068. #define V_028C70_COLOR_8_8 0x00000007
  1069. #define V_028C70_COLOR_5_6_5 0x00000008
  1070. #define V_028C70_COLOR_6_5_5 0x00000009
  1071. #define V_028C70_COLOR_1_5_5_5 0x0000000A
  1072. #define V_028C70_COLOR_4_4_4_4 0x0000000B
  1073. #define V_028C70_COLOR_5_5_5_1 0x0000000C
  1074. #define V_028C70_COLOR_32 0x0000000D
  1075. #define V_028C70_COLOR_32_FLOAT 0x0000000E
  1076. #define V_028C70_COLOR_16_16 0x0000000F
  1077. #define V_028C70_COLOR_16_16_FLOAT 0x00000010
  1078. #define V_028C70_COLOR_8_24 0x00000011
  1079. #define V_028C70_COLOR_8_24_FLOAT 0x00000012
  1080. #define V_028C70_COLOR_24_8 0x00000013
  1081. #define V_028C70_COLOR_24_8_FLOAT 0x00000014
  1082. #define V_028C70_COLOR_10_11_11 0x00000015
  1083. #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
  1084. #define V_028C70_COLOR_11_11_10 0x00000017
  1085. #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
  1086. #define V_028C70_COLOR_2_10_10_10 0x00000019
  1087. #define V_028C70_COLOR_8_8_8_8 0x0000001A
  1088. #define V_028C70_COLOR_10_10_10_2 0x0000001B
  1089. #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
  1090. #define V_028C70_COLOR_32_32 0x0000001D
  1091. #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
  1092. #define V_028C70_COLOR_16_16_16_16 0x0000001F
  1093. #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
  1094. #define V_028C70_COLOR_32_32_32_32 0x00000022
  1095. #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
  1096. #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
  1097. #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
  1098. #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
  1099. #define C_028C70_ARRAY_MODE 0xFFFFF0FF
  1100. #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
  1101. #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
  1102. #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
  1103. #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
  1104. #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
  1105. #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
  1106. #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
  1107. #define V_028C70_NUMBER_UNORM 0x00000000
  1108. #define V_028C70_NUMBER_SNORM 0x00000001
  1109. #define V_028C70_NUMBER_USCALED 0x00000002
  1110. #define V_028C70_NUMBER_SSCALED 0x00000003
  1111. #define V_028C70_NUMBER_UINT 0x00000004
  1112. #define V_028C70_NUMBER_SINT 0x00000005
  1113. #define V_028C70_NUMBER_SRGB 0x00000006
  1114. #define V_028C70_NUMBER_FLOAT 0x00000007
  1115. #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
  1116. #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
  1117. #define C_028C70_COMP_SWAP 0xFFFE7FFF
  1118. #define V_028C70_SWAP_STD 0x00000000
  1119. #define V_028C70_SWAP_ALT 0x00000001
  1120. #define V_028C70_SWAP_STD_REV 0x00000002
  1121. #define V_028C70_SWAP_ALT_REV 0x00000003
  1122. #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
  1123. #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
  1124. #define C_028C70_FAST_CLEAR 0xFFFDFFFF
  1125. #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
  1126. #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
  1127. #define C_028C70_COMPRESSION 0xFFF3FFFF
  1128. #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
  1129. #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
  1130. #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
  1131. #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
  1132. #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
  1133. #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
  1134. #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
  1135. #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
  1136. #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
  1137. #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
  1138. #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
  1139. #define C_028C70_ROUND_MODE 0xFFBFFFFF
  1140. #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
  1141. #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
  1142. #define C_028C70_TILE_COMPACT 0xFF7FFFFF
  1143. #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
  1144. #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
  1145. #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
  1146. #define V_028C70_EXPORT_4C_32BPC 0x0
  1147. #define V_028C70_EXPORT_4C_16BPC 0x1
  1148. #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
  1149. #define S_028C70_RAT(x) (((x) & 0x1) << 26)
  1150. #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
  1151. #define C_028C70_RAT 0xFBFFFFFF
  1152. #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
  1153. #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
  1154. #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
  1155. #define CB_COLOR0_INFO 0x28c70
  1156. # define CB_FORMAT(x) ((x) << 2)
  1157. # define CB_ARRAY_MODE(x) ((x) << 8)
  1158. # define ARRAY_LINEAR_GENERAL 0
  1159. # define ARRAY_LINEAR_ALIGNED 1
  1160. # define ARRAY_1D_TILED_THIN1 2
  1161. # define ARRAY_2D_TILED_THIN1 4
  1162. # define CB_SOURCE_FORMAT(x) ((x) << 24)
  1163. # define CB_SF_EXPORT_FULL 0
  1164. # define CB_SF_EXPORT_NORM 1
  1165. #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
  1166. #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
  1167. #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
  1168. #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
  1169. #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
  1170. #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
  1171. #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
  1172. #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
  1173. #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
  1174. #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
  1175. #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  1176. #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
  1177. #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  1178. #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
  1179. #define CB_COLOR0_ATTRIB 0x28c74
  1180. # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
  1181. # define ADDR_SURF_TILE_SPLIT_64B 0
  1182. # define ADDR_SURF_TILE_SPLIT_128B 1
  1183. # define ADDR_SURF_TILE_SPLIT_256B 2
  1184. # define ADDR_SURF_TILE_SPLIT_512B 3
  1185. # define ADDR_SURF_TILE_SPLIT_1KB 4
  1186. # define ADDR_SURF_TILE_SPLIT_2KB 5
  1187. # define ADDR_SURF_TILE_SPLIT_4KB 6
  1188. # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
  1189. # define ADDR_SURF_2_BANK 0
  1190. # define ADDR_SURF_4_BANK 1
  1191. # define ADDR_SURF_8_BANK 2
  1192. # define ADDR_SURF_16_BANK 3
  1193. # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
  1194. # define ADDR_SURF_BANK_WIDTH_1 0
  1195. # define ADDR_SURF_BANK_WIDTH_2 1
  1196. # define ADDR_SURF_BANK_WIDTH_4 2
  1197. # define ADDR_SURF_BANK_WIDTH_8 3
  1198. # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  1199. # define ADDR_SURF_BANK_HEIGHT_1 0
  1200. # define ADDR_SURF_BANK_HEIGHT_2 1
  1201. # define ADDR_SURF_BANK_HEIGHT_4 2
  1202. # define ADDR_SURF_BANK_HEIGHT_8 3
  1203. # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  1204. #define CB_COLOR0_DIM 0x28c78
  1205. /* only CB0-7 blocks have these regs */
  1206. #define CB_COLOR0_CMASK 0x28c7c
  1207. #define CB_COLOR0_CMASK_SLICE 0x28c80
  1208. #define CB_COLOR0_FMASK 0x28c84
  1209. #define CB_COLOR0_FMASK_SLICE 0x28c88
  1210. #define CB_COLOR0_CLEAR_WORD0 0x28c8c
  1211. #define CB_COLOR0_CLEAR_WORD1 0x28c90
  1212. #define CB_COLOR0_CLEAR_WORD2 0x28c94
  1213. #define CB_COLOR0_CLEAR_WORD3 0x28c98
  1214. #define CB_COLOR1_BASE 0x28c9c
  1215. #define CB_COLOR2_BASE 0x28cd8
  1216. #define CB_COLOR3_BASE 0x28d14
  1217. #define CB_COLOR4_BASE 0x28d50
  1218. #define CB_COLOR5_BASE 0x28d8c
  1219. #define CB_COLOR6_BASE 0x28dc8
  1220. #define CB_COLOR7_BASE 0x28e04
  1221. #define CB_COLOR8_BASE 0x28e40
  1222. #define CB_COLOR9_BASE 0x28e5c
  1223. #define CB_COLOR10_BASE 0x28e78
  1224. #define CB_COLOR11_BASE 0x28e94
  1225. #define CB_COLOR1_PITCH 0x28ca0
  1226. #define CB_COLOR2_PITCH 0x28cdc
  1227. #define CB_COLOR3_PITCH 0x28d18
  1228. #define CB_COLOR4_PITCH 0x28d54
  1229. #define CB_COLOR5_PITCH 0x28d90
  1230. #define CB_COLOR6_PITCH 0x28dcc
  1231. #define CB_COLOR7_PITCH 0x28e08
  1232. #define CB_COLOR8_PITCH 0x28e44
  1233. #define CB_COLOR9_PITCH 0x28e60
  1234. #define CB_COLOR10_PITCH 0x28e7c
  1235. #define CB_COLOR11_PITCH 0x28e98
  1236. #define CB_COLOR1_SLICE 0x28ca4
  1237. #define CB_COLOR2_SLICE 0x28ce0
  1238. #define CB_COLOR3_SLICE 0x28d1c
  1239. #define CB_COLOR4_SLICE 0x28d58
  1240. #define CB_COLOR5_SLICE 0x28d94
  1241. #define CB_COLOR6_SLICE 0x28dd0
  1242. #define CB_COLOR7_SLICE 0x28e0c
  1243. #define CB_COLOR8_SLICE 0x28e48
  1244. #define CB_COLOR9_SLICE 0x28e64
  1245. #define CB_COLOR10_SLICE 0x28e80
  1246. #define CB_COLOR11_SLICE 0x28e9c
  1247. #define CB_COLOR1_VIEW 0x28ca8
  1248. #define CB_COLOR2_VIEW 0x28ce4
  1249. #define CB_COLOR3_VIEW 0x28d20
  1250. #define CB_COLOR4_VIEW 0x28d5c
  1251. #define CB_COLOR5_VIEW 0x28d98
  1252. #define CB_COLOR6_VIEW 0x28dd4
  1253. #define CB_COLOR7_VIEW 0x28e10
  1254. #define CB_COLOR8_VIEW 0x28e4c
  1255. #define CB_COLOR9_VIEW 0x28e68
  1256. #define CB_COLOR10_VIEW 0x28e84
  1257. #define CB_COLOR11_VIEW 0x28ea0
  1258. #define CB_COLOR1_INFO 0x28cac
  1259. #define CB_COLOR2_INFO 0x28ce8
  1260. #define CB_COLOR3_INFO 0x28d24
  1261. #define CB_COLOR4_INFO 0x28d60
  1262. #define CB_COLOR5_INFO 0x28d9c
  1263. #define CB_COLOR6_INFO 0x28dd8
  1264. #define CB_COLOR7_INFO 0x28e14
  1265. #define CB_COLOR8_INFO 0x28e50
  1266. #define CB_COLOR9_INFO 0x28e6c
  1267. #define CB_COLOR10_INFO 0x28e88
  1268. #define CB_COLOR11_INFO 0x28ea4
  1269. #define CB_COLOR1_ATTRIB 0x28cb0
  1270. #define CB_COLOR2_ATTRIB 0x28cec
  1271. #define CB_COLOR3_ATTRIB 0x28d28
  1272. #define CB_COLOR4_ATTRIB 0x28d64
  1273. #define CB_COLOR5_ATTRIB 0x28da0
  1274. #define CB_COLOR6_ATTRIB 0x28ddc
  1275. #define CB_COLOR7_ATTRIB 0x28e18
  1276. #define CB_COLOR8_ATTRIB 0x28e54
  1277. #define CB_COLOR9_ATTRIB 0x28e70
  1278. #define CB_COLOR10_ATTRIB 0x28e8c
  1279. #define CB_COLOR11_ATTRIB 0x28ea8
  1280. #define CB_COLOR1_DIM 0x28cb4
  1281. #define CB_COLOR2_DIM 0x28cf0
  1282. #define CB_COLOR3_DIM 0x28d2c
  1283. #define CB_COLOR4_DIM 0x28d68
  1284. #define CB_COLOR5_DIM 0x28da4
  1285. #define CB_COLOR6_DIM 0x28de0
  1286. #define CB_COLOR7_DIM 0x28e1c
  1287. #define CB_COLOR8_DIM 0x28e58
  1288. #define CB_COLOR9_DIM 0x28e74
  1289. #define CB_COLOR10_DIM 0x28e90
  1290. #define CB_COLOR11_DIM 0x28eac
  1291. #define CB_COLOR1_CMASK 0x28cb8
  1292. #define CB_COLOR2_CMASK 0x28cf4
  1293. #define CB_COLOR3_CMASK 0x28d30
  1294. #define CB_COLOR4_CMASK 0x28d6c
  1295. #define CB_COLOR5_CMASK 0x28da8
  1296. #define CB_COLOR6_CMASK 0x28de4
  1297. #define CB_COLOR7_CMASK 0x28e20
  1298. #define CB_COLOR1_CMASK_SLICE 0x28cbc
  1299. #define CB_COLOR2_CMASK_SLICE 0x28cf8
  1300. #define CB_COLOR3_CMASK_SLICE 0x28d34
  1301. #define CB_COLOR4_CMASK_SLICE 0x28d70
  1302. #define CB_COLOR5_CMASK_SLICE 0x28dac
  1303. #define CB_COLOR6_CMASK_SLICE 0x28de8
  1304. #define CB_COLOR7_CMASK_SLICE 0x28e24
  1305. #define CB_COLOR1_FMASK 0x28cc0
  1306. #define CB_COLOR2_FMASK 0x28cfc
  1307. #define CB_COLOR3_FMASK 0x28d38
  1308. #define CB_COLOR4_FMASK 0x28d74
  1309. #define CB_COLOR5_FMASK 0x28db0
  1310. #define CB_COLOR6_FMASK 0x28dec
  1311. #define CB_COLOR7_FMASK 0x28e28
  1312. #define CB_COLOR1_FMASK_SLICE 0x28cc4
  1313. #define CB_COLOR2_FMASK_SLICE 0x28d00
  1314. #define CB_COLOR3_FMASK_SLICE 0x28d3c
  1315. #define CB_COLOR4_FMASK_SLICE 0x28d78
  1316. #define CB_COLOR5_FMASK_SLICE 0x28db4
  1317. #define CB_COLOR6_FMASK_SLICE 0x28df0
  1318. #define CB_COLOR7_FMASK_SLICE 0x28e2c
  1319. #define CB_COLOR1_CLEAR_WORD0 0x28cc8
  1320. #define CB_COLOR2_CLEAR_WORD0 0x28d04
  1321. #define CB_COLOR3_CLEAR_WORD0 0x28d40
  1322. #define CB_COLOR4_CLEAR_WORD0 0x28d7c
  1323. #define CB_COLOR5_CLEAR_WORD0 0x28db8
  1324. #define CB_COLOR6_CLEAR_WORD0 0x28df4
  1325. #define CB_COLOR7_CLEAR_WORD0 0x28e30
  1326. #define CB_COLOR1_CLEAR_WORD1 0x28ccc
  1327. #define CB_COLOR2_CLEAR_WORD1 0x28d08
  1328. #define CB_COLOR3_CLEAR_WORD1 0x28d44
  1329. #define CB_COLOR4_CLEAR_WORD1 0x28d80
  1330. #define CB_COLOR5_CLEAR_WORD1 0x28dbc
  1331. #define CB_COLOR6_CLEAR_WORD1 0x28df8
  1332. #define CB_COLOR7_CLEAR_WORD1 0x28e34
  1333. #define CB_COLOR1_CLEAR_WORD2 0x28cd0
  1334. #define CB_COLOR2_CLEAR_WORD2 0x28d0c
  1335. #define CB_COLOR3_CLEAR_WORD2 0x28d48
  1336. #define CB_COLOR4_CLEAR_WORD2 0x28d84
  1337. #define CB_COLOR5_CLEAR_WORD2 0x28dc0
  1338. #define CB_COLOR6_CLEAR_WORD2 0x28dfc
  1339. #define CB_COLOR7_CLEAR_WORD2 0x28e38
  1340. #define CB_COLOR1_CLEAR_WORD3 0x28cd4
  1341. #define CB_COLOR2_CLEAR_WORD3 0x28d10
  1342. #define CB_COLOR3_CLEAR_WORD3 0x28d4c
  1343. #define CB_COLOR4_CLEAR_WORD3 0x28d88
  1344. #define CB_COLOR5_CLEAR_WORD3 0x28dc4
  1345. #define CB_COLOR6_CLEAR_WORD3 0x28e00
  1346. #define CB_COLOR7_CLEAR_WORD3 0x28e3c
  1347. #define SQ_TEX_RESOURCE_WORD0_0 0x30000
  1348. # define TEX_DIM(x) ((x) << 0)
  1349. # define SQ_TEX_DIM_1D 0
  1350. # define SQ_TEX_DIM_2D 1
  1351. # define SQ_TEX_DIM_3D 2
  1352. # define SQ_TEX_DIM_CUBEMAP 3
  1353. # define SQ_TEX_DIM_1D_ARRAY 4
  1354. # define SQ_TEX_DIM_2D_ARRAY 5
  1355. # define SQ_TEX_DIM_2D_MSAA 6
  1356. # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
  1357. #define SQ_TEX_RESOURCE_WORD1_0 0x30004
  1358. # define TEX_ARRAY_MODE(x) ((x) << 28)
  1359. #define SQ_TEX_RESOURCE_WORD2_0 0x30008
  1360. #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
  1361. #define SQ_TEX_RESOURCE_WORD4_0 0x30010
  1362. # define TEX_DST_SEL_X(x) ((x) << 16)
  1363. # define TEX_DST_SEL_Y(x) ((x) << 19)
  1364. # define TEX_DST_SEL_Z(x) ((x) << 22)
  1365. # define TEX_DST_SEL_W(x) ((x) << 25)
  1366. # define SQ_SEL_X 0
  1367. # define SQ_SEL_Y 1
  1368. # define SQ_SEL_Z 2
  1369. # define SQ_SEL_W 3
  1370. # define SQ_SEL_0 4
  1371. # define SQ_SEL_1 5
  1372. #define SQ_TEX_RESOURCE_WORD5_0 0x30014
  1373. #define SQ_TEX_RESOURCE_WORD6_0 0x30018
  1374. # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
  1375. #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
  1376. # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  1377. # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
  1378. # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  1379. # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
  1380. #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
  1381. #define S_030000_DIM(x) (((x) & 0x7) << 0)
  1382. #define G_030000_DIM(x) (((x) >> 0) & 0x7)
  1383. #define C_030000_DIM 0xFFFFFFF8
  1384. #define V_030000_SQ_TEX_DIM_1D 0x00000000
  1385. #define V_030000_SQ_TEX_DIM_2D 0x00000001
  1386. #define V_030000_SQ_TEX_DIM_3D 0x00000002
  1387. #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
  1388. #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
  1389. #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
  1390. #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
  1391. #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
  1392. #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
  1393. #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
  1394. #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
  1395. #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
  1396. #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
  1397. #define C_030000_PITCH 0xFFFC003F
  1398. #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
  1399. #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
  1400. #define C_030000_TEX_WIDTH 0x0003FFFF
  1401. #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
  1402. #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
  1403. #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
  1404. #define C_030004_TEX_HEIGHT 0xFFFFC000
  1405. #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
  1406. #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
  1407. #define C_030004_TEX_DEPTH 0xF8003FFF
  1408. #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
  1409. #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
  1410. #define C_030004_ARRAY_MODE 0x0FFFFFFF
  1411. #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
  1412. #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  1413. #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  1414. #define C_030008_BASE_ADDRESS 0x00000000
  1415. #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
  1416. #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  1417. #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  1418. #define C_03000C_MIP_ADDRESS 0x00000000
  1419. #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
  1420. #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
  1421. #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
  1422. #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
  1423. #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
  1424. #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
  1425. #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
  1426. #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
  1427. #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
  1428. #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
  1429. #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
  1430. #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
  1431. #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
  1432. #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
  1433. #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
  1434. #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
  1435. #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
  1436. #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
  1437. #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
  1438. #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
  1439. #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
  1440. #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
  1441. #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
  1442. #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
  1443. #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
  1444. #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
  1445. #define V_030010_SRF_MODE_NO_ZERO 0x00000001
  1446. #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
  1447. #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
  1448. #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
  1449. #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
  1450. #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
  1451. #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
  1452. #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
  1453. #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
  1454. #define C_030010_DST_SEL_X 0xFFF8FFFF
  1455. #define V_030010_SQ_SEL_X 0x00000000
  1456. #define V_030010_SQ_SEL_Y 0x00000001
  1457. #define V_030010_SQ_SEL_Z 0x00000002
  1458. #define V_030010_SQ_SEL_W 0x00000003
  1459. #define V_030010_SQ_SEL_0 0x00000004
  1460. #define V_030010_SQ_SEL_1 0x00000005
  1461. #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
  1462. #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
  1463. #define C_030010_DST_SEL_Y 0xFFC7FFFF
  1464. #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
  1465. #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
  1466. #define C_030010_DST_SEL_Z 0xFE3FFFFF
  1467. #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
  1468. #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
  1469. #define C_030010_DST_SEL_W 0xF1FFFFFF
  1470. #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
  1471. #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
  1472. #define C_030010_BASE_LEVEL 0x0FFFFFFF
  1473. #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
  1474. #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
  1475. #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
  1476. #define C_030014_LAST_LEVEL 0xFFFFFFF0
  1477. #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
  1478. #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
  1479. #define C_030014_BASE_ARRAY 0xFFFE000F
  1480. #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
  1481. #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
  1482. #define C_030014_LAST_ARRAY 0xC001FFFF
  1483. #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
  1484. #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
  1485. #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
  1486. #define C_030018_MAX_ANISO 0xFFFFFFF8
  1487. #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
  1488. #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
  1489. #define C_030018_PERF_MODULATION 0xFFFFFFC7
  1490. #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
  1491. #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
  1492. #define C_030018_INTERLACED 0xFFFFFFBF
  1493. #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
  1494. #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
  1495. #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
  1496. #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  1497. #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
  1498. #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
  1499. #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
  1500. #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  1501. #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
  1502. #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
  1503. #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
  1504. #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
  1505. #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
  1506. #define C_03001C_TYPE 0x3FFFFFFF
  1507. #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
  1508. #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
  1509. #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
  1510. #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
  1511. #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
  1512. #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
  1513. #define C_03001C_DATA_FORMAT 0xFFFFFFC0
  1514. #define SQ_VTX_CONSTANT_WORD0_0 0x30000
  1515. #define SQ_VTX_CONSTANT_WORD1_0 0x30004
  1516. #define SQ_VTX_CONSTANT_WORD2_0 0x30008
  1517. # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
  1518. # define SQ_VTXC_STRIDE(x) ((x) << 8)
  1519. # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
  1520. # define SQ_ENDIAN_NONE 0
  1521. # define SQ_ENDIAN_8IN16 1
  1522. # define SQ_ENDIAN_8IN32 2
  1523. #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
  1524. # define SQ_VTCX_SEL_X(x) ((x) << 3)
  1525. # define SQ_VTCX_SEL_Y(x) ((x) << 6)
  1526. # define SQ_VTCX_SEL_Z(x) ((x) << 9)
  1527. # define SQ_VTCX_SEL_W(x) ((x) << 12)
  1528. #define SQ_VTX_CONSTANT_WORD4_0 0x30010
  1529. #define SQ_VTX_CONSTANT_WORD5_0 0x30014
  1530. #define SQ_VTX_CONSTANT_WORD6_0 0x30018
  1531. #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
  1532. #define TD_PS_BORDER_COLOR_INDEX 0xA400
  1533. #define TD_PS_BORDER_COLOR_RED 0xA404
  1534. #define TD_PS_BORDER_COLOR_GREEN 0xA408
  1535. #define TD_PS_BORDER_COLOR_BLUE 0xA40C
  1536. #define TD_PS_BORDER_COLOR_ALPHA 0xA410
  1537. #define TD_VS_BORDER_COLOR_INDEX 0xA414
  1538. #define TD_VS_BORDER_COLOR_RED 0xA418
  1539. #define TD_VS_BORDER_COLOR_GREEN 0xA41C
  1540. #define TD_VS_BORDER_COLOR_BLUE 0xA420
  1541. #define TD_VS_BORDER_COLOR_ALPHA 0xA424
  1542. #define TD_GS_BORDER_COLOR_INDEX 0xA428
  1543. #define TD_GS_BORDER_COLOR_RED 0xA42C
  1544. #define TD_GS_BORDER_COLOR_GREEN 0xA430
  1545. #define TD_GS_BORDER_COLOR_BLUE 0xA434
  1546. #define TD_GS_BORDER_COLOR_ALPHA 0xA438
  1547. #define TD_HS_BORDER_COLOR_INDEX 0xA43C
  1548. #define TD_HS_BORDER_COLOR_RED 0xA440
  1549. #define TD_HS_BORDER_COLOR_GREEN 0xA444
  1550. #define TD_HS_BORDER_COLOR_BLUE 0xA448
  1551. #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
  1552. #define TD_LS_BORDER_COLOR_INDEX 0xA450
  1553. #define TD_LS_BORDER_COLOR_RED 0xA454
  1554. #define TD_LS_BORDER_COLOR_GREEN 0xA458
  1555. #define TD_LS_BORDER_COLOR_BLUE 0xA45C
  1556. #define TD_LS_BORDER_COLOR_ALPHA 0xA460
  1557. #define TD_CS_BORDER_COLOR_INDEX 0xA464
  1558. #define TD_CS_BORDER_COLOR_RED 0xA468
  1559. #define TD_CS_BORDER_COLOR_GREEN 0xA46C
  1560. #define TD_CS_BORDER_COLOR_BLUE 0xA470
  1561. #define TD_CS_BORDER_COLOR_ALPHA 0xA474
  1562. /* cayman 3D regs */
  1563. #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
  1564. #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
  1565. #define CAYMAN_DB_EQAA 0x28804
  1566. #define CAYMAN_DB_DEPTH_INFO 0x2803C
  1567. #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
  1568. #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
  1569. #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
  1570. #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
  1571. /* cayman packet3 addition */
  1572. #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
  1573. #endif