intel_dp.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <linux/export.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "drm_crtc.h"
  33. #include "drm_crtc_helper.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. #include "drm_dp_helper.h"
  38. #define DP_RECEIVER_CAP_SIZE 0xf
  39. #define DP_LINK_STATUS_SIZE 6
  40. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  41. #define DP_LINK_CONFIGURATION_SIZE 9
  42. struct intel_dp {
  43. struct intel_encoder base;
  44. uint32_t output_reg;
  45. uint32_t DP;
  46. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  47. bool has_audio;
  48. enum hdmi_force_audio force_audio;
  49. uint32_t color_range;
  50. int dpms_mode;
  51. uint8_t link_bw;
  52. uint8_t lane_count;
  53. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  54. struct i2c_adapter adapter;
  55. struct i2c_algo_dp_aux_data algo;
  56. bool is_pch_edp;
  57. uint8_t train_set[4];
  58. int panel_power_up_delay;
  59. int panel_power_down_delay;
  60. int panel_power_cycle_delay;
  61. int backlight_on_delay;
  62. int backlight_off_delay;
  63. struct drm_display_mode *panel_fixed_mode; /* for eDP */
  64. struct delayed_work panel_vdd_work;
  65. bool want_panel_vdd;
  66. };
  67. /**
  68. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  69. * @intel_dp: DP struct
  70. *
  71. * If a CPU or PCH DP output is attached to an eDP panel, this function
  72. * will return true, and false otherwise.
  73. */
  74. static bool is_edp(struct intel_dp *intel_dp)
  75. {
  76. return intel_dp->base.type == INTEL_OUTPUT_EDP;
  77. }
  78. /**
  79. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  80. * @intel_dp: DP struct
  81. *
  82. * Returns true if the given DP struct corresponds to a PCH DP port attached
  83. * to an eDP panel, false otherwise. Helpful for determining whether we
  84. * may need FDI resources for a given DP output or not.
  85. */
  86. static bool is_pch_edp(struct intel_dp *intel_dp)
  87. {
  88. return intel_dp->is_pch_edp;
  89. }
  90. /**
  91. * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
  92. * @intel_dp: DP struct
  93. *
  94. * Returns true if the given DP struct corresponds to a CPU eDP port.
  95. */
  96. static bool is_cpu_edp(struct intel_dp *intel_dp)
  97. {
  98. return is_edp(intel_dp) && !is_pch_edp(intel_dp);
  99. }
  100. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  101. {
  102. return container_of(encoder, struct intel_dp, base.base);
  103. }
  104. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  105. {
  106. return container_of(intel_attached_encoder(connector),
  107. struct intel_dp, base);
  108. }
  109. /**
  110. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  111. * @encoder: DRM encoder
  112. *
  113. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  114. * by intel_display.c.
  115. */
  116. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  117. {
  118. struct intel_dp *intel_dp;
  119. if (!encoder)
  120. return false;
  121. intel_dp = enc_to_intel_dp(encoder);
  122. return is_pch_edp(intel_dp);
  123. }
  124. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  125. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  126. static void intel_dp_link_down(struct intel_dp *intel_dp);
  127. void
  128. intel_edp_link_config(struct intel_encoder *intel_encoder,
  129. int *lane_num, int *link_bw)
  130. {
  131. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  132. *lane_num = intel_dp->lane_count;
  133. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  134. *link_bw = 162000;
  135. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  136. *link_bw = 270000;
  137. }
  138. static int
  139. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  140. {
  141. int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
  142. switch (max_lane_count) {
  143. case 1: case 2: case 4:
  144. break;
  145. default:
  146. max_lane_count = 4;
  147. }
  148. return max_lane_count;
  149. }
  150. static int
  151. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  152. {
  153. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  154. switch (max_link_bw) {
  155. case DP_LINK_BW_1_62:
  156. case DP_LINK_BW_2_7:
  157. break;
  158. default:
  159. max_link_bw = DP_LINK_BW_1_62;
  160. break;
  161. }
  162. return max_link_bw;
  163. }
  164. static int
  165. intel_dp_link_clock(uint8_t link_bw)
  166. {
  167. if (link_bw == DP_LINK_BW_2_7)
  168. return 270000;
  169. else
  170. return 162000;
  171. }
  172. /*
  173. * The units on the numbers in the next two are... bizarre. Examples will
  174. * make it clearer; this one parallels an example in the eDP spec.
  175. *
  176. * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
  177. *
  178. * 270000 * 1 * 8 / 10 == 216000
  179. *
  180. * The actual data capacity of that configuration is 2.16Gbit/s, so the
  181. * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
  182. * or equivalently, kilopixels per second - so for 1680x1050R it'd be
  183. * 119000. At 18bpp that's 2142000 kilobits per second.
  184. *
  185. * Thus the strange-looking division by 10 in intel_dp_link_required, to
  186. * get the result in decakilobits instead of kilobits.
  187. */
  188. static int
  189. intel_dp_link_required(int pixel_clock, int bpp)
  190. {
  191. return (pixel_clock * bpp + 9) / 10;
  192. }
  193. static int
  194. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  195. {
  196. return (max_link_clock * max_lanes * 8) / 10;
  197. }
  198. static bool
  199. intel_dp_adjust_dithering(struct intel_dp *intel_dp,
  200. struct drm_display_mode *mode,
  201. struct drm_display_mode *adjusted_mode)
  202. {
  203. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  204. int max_lanes = intel_dp_max_lane_count(intel_dp);
  205. int max_rate, mode_rate;
  206. mode_rate = intel_dp_link_required(mode->clock, 24);
  207. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  208. if (mode_rate > max_rate) {
  209. mode_rate = intel_dp_link_required(mode->clock, 18);
  210. if (mode_rate > max_rate)
  211. return false;
  212. if (adjusted_mode)
  213. adjusted_mode->private_flags
  214. |= INTEL_MODE_DP_FORCE_6BPC;
  215. return true;
  216. }
  217. return true;
  218. }
  219. static int
  220. intel_dp_mode_valid(struct drm_connector *connector,
  221. struct drm_display_mode *mode)
  222. {
  223. struct intel_dp *intel_dp = intel_attached_dp(connector);
  224. if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
  225. if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
  226. return MODE_PANEL;
  227. if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
  228. return MODE_PANEL;
  229. }
  230. if (!intel_dp_adjust_dithering(intel_dp, mode, NULL))
  231. return MODE_CLOCK_HIGH;
  232. if (mode->clock < 10000)
  233. return MODE_CLOCK_LOW;
  234. return MODE_OK;
  235. }
  236. static uint32_t
  237. pack_aux(uint8_t *src, int src_bytes)
  238. {
  239. int i;
  240. uint32_t v = 0;
  241. if (src_bytes > 4)
  242. src_bytes = 4;
  243. for (i = 0; i < src_bytes; i++)
  244. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  245. return v;
  246. }
  247. static void
  248. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  249. {
  250. int i;
  251. if (dst_bytes > 4)
  252. dst_bytes = 4;
  253. for (i = 0; i < dst_bytes; i++)
  254. dst[i] = src >> ((3-i) * 8);
  255. }
  256. /* hrawclock is 1/4 the FSB frequency */
  257. static int
  258. intel_hrawclk(struct drm_device *dev)
  259. {
  260. struct drm_i915_private *dev_priv = dev->dev_private;
  261. uint32_t clkcfg;
  262. clkcfg = I915_READ(CLKCFG);
  263. switch (clkcfg & CLKCFG_FSB_MASK) {
  264. case CLKCFG_FSB_400:
  265. return 100;
  266. case CLKCFG_FSB_533:
  267. return 133;
  268. case CLKCFG_FSB_667:
  269. return 166;
  270. case CLKCFG_FSB_800:
  271. return 200;
  272. case CLKCFG_FSB_1067:
  273. return 266;
  274. case CLKCFG_FSB_1333:
  275. return 333;
  276. /* these two are just a guess; one of them might be right */
  277. case CLKCFG_FSB_1600:
  278. case CLKCFG_FSB_1600_ALT:
  279. return 400;
  280. default:
  281. return 133;
  282. }
  283. }
  284. static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
  285. {
  286. struct drm_device *dev = intel_dp->base.base.dev;
  287. struct drm_i915_private *dev_priv = dev->dev_private;
  288. return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
  289. }
  290. static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
  291. {
  292. struct drm_device *dev = intel_dp->base.base.dev;
  293. struct drm_i915_private *dev_priv = dev->dev_private;
  294. return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
  295. }
  296. static void
  297. intel_dp_check_edp(struct intel_dp *intel_dp)
  298. {
  299. struct drm_device *dev = intel_dp->base.base.dev;
  300. struct drm_i915_private *dev_priv = dev->dev_private;
  301. if (!is_edp(intel_dp))
  302. return;
  303. if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
  304. WARN(1, "eDP powered off while attempting aux channel communication.\n");
  305. DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
  306. I915_READ(PCH_PP_STATUS),
  307. I915_READ(PCH_PP_CONTROL));
  308. }
  309. }
  310. static int
  311. intel_dp_aux_ch(struct intel_dp *intel_dp,
  312. uint8_t *send, int send_bytes,
  313. uint8_t *recv, int recv_size)
  314. {
  315. uint32_t output_reg = intel_dp->output_reg;
  316. struct drm_device *dev = intel_dp->base.base.dev;
  317. struct drm_i915_private *dev_priv = dev->dev_private;
  318. uint32_t ch_ctl = output_reg + 0x10;
  319. uint32_t ch_data = ch_ctl + 4;
  320. int i;
  321. int recv_bytes;
  322. uint32_t status;
  323. uint32_t aux_clock_divider;
  324. int try, precharge;
  325. intel_dp_check_edp(intel_dp);
  326. /* The clock divider is based off the hrawclk,
  327. * and would like to run at 2MHz. So, take the
  328. * hrawclk value and divide by 2 and use that
  329. *
  330. * Note that PCH attached eDP panels should use a 125MHz input
  331. * clock divider.
  332. */
  333. if (is_cpu_edp(intel_dp)) {
  334. if (IS_GEN6(dev) || IS_GEN7(dev))
  335. aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
  336. else
  337. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  338. } else if (HAS_PCH_SPLIT(dev))
  339. aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
  340. else
  341. aux_clock_divider = intel_hrawclk(dev) / 2;
  342. if (IS_GEN6(dev))
  343. precharge = 3;
  344. else
  345. precharge = 5;
  346. /* Try to wait for any previous AUX channel activity */
  347. for (try = 0; try < 3; try++) {
  348. status = I915_READ(ch_ctl);
  349. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  350. break;
  351. msleep(1);
  352. }
  353. if (try == 3) {
  354. WARN(1, "dp_aux_ch not started status 0x%08x\n",
  355. I915_READ(ch_ctl));
  356. return -EBUSY;
  357. }
  358. /* Must try at least 3 times according to DP spec */
  359. for (try = 0; try < 5; try++) {
  360. /* Load the send data into the aux channel data registers */
  361. for (i = 0; i < send_bytes; i += 4)
  362. I915_WRITE(ch_data + i,
  363. pack_aux(send + i, send_bytes - i));
  364. /* Send the command and wait for it to complete */
  365. I915_WRITE(ch_ctl,
  366. DP_AUX_CH_CTL_SEND_BUSY |
  367. DP_AUX_CH_CTL_TIME_OUT_400us |
  368. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  369. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  370. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  371. DP_AUX_CH_CTL_DONE |
  372. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  373. DP_AUX_CH_CTL_RECEIVE_ERROR);
  374. for (;;) {
  375. status = I915_READ(ch_ctl);
  376. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  377. break;
  378. udelay(100);
  379. }
  380. /* Clear done status and any errors */
  381. I915_WRITE(ch_ctl,
  382. status |
  383. DP_AUX_CH_CTL_DONE |
  384. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  385. DP_AUX_CH_CTL_RECEIVE_ERROR);
  386. if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
  387. DP_AUX_CH_CTL_RECEIVE_ERROR))
  388. continue;
  389. if (status & DP_AUX_CH_CTL_DONE)
  390. break;
  391. }
  392. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  393. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  394. return -EBUSY;
  395. }
  396. /* Check for timeout or receive error.
  397. * Timeouts occur when the sink is not connected
  398. */
  399. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  400. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  401. return -EIO;
  402. }
  403. /* Timeouts occur when the device isn't connected, so they're
  404. * "normal" -- don't fill the kernel log with these */
  405. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  406. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  407. return -ETIMEDOUT;
  408. }
  409. /* Unload any bytes sent back from the other side */
  410. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  411. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  412. if (recv_bytes > recv_size)
  413. recv_bytes = recv_size;
  414. for (i = 0; i < recv_bytes; i += 4)
  415. unpack_aux(I915_READ(ch_data + i),
  416. recv + i, recv_bytes - i);
  417. return recv_bytes;
  418. }
  419. /* Write data to the aux channel in native mode */
  420. static int
  421. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  422. uint16_t address, uint8_t *send, int send_bytes)
  423. {
  424. int ret;
  425. uint8_t msg[20];
  426. int msg_bytes;
  427. uint8_t ack;
  428. intel_dp_check_edp(intel_dp);
  429. if (send_bytes > 16)
  430. return -1;
  431. msg[0] = AUX_NATIVE_WRITE << 4;
  432. msg[1] = address >> 8;
  433. msg[2] = address & 0xff;
  434. msg[3] = send_bytes - 1;
  435. memcpy(&msg[4], send, send_bytes);
  436. msg_bytes = send_bytes + 4;
  437. for (;;) {
  438. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  439. if (ret < 0)
  440. return ret;
  441. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  442. break;
  443. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  444. udelay(100);
  445. else
  446. return -EIO;
  447. }
  448. return send_bytes;
  449. }
  450. /* Write a single byte to the aux channel in native mode */
  451. static int
  452. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  453. uint16_t address, uint8_t byte)
  454. {
  455. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  456. }
  457. /* read bytes from a native aux channel */
  458. static int
  459. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  460. uint16_t address, uint8_t *recv, int recv_bytes)
  461. {
  462. uint8_t msg[4];
  463. int msg_bytes;
  464. uint8_t reply[20];
  465. int reply_bytes;
  466. uint8_t ack;
  467. int ret;
  468. intel_dp_check_edp(intel_dp);
  469. msg[0] = AUX_NATIVE_READ << 4;
  470. msg[1] = address >> 8;
  471. msg[2] = address & 0xff;
  472. msg[3] = recv_bytes - 1;
  473. msg_bytes = 4;
  474. reply_bytes = recv_bytes + 1;
  475. for (;;) {
  476. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  477. reply, reply_bytes);
  478. if (ret == 0)
  479. return -EPROTO;
  480. if (ret < 0)
  481. return ret;
  482. ack = reply[0];
  483. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  484. memcpy(recv, reply + 1, ret - 1);
  485. return ret - 1;
  486. }
  487. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  488. udelay(100);
  489. else
  490. return -EIO;
  491. }
  492. }
  493. static int
  494. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  495. uint8_t write_byte, uint8_t *read_byte)
  496. {
  497. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  498. struct intel_dp *intel_dp = container_of(adapter,
  499. struct intel_dp,
  500. adapter);
  501. uint16_t address = algo_data->address;
  502. uint8_t msg[5];
  503. uint8_t reply[2];
  504. unsigned retry;
  505. int msg_bytes;
  506. int reply_bytes;
  507. int ret;
  508. intel_dp_check_edp(intel_dp);
  509. /* Set up the command byte */
  510. if (mode & MODE_I2C_READ)
  511. msg[0] = AUX_I2C_READ << 4;
  512. else
  513. msg[0] = AUX_I2C_WRITE << 4;
  514. if (!(mode & MODE_I2C_STOP))
  515. msg[0] |= AUX_I2C_MOT << 4;
  516. msg[1] = address >> 8;
  517. msg[2] = address;
  518. switch (mode) {
  519. case MODE_I2C_WRITE:
  520. msg[3] = 0;
  521. msg[4] = write_byte;
  522. msg_bytes = 5;
  523. reply_bytes = 1;
  524. break;
  525. case MODE_I2C_READ:
  526. msg[3] = 0;
  527. msg_bytes = 4;
  528. reply_bytes = 2;
  529. break;
  530. default:
  531. msg_bytes = 3;
  532. reply_bytes = 1;
  533. break;
  534. }
  535. for (retry = 0; retry < 5; retry++) {
  536. ret = intel_dp_aux_ch(intel_dp,
  537. msg, msg_bytes,
  538. reply, reply_bytes);
  539. if (ret < 0) {
  540. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  541. return ret;
  542. }
  543. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  544. case AUX_NATIVE_REPLY_ACK:
  545. /* I2C-over-AUX Reply field is only valid
  546. * when paired with AUX ACK.
  547. */
  548. break;
  549. case AUX_NATIVE_REPLY_NACK:
  550. DRM_DEBUG_KMS("aux_ch native nack\n");
  551. return -EREMOTEIO;
  552. case AUX_NATIVE_REPLY_DEFER:
  553. /*
  554. * For now, just give more slack to branch devices. We
  555. * could check the DPCD for I2C bit rate capabilities,
  556. * and if available, adjust the interval. We could also
  557. * be more careful with DP-to-Legacy adapters where a
  558. * long legacy cable may force very low I2C bit rates.
  559. */
  560. if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  561. DP_DWN_STRM_PORT_PRESENT)
  562. usleep_range(500, 600);
  563. else
  564. usleep_range(300, 400);
  565. continue;
  566. default:
  567. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  568. reply[0]);
  569. return -EREMOTEIO;
  570. }
  571. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  572. case AUX_I2C_REPLY_ACK:
  573. if (mode == MODE_I2C_READ) {
  574. *read_byte = reply[1];
  575. }
  576. return reply_bytes - 1;
  577. case AUX_I2C_REPLY_NACK:
  578. DRM_DEBUG_KMS("aux_i2c nack\n");
  579. return -EREMOTEIO;
  580. case AUX_I2C_REPLY_DEFER:
  581. DRM_DEBUG_KMS("aux_i2c defer\n");
  582. udelay(100);
  583. break;
  584. default:
  585. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  586. return -EREMOTEIO;
  587. }
  588. }
  589. DRM_ERROR("too many retries, giving up\n");
  590. return -EREMOTEIO;
  591. }
  592. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
  593. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
  594. static int
  595. intel_dp_i2c_init(struct intel_dp *intel_dp,
  596. struct intel_connector *intel_connector, const char *name)
  597. {
  598. int ret;
  599. DRM_DEBUG_KMS("i2c_init %s\n", name);
  600. intel_dp->algo.running = false;
  601. intel_dp->algo.address = 0;
  602. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  603. memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
  604. intel_dp->adapter.owner = THIS_MODULE;
  605. intel_dp->adapter.class = I2C_CLASS_DDC;
  606. strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  607. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  608. intel_dp->adapter.algo_data = &intel_dp->algo;
  609. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  610. ironlake_edp_panel_vdd_on(intel_dp);
  611. ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
  612. ironlake_edp_panel_vdd_off(intel_dp, false);
  613. return ret;
  614. }
  615. static bool
  616. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  617. struct drm_display_mode *adjusted_mode)
  618. {
  619. struct drm_device *dev = encoder->dev;
  620. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  621. int lane_count, clock;
  622. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  623. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  624. int bpp;
  625. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  626. if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
  627. intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
  628. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  629. mode, adjusted_mode);
  630. /*
  631. * the mode->clock is used to calculate the Data&Link M/N
  632. * of the pipe. For the eDP the fixed clock should be used.
  633. */
  634. mode->clock = intel_dp->panel_fixed_mode->clock;
  635. }
  636. if (!intel_dp_adjust_dithering(intel_dp, mode, adjusted_mode))
  637. return false;
  638. bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
  639. for (clock = 0; clock <= max_clock; clock++) {
  640. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  641. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  642. if (intel_dp_link_required(mode->clock, bpp)
  643. <= link_avail) {
  644. intel_dp->link_bw = bws[clock];
  645. intel_dp->lane_count = lane_count;
  646. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  647. DRM_DEBUG_KMS("Display port link bw %02x lane "
  648. "count %d clock %d\n",
  649. intel_dp->link_bw, intel_dp->lane_count,
  650. adjusted_mode->clock);
  651. return true;
  652. }
  653. }
  654. }
  655. return false;
  656. }
  657. struct intel_dp_m_n {
  658. uint32_t tu;
  659. uint32_t gmch_m;
  660. uint32_t gmch_n;
  661. uint32_t link_m;
  662. uint32_t link_n;
  663. };
  664. static void
  665. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  666. {
  667. while (*num > 0xffffff || *den > 0xffffff) {
  668. *num >>= 1;
  669. *den >>= 1;
  670. }
  671. }
  672. static void
  673. intel_dp_compute_m_n(int bpp,
  674. int nlanes,
  675. int pixel_clock,
  676. int link_clock,
  677. struct intel_dp_m_n *m_n)
  678. {
  679. m_n->tu = 64;
  680. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  681. m_n->gmch_n = link_clock * nlanes;
  682. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  683. m_n->link_m = pixel_clock;
  684. m_n->link_n = link_clock;
  685. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  686. }
  687. void
  688. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  689. struct drm_display_mode *adjusted_mode)
  690. {
  691. struct drm_device *dev = crtc->dev;
  692. struct drm_mode_config *mode_config = &dev->mode_config;
  693. struct drm_encoder *encoder;
  694. struct drm_i915_private *dev_priv = dev->dev_private;
  695. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  696. int lane_count = 4;
  697. struct intel_dp_m_n m_n;
  698. int pipe = intel_crtc->pipe;
  699. /*
  700. * Find the lane count in the intel_encoder private
  701. */
  702. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  703. struct intel_dp *intel_dp;
  704. if (encoder->crtc != crtc)
  705. continue;
  706. intel_dp = enc_to_intel_dp(encoder);
  707. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
  708. intel_dp->base.type == INTEL_OUTPUT_EDP)
  709. {
  710. lane_count = intel_dp->lane_count;
  711. break;
  712. }
  713. }
  714. /*
  715. * Compute the GMCH and Link ratios. The '3' here is
  716. * the number of bytes_per_pixel post-LUT, which we always
  717. * set up for 8-bits of R/G/B, or 3 bytes total.
  718. */
  719. intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
  720. mode->clock, adjusted_mode->clock, &m_n);
  721. if (HAS_PCH_SPLIT(dev)) {
  722. I915_WRITE(TRANSDATA_M1(pipe),
  723. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  724. m_n.gmch_m);
  725. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  726. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  727. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  728. } else {
  729. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  730. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  731. m_n.gmch_m);
  732. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  733. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  734. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  735. }
  736. }
  737. static void ironlake_edp_pll_on(struct drm_encoder *encoder);
  738. static void ironlake_edp_pll_off(struct drm_encoder *encoder);
  739. static void
  740. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  741. struct drm_display_mode *adjusted_mode)
  742. {
  743. struct drm_device *dev = encoder->dev;
  744. struct drm_i915_private *dev_priv = dev->dev_private;
  745. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  746. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  747. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  748. /* Turn on the eDP PLL if needed */
  749. if (is_edp(intel_dp)) {
  750. if (!is_pch_edp(intel_dp))
  751. ironlake_edp_pll_on(encoder);
  752. else
  753. ironlake_edp_pll_off(encoder);
  754. }
  755. /*
  756. * There are four kinds of DP registers:
  757. *
  758. * IBX PCH
  759. * SNB CPU
  760. * IVB CPU
  761. * CPT PCH
  762. *
  763. * IBX PCH and CPU are the same for almost everything,
  764. * except that the CPU DP PLL is configured in this
  765. * register
  766. *
  767. * CPT PCH is quite different, having many bits moved
  768. * to the TRANS_DP_CTL register instead. That
  769. * configuration happens (oddly) in ironlake_pch_enable
  770. */
  771. /* Preserve the BIOS-computed detected bit. This is
  772. * supposed to be read-only.
  773. */
  774. intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
  775. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  776. /* Handle DP bits in common between all three register formats */
  777. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  778. switch (intel_dp->lane_count) {
  779. case 1:
  780. intel_dp->DP |= DP_PORT_WIDTH_1;
  781. break;
  782. case 2:
  783. intel_dp->DP |= DP_PORT_WIDTH_2;
  784. break;
  785. case 4:
  786. intel_dp->DP |= DP_PORT_WIDTH_4;
  787. break;
  788. }
  789. if (intel_dp->has_audio) {
  790. DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
  791. pipe_name(intel_crtc->pipe));
  792. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  793. intel_write_eld(encoder, adjusted_mode);
  794. }
  795. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  796. intel_dp->link_configuration[0] = intel_dp->link_bw;
  797. intel_dp->link_configuration[1] = intel_dp->lane_count;
  798. intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
  799. /*
  800. * Check for DPCD version > 1.1 and enhanced framing support
  801. */
  802. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  803. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  804. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  805. }
  806. /* Split out the IBX/CPU vs CPT settings */
  807. if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
  808. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  809. intel_dp->DP |= DP_SYNC_HS_HIGH;
  810. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  811. intel_dp->DP |= DP_SYNC_VS_HIGH;
  812. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  813. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  814. intel_dp->DP |= DP_ENHANCED_FRAMING;
  815. intel_dp->DP |= intel_crtc->pipe << 29;
  816. /* don't miss out required setting for eDP */
  817. intel_dp->DP |= DP_PLL_ENABLE;
  818. if (adjusted_mode->clock < 200000)
  819. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  820. else
  821. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  822. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  823. intel_dp->DP |= intel_dp->color_range;
  824. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  825. intel_dp->DP |= DP_SYNC_HS_HIGH;
  826. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  827. intel_dp->DP |= DP_SYNC_VS_HIGH;
  828. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  829. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  830. intel_dp->DP |= DP_ENHANCED_FRAMING;
  831. if (intel_crtc->pipe == 1)
  832. intel_dp->DP |= DP_PIPEB_SELECT;
  833. if (is_cpu_edp(intel_dp)) {
  834. /* don't miss out required setting for eDP */
  835. intel_dp->DP |= DP_PLL_ENABLE;
  836. if (adjusted_mode->clock < 200000)
  837. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  838. else
  839. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  840. }
  841. } else {
  842. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  843. }
  844. }
  845. #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  846. #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
  847. #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  848. #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  849. #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
  850. #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  851. static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
  852. u32 mask,
  853. u32 value)
  854. {
  855. struct drm_device *dev = intel_dp->base.base.dev;
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
  858. mask, value,
  859. I915_READ(PCH_PP_STATUS),
  860. I915_READ(PCH_PP_CONTROL));
  861. if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
  862. DRM_ERROR("Panel status timeout: status %08x control %08x\n",
  863. I915_READ(PCH_PP_STATUS),
  864. I915_READ(PCH_PP_CONTROL));
  865. }
  866. }
  867. static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
  868. {
  869. DRM_DEBUG_KMS("Wait for panel power on\n");
  870. ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
  871. }
  872. static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
  873. {
  874. DRM_DEBUG_KMS("Wait for panel power off time\n");
  875. ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
  876. }
  877. static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
  878. {
  879. DRM_DEBUG_KMS("Wait for panel power cycle\n");
  880. ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
  881. }
  882. /* Read the current pp_control value, unlocking the register if it
  883. * is locked
  884. */
  885. static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
  886. {
  887. u32 control = I915_READ(PCH_PP_CONTROL);
  888. control &= ~PANEL_UNLOCK_MASK;
  889. control |= PANEL_UNLOCK_REGS;
  890. return control;
  891. }
  892. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  893. {
  894. struct drm_device *dev = intel_dp->base.base.dev;
  895. struct drm_i915_private *dev_priv = dev->dev_private;
  896. u32 pp;
  897. if (!is_edp(intel_dp))
  898. return;
  899. DRM_DEBUG_KMS("Turn eDP VDD on\n");
  900. WARN(intel_dp->want_panel_vdd,
  901. "eDP VDD already requested on\n");
  902. intel_dp->want_panel_vdd = true;
  903. if (ironlake_edp_have_panel_vdd(intel_dp)) {
  904. DRM_DEBUG_KMS("eDP VDD already on\n");
  905. return;
  906. }
  907. if (!ironlake_edp_have_panel_power(intel_dp))
  908. ironlake_wait_panel_power_cycle(intel_dp);
  909. pp = ironlake_get_pp_control(dev_priv);
  910. pp |= EDP_FORCE_VDD;
  911. I915_WRITE(PCH_PP_CONTROL, pp);
  912. POSTING_READ(PCH_PP_CONTROL);
  913. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  914. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  915. /*
  916. * If the panel wasn't on, delay before accessing aux channel
  917. */
  918. if (!ironlake_edp_have_panel_power(intel_dp)) {
  919. DRM_DEBUG_KMS("eDP was not running\n");
  920. msleep(intel_dp->panel_power_up_delay);
  921. }
  922. }
  923. static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
  924. {
  925. struct drm_device *dev = intel_dp->base.base.dev;
  926. struct drm_i915_private *dev_priv = dev->dev_private;
  927. u32 pp;
  928. if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
  929. pp = ironlake_get_pp_control(dev_priv);
  930. pp &= ~EDP_FORCE_VDD;
  931. I915_WRITE(PCH_PP_CONTROL, pp);
  932. POSTING_READ(PCH_PP_CONTROL);
  933. /* Make sure sequencer is idle before allowing subsequent activity */
  934. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  935. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  936. msleep(intel_dp->panel_power_down_delay);
  937. }
  938. }
  939. static void ironlake_panel_vdd_work(struct work_struct *__work)
  940. {
  941. struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
  942. struct intel_dp, panel_vdd_work);
  943. struct drm_device *dev = intel_dp->base.base.dev;
  944. mutex_lock(&dev->mode_config.mutex);
  945. ironlake_panel_vdd_off_sync(intel_dp);
  946. mutex_unlock(&dev->mode_config.mutex);
  947. }
  948. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
  949. {
  950. if (!is_edp(intel_dp))
  951. return;
  952. DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
  953. WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
  954. intel_dp->want_panel_vdd = false;
  955. if (sync) {
  956. ironlake_panel_vdd_off_sync(intel_dp);
  957. } else {
  958. /*
  959. * Queue the timer to fire a long
  960. * time from now (relative to the power down delay)
  961. * to keep the panel power up across a sequence of operations
  962. */
  963. schedule_delayed_work(&intel_dp->panel_vdd_work,
  964. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  965. }
  966. }
  967. static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
  968. {
  969. struct drm_device *dev = intel_dp->base.base.dev;
  970. struct drm_i915_private *dev_priv = dev->dev_private;
  971. u32 pp;
  972. if (!is_edp(intel_dp))
  973. return;
  974. DRM_DEBUG_KMS("Turn eDP power on\n");
  975. if (ironlake_edp_have_panel_power(intel_dp)) {
  976. DRM_DEBUG_KMS("eDP power already on\n");
  977. return;
  978. }
  979. ironlake_wait_panel_power_cycle(intel_dp);
  980. pp = ironlake_get_pp_control(dev_priv);
  981. if (IS_GEN5(dev)) {
  982. /* ILK workaround: disable reset around power sequence */
  983. pp &= ~PANEL_POWER_RESET;
  984. I915_WRITE(PCH_PP_CONTROL, pp);
  985. POSTING_READ(PCH_PP_CONTROL);
  986. }
  987. pp |= POWER_TARGET_ON;
  988. if (!IS_GEN5(dev))
  989. pp |= PANEL_POWER_RESET;
  990. I915_WRITE(PCH_PP_CONTROL, pp);
  991. POSTING_READ(PCH_PP_CONTROL);
  992. ironlake_wait_panel_on(intel_dp);
  993. if (IS_GEN5(dev)) {
  994. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  995. I915_WRITE(PCH_PP_CONTROL, pp);
  996. POSTING_READ(PCH_PP_CONTROL);
  997. }
  998. }
  999. static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
  1000. {
  1001. struct drm_device *dev = intel_dp->base.base.dev;
  1002. struct drm_i915_private *dev_priv = dev->dev_private;
  1003. u32 pp;
  1004. if (!is_edp(intel_dp))
  1005. return;
  1006. DRM_DEBUG_KMS("Turn eDP power off\n");
  1007. WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
  1008. pp = ironlake_get_pp_control(dev_priv);
  1009. /* We need to switch off panel power _and_ force vdd, for otherwise some
  1010. * panels get very unhappy and cease to work. */
  1011. pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
  1012. I915_WRITE(PCH_PP_CONTROL, pp);
  1013. POSTING_READ(PCH_PP_CONTROL);
  1014. intel_dp->want_panel_vdd = false;
  1015. ironlake_wait_panel_off(intel_dp);
  1016. }
  1017. static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
  1018. {
  1019. struct drm_device *dev = intel_dp->base.base.dev;
  1020. struct drm_i915_private *dev_priv = dev->dev_private;
  1021. u32 pp;
  1022. if (!is_edp(intel_dp))
  1023. return;
  1024. DRM_DEBUG_KMS("\n");
  1025. /*
  1026. * If we enable the backlight right away following a panel power
  1027. * on, we may see slight flicker as the panel syncs with the eDP
  1028. * link. So delay a bit to make sure the image is solid before
  1029. * allowing it to appear.
  1030. */
  1031. msleep(intel_dp->backlight_on_delay);
  1032. pp = ironlake_get_pp_control(dev_priv);
  1033. pp |= EDP_BLC_ENABLE;
  1034. I915_WRITE(PCH_PP_CONTROL, pp);
  1035. POSTING_READ(PCH_PP_CONTROL);
  1036. }
  1037. static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
  1038. {
  1039. struct drm_device *dev = intel_dp->base.base.dev;
  1040. struct drm_i915_private *dev_priv = dev->dev_private;
  1041. u32 pp;
  1042. if (!is_edp(intel_dp))
  1043. return;
  1044. DRM_DEBUG_KMS("\n");
  1045. pp = ironlake_get_pp_control(dev_priv);
  1046. pp &= ~EDP_BLC_ENABLE;
  1047. I915_WRITE(PCH_PP_CONTROL, pp);
  1048. POSTING_READ(PCH_PP_CONTROL);
  1049. msleep(intel_dp->backlight_off_delay);
  1050. }
  1051. static void ironlake_edp_pll_on(struct drm_encoder *encoder)
  1052. {
  1053. struct drm_device *dev = encoder->dev;
  1054. struct drm_i915_private *dev_priv = dev->dev_private;
  1055. u32 dpa_ctl;
  1056. DRM_DEBUG_KMS("\n");
  1057. dpa_ctl = I915_READ(DP_A);
  1058. dpa_ctl |= DP_PLL_ENABLE;
  1059. I915_WRITE(DP_A, dpa_ctl);
  1060. POSTING_READ(DP_A);
  1061. udelay(200);
  1062. }
  1063. static void ironlake_edp_pll_off(struct drm_encoder *encoder)
  1064. {
  1065. struct drm_device *dev = encoder->dev;
  1066. struct drm_i915_private *dev_priv = dev->dev_private;
  1067. u32 dpa_ctl;
  1068. dpa_ctl = I915_READ(DP_A);
  1069. dpa_ctl &= ~DP_PLL_ENABLE;
  1070. I915_WRITE(DP_A, dpa_ctl);
  1071. POSTING_READ(DP_A);
  1072. udelay(200);
  1073. }
  1074. /* If the sink supports it, try to set the power state appropriately */
  1075. static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  1076. {
  1077. int ret, i;
  1078. /* Should have a valid DPCD by this point */
  1079. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  1080. return;
  1081. if (mode != DRM_MODE_DPMS_ON) {
  1082. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  1083. DP_SET_POWER_D3);
  1084. if (ret != 1)
  1085. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  1086. } else {
  1087. /*
  1088. * When turning on, we need to retry for 1ms to give the sink
  1089. * time to wake up.
  1090. */
  1091. for (i = 0; i < 3; i++) {
  1092. ret = intel_dp_aux_native_write_1(intel_dp,
  1093. DP_SET_POWER,
  1094. DP_SET_POWER_D0);
  1095. if (ret == 1)
  1096. break;
  1097. msleep(1);
  1098. }
  1099. }
  1100. }
  1101. static void intel_dp_prepare(struct drm_encoder *encoder)
  1102. {
  1103. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1104. /* Make sure the panel is off before trying to change the mode. But also
  1105. * ensure that we have vdd while we switch off the panel. */
  1106. ironlake_edp_panel_vdd_on(intel_dp);
  1107. ironlake_edp_backlight_off(intel_dp);
  1108. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1109. ironlake_edp_panel_off(intel_dp);
  1110. intel_dp_link_down(intel_dp);
  1111. }
  1112. static void intel_dp_commit(struct drm_encoder *encoder)
  1113. {
  1114. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1115. struct drm_device *dev = encoder->dev;
  1116. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
  1117. ironlake_edp_panel_vdd_on(intel_dp);
  1118. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1119. intel_dp_start_link_train(intel_dp);
  1120. ironlake_edp_panel_on(intel_dp);
  1121. ironlake_edp_panel_vdd_off(intel_dp, true);
  1122. intel_dp_complete_link_train(intel_dp);
  1123. ironlake_edp_backlight_on(intel_dp);
  1124. intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
  1125. if (HAS_PCH_CPT(dev))
  1126. intel_cpt_verify_modeset(dev, intel_crtc->pipe);
  1127. }
  1128. static void
  1129. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  1130. {
  1131. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1132. struct drm_device *dev = encoder->dev;
  1133. struct drm_i915_private *dev_priv = dev->dev_private;
  1134. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  1135. if (mode != DRM_MODE_DPMS_ON) {
  1136. /* Switching the panel off requires vdd. */
  1137. ironlake_edp_panel_vdd_on(intel_dp);
  1138. ironlake_edp_backlight_off(intel_dp);
  1139. intel_dp_sink_dpms(intel_dp, mode);
  1140. ironlake_edp_panel_off(intel_dp);
  1141. intel_dp_link_down(intel_dp);
  1142. if (is_cpu_edp(intel_dp))
  1143. ironlake_edp_pll_off(encoder);
  1144. } else {
  1145. if (is_cpu_edp(intel_dp))
  1146. ironlake_edp_pll_on(encoder);
  1147. ironlake_edp_panel_vdd_on(intel_dp);
  1148. intel_dp_sink_dpms(intel_dp, mode);
  1149. if (!(dp_reg & DP_PORT_EN)) {
  1150. intel_dp_start_link_train(intel_dp);
  1151. ironlake_edp_panel_on(intel_dp);
  1152. ironlake_edp_panel_vdd_off(intel_dp, true);
  1153. intel_dp_complete_link_train(intel_dp);
  1154. } else
  1155. ironlake_edp_panel_vdd_off(intel_dp, false);
  1156. ironlake_edp_backlight_on(intel_dp);
  1157. }
  1158. intel_dp->dpms_mode = mode;
  1159. }
  1160. /*
  1161. * Native read with retry for link status and receiver capability reads for
  1162. * cases where the sink may still be asleep.
  1163. */
  1164. static bool
  1165. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  1166. uint8_t *recv, int recv_bytes)
  1167. {
  1168. int ret, i;
  1169. /*
  1170. * Sinks are *supposed* to come up within 1ms from an off state,
  1171. * but we're also supposed to retry 3 times per the spec.
  1172. */
  1173. for (i = 0; i < 3; i++) {
  1174. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  1175. recv_bytes);
  1176. if (ret == recv_bytes)
  1177. return true;
  1178. msleep(1);
  1179. }
  1180. return false;
  1181. }
  1182. /*
  1183. * Fetch AUX CH registers 0x202 - 0x207 which contain
  1184. * link status information
  1185. */
  1186. static bool
  1187. intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1188. {
  1189. return intel_dp_aux_native_read_retry(intel_dp,
  1190. DP_LANE0_1_STATUS,
  1191. link_status,
  1192. DP_LINK_STATUS_SIZE);
  1193. }
  1194. static uint8_t
  1195. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1196. int r)
  1197. {
  1198. return link_status[r - DP_LANE0_1_STATUS];
  1199. }
  1200. static uint8_t
  1201. intel_get_adjust_request_voltage(uint8_t adjust_request[2],
  1202. int lane)
  1203. {
  1204. int s = ((lane & 1) ?
  1205. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  1206. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  1207. uint8_t l = adjust_request[lane>>1];
  1208. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  1209. }
  1210. static uint8_t
  1211. intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
  1212. int lane)
  1213. {
  1214. int s = ((lane & 1) ?
  1215. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  1216. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  1217. uint8_t l = adjust_request[lane>>1];
  1218. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  1219. }
  1220. #if 0
  1221. static char *voltage_names[] = {
  1222. "0.4V", "0.6V", "0.8V", "1.2V"
  1223. };
  1224. static char *pre_emph_names[] = {
  1225. "0dB", "3.5dB", "6dB", "9.5dB"
  1226. };
  1227. static char *link_train_names[] = {
  1228. "pattern 1", "pattern 2", "idle", "off"
  1229. };
  1230. #endif
  1231. /*
  1232. * These are source-specific values; current Intel hardware supports
  1233. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  1234. */
  1235. static uint8_t
  1236. intel_dp_voltage_max(struct intel_dp *intel_dp)
  1237. {
  1238. struct drm_device *dev = intel_dp->base.base.dev;
  1239. if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
  1240. return DP_TRAIN_VOLTAGE_SWING_800;
  1241. else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
  1242. return DP_TRAIN_VOLTAGE_SWING_1200;
  1243. else
  1244. return DP_TRAIN_VOLTAGE_SWING_800;
  1245. }
  1246. static uint8_t
  1247. intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
  1248. {
  1249. struct drm_device *dev = intel_dp->base.base.dev;
  1250. if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
  1251. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1252. case DP_TRAIN_VOLTAGE_SWING_400:
  1253. return DP_TRAIN_PRE_EMPHASIS_6;
  1254. case DP_TRAIN_VOLTAGE_SWING_600:
  1255. case DP_TRAIN_VOLTAGE_SWING_800:
  1256. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1257. default:
  1258. return DP_TRAIN_PRE_EMPHASIS_0;
  1259. }
  1260. } else {
  1261. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1262. case DP_TRAIN_VOLTAGE_SWING_400:
  1263. return DP_TRAIN_PRE_EMPHASIS_6;
  1264. case DP_TRAIN_VOLTAGE_SWING_600:
  1265. return DP_TRAIN_PRE_EMPHASIS_6;
  1266. case DP_TRAIN_VOLTAGE_SWING_800:
  1267. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1268. case DP_TRAIN_VOLTAGE_SWING_1200:
  1269. default:
  1270. return DP_TRAIN_PRE_EMPHASIS_0;
  1271. }
  1272. }
  1273. }
  1274. static void
  1275. intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1276. {
  1277. uint8_t v = 0;
  1278. uint8_t p = 0;
  1279. int lane;
  1280. uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
  1281. uint8_t voltage_max;
  1282. uint8_t preemph_max;
  1283. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1284. uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
  1285. uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
  1286. if (this_v > v)
  1287. v = this_v;
  1288. if (this_p > p)
  1289. p = this_p;
  1290. }
  1291. voltage_max = intel_dp_voltage_max(intel_dp);
  1292. if (v >= voltage_max)
  1293. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  1294. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  1295. if (p >= preemph_max)
  1296. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1297. for (lane = 0; lane < 4; lane++)
  1298. intel_dp->train_set[lane] = v | p;
  1299. }
  1300. static uint32_t
  1301. intel_dp_signal_levels(uint8_t train_set)
  1302. {
  1303. uint32_t signal_levels = 0;
  1304. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1305. case DP_TRAIN_VOLTAGE_SWING_400:
  1306. default:
  1307. signal_levels |= DP_VOLTAGE_0_4;
  1308. break;
  1309. case DP_TRAIN_VOLTAGE_SWING_600:
  1310. signal_levels |= DP_VOLTAGE_0_6;
  1311. break;
  1312. case DP_TRAIN_VOLTAGE_SWING_800:
  1313. signal_levels |= DP_VOLTAGE_0_8;
  1314. break;
  1315. case DP_TRAIN_VOLTAGE_SWING_1200:
  1316. signal_levels |= DP_VOLTAGE_1_2;
  1317. break;
  1318. }
  1319. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1320. case DP_TRAIN_PRE_EMPHASIS_0:
  1321. default:
  1322. signal_levels |= DP_PRE_EMPHASIS_0;
  1323. break;
  1324. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1325. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1326. break;
  1327. case DP_TRAIN_PRE_EMPHASIS_6:
  1328. signal_levels |= DP_PRE_EMPHASIS_6;
  1329. break;
  1330. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1331. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1332. break;
  1333. }
  1334. return signal_levels;
  1335. }
  1336. /* Gen6's DP voltage swing and pre-emphasis control */
  1337. static uint32_t
  1338. intel_gen6_edp_signal_levels(uint8_t train_set)
  1339. {
  1340. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1341. DP_TRAIN_PRE_EMPHASIS_MASK);
  1342. switch (signal_levels) {
  1343. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1344. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1345. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1346. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1347. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1348. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1349. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1350. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1351. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1352. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1353. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1354. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1355. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1356. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1357. default:
  1358. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1359. "0x%x\n", signal_levels);
  1360. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1361. }
  1362. }
  1363. /* Gen7's DP voltage swing and pre-emphasis control */
  1364. static uint32_t
  1365. intel_gen7_edp_signal_levels(uint8_t train_set)
  1366. {
  1367. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1368. DP_TRAIN_PRE_EMPHASIS_MASK);
  1369. switch (signal_levels) {
  1370. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1371. return EDP_LINK_TRAIN_400MV_0DB_IVB;
  1372. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1373. return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
  1374. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1375. return EDP_LINK_TRAIN_400MV_6DB_IVB;
  1376. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1377. return EDP_LINK_TRAIN_600MV_0DB_IVB;
  1378. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1379. return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
  1380. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1381. return EDP_LINK_TRAIN_800MV_0DB_IVB;
  1382. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1383. return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
  1384. default:
  1385. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1386. "0x%x\n", signal_levels);
  1387. return EDP_LINK_TRAIN_500MV_0DB_IVB;
  1388. }
  1389. }
  1390. static uint8_t
  1391. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1392. int lane)
  1393. {
  1394. int s = (lane & 1) * 4;
  1395. uint8_t l = link_status[lane>>1];
  1396. return (l >> s) & 0xf;
  1397. }
  1398. /* Check for clock recovery is done on all channels */
  1399. static bool
  1400. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  1401. {
  1402. int lane;
  1403. uint8_t lane_status;
  1404. for (lane = 0; lane < lane_count; lane++) {
  1405. lane_status = intel_get_lane_status(link_status, lane);
  1406. if ((lane_status & DP_LANE_CR_DONE) == 0)
  1407. return false;
  1408. }
  1409. return true;
  1410. }
  1411. /* Check to see if channel eq is done on all channels */
  1412. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1413. DP_LANE_CHANNEL_EQ_DONE|\
  1414. DP_LANE_SYMBOL_LOCKED)
  1415. static bool
  1416. intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1417. {
  1418. uint8_t lane_align;
  1419. uint8_t lane_status;
  1420. int lane;
  1421. lane_align = intel_dp_link_status(link_status,
  1422. DP_LANE_ALIGN_STATUS_UPDATED);
  1423. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1424. return false;
  1425. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1426. lane_status = intel_get_lane_status(link_status, lane);
  1427. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1428. return false;
  1429. }
  1430. return true;
  1431. }
  1432. static bool
  1433. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1434. uint32_t dp_reg_value,
  1435. uint8_t dp_train_pat)
  1436. {
  1437. struct drm_device *dev = intel_dp->base.base.dev;
  1438. struct drm_i915_private *dev_priv = dev->dev_private;
  1439. int ret;
  1440. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1441. POSTING_READ(intel_dp->output_reg);
  1442. intel_dp_aux_native_write_1(intel_dp,
  1443. DP_TRAINING_PATTERN_SET,
  1444. dp_train_pat);
  1445. ret = intel_dp_aux_native_write(intel_dp,
  1446. DP_TRAINING_LANE0_SET,
  1447. intel_dp->train_set,
  1448. intel_dp->lane_count);
  1449. if (ret != intel_dp->lane_count)
  1450. return false;
  1451. return true;
  1452. }
  1453. /* Enable corresponding port and start training pattern 1 */
  1454. static void
  1455. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1456. {
  1457. struct drm_device *dev = intel_dp->base.base.dev;
  1458. struct drm_i915_private *dev_priv = dev->dev_private;
  1459. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
  1460. int i;
  1461. uint8_t voltage;
  1462. bool clock_recovery = false;
  1463. int voltage_tries, loop_tries;
  1464. u32 reg;
  1465. uint32_t DP = intel_dp->DP;
  1466. /*
  1467. * On CPT we have to enable the port in training pattern 1, which
  1468. * will happen below in intel_dp_set_link_train. Otherwise, enable
  1469. * the port and wait for it to become active.
  1470. */
  1471. if (!HAS_PCH_CPT(dev)) {
  1472. I915_WRITE(intel_dp->output_reg, intel_dp->DP);
  1473. POSTING_READ(intel_dp->output_reg);
  1474. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1475. }
  1476. /* Write the link configuration data */
  1477. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1478. intel_dp->link_configuration,
  1479. DP_LINK_CONFIGURATION_SIZE);
  1480. DP |= DP_PORT_EN;
  1481. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
  1482. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1483. else
  1484. DP &= ~DP_LINK_TRAIN_MASK;
  1485. memset(intel_dp->train_set, 0, 4);
  1486. voltage = 0xff;
  1487. voltage_tries = 0;
  1488. loop_tries = 0;
  1489. clock_recovery = false;
  1490. for (;;) {
  1491. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1492. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1493. uint32_t signal_levels;
  1494. if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
  1495. signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
  1496. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
  1497. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1498. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1499. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1500. } else {
  1501. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
  1502. DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
  1503. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1504. }
  1505. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
  1506. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  1507. else
  1508. reg = DP | DP_LINK_TRAIN_PAT_1;
  1509. if (!intel_dp_set_link_train(intel_dp, reg,
  1510. DP_TRAINING_PATTERN_1 |
  1511. DP_LINK_SCRAMBLING_DISABLE))
  1512. break;
  1513. /* Set training pattern 1 */
  1514. udelay(100);
  1515. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1516. DRM_ERROR("failed to get link status\n");
  1517. break;
  1518. }
  1519. if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1520. DRM_DEBUG_KMS("clock recovery OK\n");
  1521. clock_recovery = true;
  1522. break;
  1523. }
  1524. /* Check to see if we've tried the max voltage */
  1525. for (i = 0; i < intel_dp->lane_count; i++)
  1526. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1527. break;
  1528. if (i == intel_dp->lane_count) {
  1529. ++loop_tries;
  1530. if (loop_tries == 5) {
  1531. DRM_DEBUG_KMS("too many full retries, give up\n");
  1532. break;
  1533. }
  1534. memset(intel_dp->train_set, 0, 4);
  1535. voltage_tries = 0;
  1536. continue;
  1537. }
  1538. /* Check to see if we've tried the same voltage 5 times */
  1539. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1540. ++voltage_tries;
  1541. if (voltage_tries == 5) {
  1542. DRM_DEBUG_KMS("too many voltage retries, give up\n");
  1543. break;
  1544. }
  1545. } else
  1546. voltage_tries = 0;
  1547. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1548. /* Compute new intel_dp->train_set as requested by target */
  1549. intel_get_adjust_train(intel_dp, link_status);
  1550. }
  1551. intel_dp->DP = DP;
  1552. }
  1553. static void
  1554. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1555. {
  1556. struct drm_device *dev = intel_dp->base.base.dev;
  1557. struct drm_i915_private *dev_priv = dev->dev_private;
  1558. bool channel_eq = false;
  1559. int tries, cr_tries;
  1560. u32 reg;
  1561. uint32_t DP = intel_dp->DP;
  1562. /* channel equalization */
  1563. tries = 0;
  1564. cr_tries = 0;
  1565. channel_eq = false;
  1566. for (;;) {
  1567. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1568. uint32_t signal_levels;
  1569. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1570. if (cr_tries > 5) {
  1571. DRM_ERROR("failed to train DP, aborting\n");
  1572. intel_dp_link_down(intel_dp);
  1573. break;
  1574. }
  1575. if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
  1576. signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
  1577. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
  1578. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1579. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1580. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1581. } else {
  1582. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
  1583. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1584. }
  1585. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
  1586. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  1587. else
  1588. reg = DP | DP_LINK_TRAIN_PAT_2;
  1589. /* channel eq pattern */
  1590. if (!intel_dp_set_link_train(intel_dp, reg,
  1591. DP_TRAINING_PATTERN_2 |
  1592. DP_LINK_SCRAMBLING_DISABLE))
  1593. break;
  1594. udelay(400);
  1595. if (!intel_dp_get_link_status(intel_dp, link_status))
  1596. break;
  1597. /* Make sure clock is still ok */
  1598. if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1599. intel_dp_start_link_train(intel_dp);
  1600. cr_tries++;
  1601. continue;
  1602. }
  1603. if (intel_channel_eq_ok(intel_dp, link_status)) {
  1604. channel_eq = true;
  1605. break;
  1606. }
  1607. /* Try 5 times, then try clock recovery if that fails */
  1608. if (tries > 5) {
  1609. intel_dp_link_down(intel_dp);
  1610. intel_dp_start_link_train(intel_dp);
  1611. tries = 0;
  1612. cr_tries++;
  1613. continue;
  1614. }
  1615. /* Compute new intel_dp->train_set as requested by target */
  1616. intel_get_adjust_train(intel_dp, link_status);
  1617. ++tries;
  1618. }
  1619. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
  1620. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  1621. else
  1622. reg = DP | DP_LINK_TRAIN_OFF;
  1623. I915_WRITE(intel_dp->output_reg, reg);
  1624. POSTING_READ(intel_dp->output_reg);
  1625. intel_dp_aux_native_write_1(intel_dp,
  1626. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  1627. }
  1628. static void
  1629. intel_dp_link_down(struct intel_dp *intel_dp)
  1630. {
  1631. struct drm_device *dev = intel_dp->base.base.dev;
  1632. struct drm_i915_private *dev_priv = dev->dev_private;
  1633. uint32_t DP = intel_dp->DP;
  1634. if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
  1635. return;
  1636. DRM_DEBUG_KMS("\n");
  1637. if (is_edp(intel_dp)) {
  1638. DP &= ~DP_PLL_ENABLE;
  1639. I915_WRITE(intel_dp->output_reg, DP);
  1640. POSTING_READ(intel_dp->output_reg);
  1641. udelay(100);
  1642. }
  1643. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1644. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1645. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1646. } else {
  1647. DP &= ~DP_LINK_TRAIN_MASK;
  1648. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1649. }
  1650. POSTING_READ(intel_dp->output_reg);
  1651. msleep(17);
  1652. if (is_edp(intel_dp)) {
  1653. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp)))
  1654. DP |= DP_LINK_TRAIN_OFF_CPT;
  1655. else
  1656. DP |= DP_LINK_TRAIN_OFF;
  1657. }
  1658. if (!HAS_PCH_CPT(dev) &&
  1659. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1660. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1661. /* Hardware workaround: leaving our transcoder select
  1662. * set to transcoder B while it's off will prevent the
  1663. * corresponding HDMI output on transcoder A.
  1664. *
  1665. * Combine this with another hardware workaround:
  1666. * transcoder select bit can only be cleared while the
  1667. * port is enabled.
  1668. */
  1669. DP &= ~DP_PIPEB_SELECT;
  1670. I915_WRITE(intel_dp->output_reg, DP);
  1671. /* Changes to enable or select take place the vblank
  1672. * after being written.
  1673. */
  1674. if (crtc == NULL) {
  1675. /* We can arrive here never having been attached
  1676. * to a CRTC, for instance, due to inheriting
  1677. * random state from the BIOS.
  1678. *
  1679. * If the pipe is not running, play safe and
  1680. * wait for the clocks to stabilise before
  1681. * continuing.
  1682. */
  1683. POSTING_READ(intel_dp->output_reg);
  1684. msleep(50);
  1685. } else
  1686. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  1687. }
  1688. DP &= ~DP_AUDIO_OUTPUT_ENABLE;
  1689. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1690. POSTING_READ(intel_dp->output_reg);
  1691. msleep(intel_dp->panel_power_down_delay);
  1692. }
  1693. static bool
  1694. intel_dp_get_dpcd(struct intel_dp *intel_dp)
  1695. {
  1696. if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
  1697. sizeof(intel_dp->dpcd)) &&
  1698. (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
  1699. return true;
  1700. }
  1701. return false;
  1702. }
  1703. static bool
  1704. intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
  1705. {
  1706. int ret;
  1707. ret = intel_dp_aux_native_read_retry(intel_dp,
  1708. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1709. sink_irq_vector, 1);
  1710. if (!ret)
  1711. return false;
  1712. return true;
  1713. }
  1714. static void
  1715. intel_dp_handle_test_request(struct intel_dp *intel_dp)
  1716. {
  1717. /* NAK by default */
  1718. intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
  1719. }
  1720. /*
  1721. * According to DP spec
  1722. * 5.1.2:
  1723. * 1. Read DPCD
  1724. * 2. Configure link according to Receiver Capabilities
  1725. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1726. * 4. Check link status on receipt of hot-plug interrupt
  1727. */
  1728. static void
  1729. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1730. {
  1731. u8 sink_irq_vector;
  1732. u8 link_status[DP_LINK_STATUS_SIZE];
  1733. if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
  1734. return;
  1735. if (!intel_dp->base.base.crtc)
  1736. return;
  1737. /* Try to read receiver status if the link appears to be up */
  1738. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1739. intel_dp_link_down(intel_dp);
  1740. return;
  1741. }
  1742. /* Now read the DPCD to see if it's actually running */
  1743. if (!intel_dp_get_dpcd(intel_dp)) {
  1744. intel_dp_link_down(intel_dp);
  1745. return;
  1746. }
  1747. /* Try to read the source of the interrupt */
  1748. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  1749. intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
  1750. /* Clear interrupt source */
  1751. intel_dp_aux_native_write_1(intel_dp,
  1752. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1753. sink_irq_vector);
  1754. if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
  1755. intel_dp_handle_test_request(intel_dp);
  1756. if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
  1757. DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
  1758. }
  1759. if (!intel_channel_eq_ok(intel_dp, link_status)) {
  1760. DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
  1761. drm_get_encoder_name(&intel_dp->base.base));
  1762. intel_dp_start_link_train(intel_dp);
  1763. intel_dp_complete_link_train(intel_dp);
  1764. }
  1765. }
  1766. static enum drm_connector_status
  1767. intel_dp_detect_dpcd(struct intel_dp *intel_dp)
  1768. {
  1769. if (intel_dp_get_dpcd(intel_dp))
  1770. return connector_status_connected;
  1771. return connector_status_disconnected;
  1772. }
  1773. static enum drm_connector_status
  1774. ironlake_dp_detect(struct intel_dp *intel_dp)
  1775. {
  1776. enum drm_connector_status status;
  1777. /* Can't disconnect eDP, but you can close the lid... */
  1778. if (is_edp(intel_dp)) {
  1779. status = intel_panel_detect(intel_dp->base.base.dev);
  1780. if (status == connector_status_unknown)
  1781. status = connector_status_connected;
  1782. return status;
  1783. }
  1784. return intel_dp_detect_dpcd(intel_dp);
  1785. }
  1786. static enum drm_connector_status
  1787. g4x_dp_detect(struct intel_dp *intel_dp)
  1788. {
  1789. struct drm_device *dev = intel_dp->base.base.dev;
  1790. struct drm_i915_private *dev_priv = dev->dev_private;
  1791. uint32_t temp, bit;
  1792. switch (intel_dp->output_reg) {
  1793. case DP_B:
  1794. bit = DPB_HOTPLUG_INT_STATUS;
  1795. break;
  1796. case DP_C:
  1797. bit = DPC_HOTPLUG_INT_STATUS;
  1798. break;
  1799. case DP_D:
  1800. bit = DPD_HOTPLUG_INT_STATUS;
  1801. break;
  1802. default:
  1803. return connector_status_unknown;
  1804. }
  1805. temp = I915_READ(PORT_HOTPLUG_STAT);
  1806. if ((temp & bit) == 0)
  1807. return connector_status_disconnected;
  1808. return intel_dp_detect_dpcd(intel_dp);
  1809. }
  1810. static struct edid *
  1811. intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1812. {
  1813. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1814. struct edid *edid;
  1815. ironlake_edp_panel_vdd_on(intel_dp);
  1816. edid = drm_get_edid(connector, adapter);
  1817. ironlake_edp_panel_vdd_off(intel_dp, false);
  1818. return edid;
  1819. }
  1820. static int
  1821. intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
  1822. {
  1823. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1824. int ret;
  1825. ironlake_edp_panel_vdd_on(intel_dp);
  1826. ret = intel_ddc_get_modes(connector, adapter);
  1827. ironlake_edp_panel_vdd_off(intel_dp, false);
  1828. return ret;
  1829. }
  1830. /**
  1831. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1832. *
  1833. * \return true if DP port is connected.
  1834. * \return false if DP port is disconnected.
  1835. */
  1836. static enum drm_connector_status
  1837. intel_dp_detect(struct drm_connector *connector, bool force)
  1838. {
  1839. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1840. struct drm_device *dev = intel_dp->base.base.dev;
  1841. enum drm_connector_status status;
  1842. struct edid *edid = NULL;
  1843. intel_dp->has_audio = false;
  1844. if (HAS_PCH_SPLIT(dev))
  1845. status = ironlake_dp_detect(intel_dp);
  1846. else
  1847. status = g4x_dp_detect(intel_dp);
  1848. DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
  1849. intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
  1850. intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
  1851. intel_dp->dpcd[6], intel_dp->dpcd[7]);
  1852. if (status != connector_status_connected)
  1853. return status;
  1854. if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
  1855. intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
  1856. } else {
  1857. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  1858. if (edid) {
  1859. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  1860. connector->display_info.raw_edid = NULL;
  1861. kfree(edid);
  1862. }
  1863. }
  1864. return connector_status_connected;
  1865. }
  1866. static int intel_dp_get_modes(struct drm_connector *connector)
  1867. {
  1868. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1869. struct drm_device *dev = intel_dp->base.base.dev;
  1870. struct drm_i915_private *dev_priv = dev->dev_private;
  1871. int ret;
  1872. /* We should parse the EDID data and find out if it has an audio sink
  1873. */
  1874. ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
  1875. if (ret) {
  1876. if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
  1877. struct drm_display_mode *newmode;
  1878. list_for_each_entry(newmode, &connector->probed_modes,
  1879. head) {
  1880. if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
  1881. intel_dp->panel_fixed_mode =
  1882. drm_mode_duplicate(dev, newmode);
  1883. break;
  1884. }
  1885. }
  1886. }
  1887. return ret;
  1888. }
  1889. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1890. if (is_edp(intel_dp)) {
  1891. /* initialize panel mode from VBT if available for eDP */
  1892. if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
  1893. intel_dp->panel_fixed_mode =
  1894. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1895. if (intel_dp->panel_fixed_mode) {
  1896. intel_dp->panel_fixed_mode->type |=
  1897. DRM_MODE_TYPE_PREFERRED;
  1898. }
  1899. }
  1900. if (intel_dp->panel_fixed_mode) {
  1901. struct drm_display_mode *mode;
  1902. mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
  1903. drm_mode_probed_add(connector, mode);
  1904. return 1;
  1905. }
  1906. }
  1907. return 0;
  1908. }
  1909. static bool
  1910. intel_dp_detect_audio(struct drm_connector *connector)
  1911. {
  1912. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1913. struct edid *edid;
  1914. bool has_audio = false;
  1915. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  1916. if (edid) {
  1917. has_audio = drm_detect_monitor_audio(edid);
  1918. connector->display_info.raw_edid = NULL;
  1919. kfree(edid);
  1920. }
  1921. return has_audio;
  1922. }
  1923. static int
  1924. intel_dp_set_property(struct drm_connector *connector,
  1925. struct drm_property *property,
  1926. uint64_t val)
  1927. {
  1928. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1929. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1930. int ret;
  1931. ret = drm_connector_property_set_value(connector, property, val);
  1932. if (ret)
  1933. return ret;
  1934. if (property == dev_priv->force_audio_property) {
  1935. int i = val;
  1936. bool has_audio;
  1937. if (i == intel_dp->force_audio)
  1938. return 0;
  1939. intel_dp->force_audio = i;
  1940. if (i == HDMI_AUDIO_AUTO)
  1941. has_audio = intel_dp_detect_audio(connector);
  1942. else
  1943. has_audio = (i == HDMI_AUDIO_ON);
  1944. if (has_audio == intel_dp->has_audio)
  1945. return 0;
  1946. intel_dp->has_audio = has_audio;
  1947. goto done;
  1948. }
  1949. if (property == dev_priv->broadcast_rgb_property) {
  1950. if (val == !!intel_dp->color_range)
  1951. return 0;
  1952. intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
  1953. goto done;
  1954. }
  1955. return -EINVAL;
  1956. done:
  1957. if (intel_dp->base.base.crtc) {
  1958. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1959. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  1960. crtc->x, crtc->y,
  1961. crtc->fb);
  1962. }
  1963. return 0;
  1964. }
  1965. static void
  1966. intel_dp_destroy(struct drm_connector *connector)
  1967. {
  1968. drm_sysfs_connector_remove(connector);
  1969. drm_connector_cleanup(connector);
  1970. kfree(connector);
  1971. }
  1972. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  1973. {
  1974. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1975. i2c_del_adapter(&intel_dp->adapter);
  1976. drm_encoder_cleanup(encoder);
  1977. if (is_edp(intel_dp)) {
  1978. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  1979. ironlake_panel_vdd_off_sync(intel_dp);
  1980. }
  1981. kfree(intel_dp);
  1982. }
  1983. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1984. .dpms = intel_dp_dpms,
  1985. .mode_fixup = intel_dp_mode_fixup,
  1986. .prepare = intel_dp_prepare,
  1987. .mode_set = intel_dp_mode_set,
  1988. .commit = intel_dp_commit,
  1989. };
  1990. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1991. .dpms = drm_helper_connector_dpms,
  1992. .detect = intel_dp_detect,
  1993. .fill_modes = drm_helper_probe_single_connector_modes,
  1994. .set_property = intel_dp_set_property,
  1995. .destroy = intel_dp_destroy,
  1996. };
  1997. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1998. .get_modes = intel_dp_get_modes,
  1999. .mode_valid = intel_dp_mode_valid,
  2000. .best_encoder = intel_best_encoder,
  2001. };
  2002. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  2003. .destroy = intel_dp_encoder_destroy,
  2004. };
  2005. static void
  2006. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  2007. {
  2008. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  2009. intel_dp_check_link_status(intel_dp);
  2010. }
  2011. /* Return which DP Port should be selected for Transcoder DP control */
  2012. int
  2013. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  2014. {
  2015. struct drm_device *dev = crtc->dev;
  2016. struct drm_mode_config *mode_config = &dev->mode_config;
  2017. struct drm_encoder *encoder;
  2018. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  2019. struct intel_dp *intel_dp;
  2020. if (encoder->crtc != crtc)
  2021. continue;
  2022. intel_dp = enc_to_intel_dp(encoder);
  2023. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
  2024. intel_dp->base.type == INTEL_OUTPUT_EDP)
  2025. return intel_dp->output_reg;
  2026. }
  2027. return -1;
  2028. }
  2029. /* check the VBT to see whether the eDP is on DP-D port */
  2030. bool intel_dpd_is_edp(struct drm_device *dev)
  2031. {
  2032. struct drm_i915_private *dev_priv = dev->dev_private;
  2033. struct child_device_config *p_child;
  2034. int i;
  2035. if (!dev_priv->child_dev_num)
  2036. return false;
  2037. for (i = 0; i < dev_priv->child_dev_num; i++) {
  2038. p_child = dev_priv->child_dev + i;
  2039. if (p_child->dvo_port == PORT_IDPD &&
  2040. p_child->device_type == DEVICE_TYPE_eDP)
  2041. return true;
  2042. }
  2043. return false;
  2044. }
  2045. static void
  2046. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  2047. {
  2048. intel_attach_force_audio_property(connector);
  2049. intel_attach_broadcast_rgb_property(connector);
  2050. }
  2051. void
  2052. intel_dp_init(struct drm_device *dev, int output_reg)
  2053. {
  2054. struct drm_i915_private *dev_priv = dev->dev_private;
  2055. struct drm_connector *connector;
  2056. struct intel_dp *intel_dp;
  2057. struct intel_encoder *intel_encoder;
  2058. struct intel_connector *intel_connector;
  2059. const char *name = NULL;
  2060. int type;
  2061. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  2062. if (!intel_dp)
  2063. return;
  2064. intel_dp->output_reg = output_reg;
  2065. intel_dp->dpms_mode = -1;
  2066. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  2067. if (!intel_connector) {
  2068. kfree(intel_dp);
  2069. return;
  2070. }
  2071. intel_encoder = &intel_dp->base;
  2072. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  2073. if (intel_dpd_is_edp(dev))
  2074. intel_dp->is_pch_edp = true;
  2075. if (output_reg == DP_A || is_pch_edp(intel_dp)) {
  2076. type = DRM_MODE_CONNECTOR_eDP;
  2077. intel_encoder->type = INTEL_OUTPUT_EDP;
  2078. } else {
  2079. type = DRM_MODE_CONNECTOR_DisplayPort;
  2080. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2081. }
  2082. connector = &intel_connector->base;
  2083. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  2084. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  2085. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2086. if (output_reg == DP_B || output_reg == PCH_DP_B)
  2087. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  2088. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  2089. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  2090. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  2091. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  2092. if (is_edp(intel_dp)) {
  2093. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  2094. INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
  2095. ironlake_panel_vdd_work);
  2096. }
  2097. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2098. connector->interlace_allowed = true;
  2099. connector->doublescan_allowed = 0;
  2100. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  2101. DRM_MODE_ENCODER_TMDS);
  2102. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  2103. intel_connector_attach_encoder(intel_connector, intel_encoder);
  2104. drm_sysfs_connector_add(connector);
  2105. /* Set up the DDC bus. */
  2106. switch (output_reg) {
  2107. case DP_A:
  2108. name = "DPDDC-A";
  2109. break;
  2110. case DP_B:
  2111. case PCH_DP_B:
  2112. dev_priv->hotplug_supported_mask |=
  2113. HDMIB_HOTPLUG_INT_STATUS;
  2114. name = "DPDDC-B";
  2115. break;
  2116. case DP_C:
  2117. case PCH_DP_C:
  2118. dev_priv->hotplug_supported_mask |=
  2119. HDMIC_HOTPLUG_INT_STATUS;
  2120. name = "DPDDC-C";
  2121. break;
  2122. case DP_D:
  2123. case PCH_DP_D:
  2124. dev_priv->hotplug_supported_mask |=
  2125. HDMID_HOTPLUG_INT_STATUS;
  2126. name = "DPDDC-D";
  2127. break;
  2128. }
  2129. /* Cache some DPCD data in the eDP case */
  2130. if (is_edp(intel_dp)) {
  2131. bool ret;
  2132. struct edp_power_seq cur, vbt;
  2133. u32 pp_on, pp_off, pp_div;
  2134. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  2135. pp_off = I915_READ(PCH_PP_OFF_DELAYS);
  2136. pp_div = I915_READ(PCH_PP_DIVISOR);
  2137. /* Pull timing values out of registers */
  2138. cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
  2139. PANEL_POWER_UP_DELAY_SHIFT;
  2140. cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
  2141. PANEL_LIGHT_ON_DELAY_SHIFT;
  2142. cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
  2143. PANEL_LIGHT_OFF_DELAY_SHIFT;
  2144. cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
  2145. PANEL_POWER_DOWN_DELAY_SHIFT;
  2146. cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
  2147. PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
  2148. DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2149. cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
  2150. vbt = dev_priv->edp.pps;
  2151. DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2152. vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
  2153. #define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
  2154. intel_dp->panel_power_up_delay = get_delay(t1_t3);
  2155. intel_dp->backlight_on_delay = get_delay(t8);
  2156. intel_dp->backlight_off_delay = get_delay(t9);
  2157. intel_dp->panel_power_down_delay = get_delay(t10);
  2158. intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
  2159. DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
  2160. intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
  2161. intel_dp->panel_power_cycle_delay);
  2162. DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
  2163. intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
  2164. ironlake_edp_panel_vdd_on(intel_dp);
  2165. ret = intel_dp_get_dpcd(intel_dp);
  2166. ironlake_edp_panel_vdd_off(intel_dp, false);
  2167. if (ret) {
  2168. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  2169. dev_priv->no_aux_handshake =
  2170. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  2171. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  2172. } else {
  2173. /* if this fails, presume the device is a ghost */
  2174. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  2175. intel_dp_encoder_destroy(&intel_dp->base.base);
  2176. intel_dp_destroy(&intel_connector->base);
  2177. return;
  2178. }
  2179. }
  2180. intel_dp_i2c_init(intel_dp, intel_connector, name);
  2181. intel_encoder->hot_plug = intel_dp_hot_plug;
  2182. if (is_edp(intel_dp)) {
  2183. dev_priv->int_edp_connector = connector;
  2184. intel_panel_setup_backlight(dev);
  2185. }
  2186. intel_dp_add_properties(intel_dp, connector);
  2187. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  2188. * 0xd. Failure to do so will result in spurious interrupts being
  2189. * generated on the port when a cable is not attached.
  2190. */
  2191. if (IS_G4X(dev) && !IS_GM45(dev)) {
  2192. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  2193. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  2194. }
  2195. }