i915_drv.h 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. /* General customization:
  40. */
  41. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  42. #define DRIVER_NAME "i915"
  43. #define DRIVER_DESC "Intel Graphics"
  44. #define DRIVER_DATE "20080730"
  45. enum pipe {
  46. PIPE_A = 0,
  47. PIPE_B,
  48. PIPE_C,
  49. I915_MAX_PIPES
  50. };
  51. #define pipe_name(p) ((p) + 'A')
  52. enum plane {
  53. PLANE_A = 0,
  54. PLANE_B,
  55. PLANE_C,
  56. };
  57. #define plane_name(p) ((p) + 'A')
  58. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  59. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  60. /* Interface history:
  61. *
  62. * 1.1: Original.
  63. * 1.2: Add Power Management
  64. * 1.3: Add vblank support
  65. * 1.4: Fix cmdbuffer path, add heap destroy
  66. * 1.5: Add vblank pipe configuration
  67. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  68. * - Support vertical blank on secondary display pipe
  69. */
  70. #define DRIVER_MAJOR 1
  71. #define DRIVER_MINOR 6
  72. #define DRIVER_PATCHLEVEL 0
  73. #define WATCH_COHERENCY 0
  74. #define WATCH_LISTS 0
  75. #define I915_GEM_PHYS_CURSOR_0 1
  76. #define I915_GEM_PHYS_CURSOR_1 2
  77. #define I915_GEM_PHYS_OVERLAY_REGS 3
  78. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  79. struct drm_i915_gem_phys_object {
  80. int id;
  81. struct page **page_list;
  82. drm_dma_handle_t *handle;
  83. struct drm_i915_gem_object *cur_obj;
  84. };
  85. struct mem_block {
  86. struct mem_block *next;
  87. struct mem_block *prev;
  88. int start;
  89. int size;
  90. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  91. };
  92. struct opregion_header;
  93. struct opregion_acpi;
  94. struct opregion_swsci;
  95. struct opregion_asle;
  96. struct drm_i915_private;
  97. struct intel_opregion {
  98. struct opregion_header *header;
  99. struct opregion_acpi *acpi;
  100. struct opregion_swsci *swsci;
  101. struct opregion_asle *asle;
  102. void *vbt;
  103. u32 __iomem *lid_state;
  104. };
  105. #define OPREGION_SIZE (8*1024)
  106. struct intel_overlay;
  107. struct intel_overlay_error_state;
  108. struct drm_i915_master_private {
  109. drm_local_map_t *sarea;
  110. struct _drm_i915_sarea *sarea_priv;
  111. };
  112. #define I915_FENCE_REG_NONE -1
  113. #define I915_MAX_NUM_FENCES 16
  114. /* 16 fences + sign bit for FENCE_REG_NONE */
  115. #define I915_MAX_NUM_FENCE_BITS 5
  116. struct drm_i915_fence_reg {
  117. struct list_head lru_list;
  118. struct drm_i915_gem_object *obj;
  119. uint32_t setup_seqno;
  120. int pin_count;
  121. };
  122. struct sdvo_device_mapping {
  123. u8 initialized;
  124. u8 dvo_port;
  125. u8 slave_addr;
  126. u8 dvo_wiring;
  127. u8 i2c_pin;
  128. u8 ddc_pin;
  129. };
  130. struct intel_display_error_state;
  131. struct drm_i915_error_state {
  132. u32 eir;
  133. u32 pgtbl_er;
  134. u32 pipestat[I915_MAX_PIPES];
  135. u32 tail[I915_NUM_RINGS];
  136. u32 head[I915_NUM_RINGS];
  137. u32 ipeir[I915_NUM_RINGS];
  138. u32 ipehr[I915_NUM_RINGS];
  139. u32 instdone[I915_NUM_RINGS];
  140. u32 acthd[I915_NUM_RINGS];
  141. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  142. /* our own tracking of ring head and tail */
  143. u32 cpu_ring_head[I915_NUM_RINGS];
  144. u32 cpu_ring_tail[I915_NUM_RINGS];
  145. u32 error; /* gen6+ */
  146. u32 instpm[I915_NUM_RINGS];
  147. u32 instps[I915_NUM_RINGS];
  148. u32 instdone1;
  149. u32 seqno[I915_NUM_RINGS];
  150. u64 bbaddr;
  151. u32 fault_reg[I915_NUM_RINGS];
  152. u32 done_reg;
  153. u32 faddr[I915_NUM_RINGS];
  154. u64 fence[I915_MAX_NUM_FENCES];
  155. struct timeval time;
  156. struct drm_i915_error_ring {
  157. struct drm_i915_error_object {
  158. int page_count;
  159. u32 gtt_offset;
  160. u32 *pages[0];
  161. } *ringbuffer, *batchbuffer;
  162. struct drm_i915_error_request {
  163. long jiffies;
  164. u32 seqno;
  165. u32 tail;
  166. } *requests;
  167. int num_requests;
  168. } ring[I915_NUM_RINGS];
  169. struct drm_i915_error_buffer {
  170. u32 size;
  171. u32 name;
  172. u32 seqno;
  173. u32 gtt_offset;
  174. u32 read_domains;
  175. u32 write_domain;
  176. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  177. s32 pinned:2;
  178. u32 tiling:2;
  179. u32 dirty:1;
  180. u32 purgeable:1;
  181. s32 ring:4;
  182. u32 cache_level:2;
  183. } *active_bo, *pinned_bo;
  184. u32 active_bo_count, pinned_bo_count;
  185. struct intel_overlay_error_state *overlay;
  186. struct intel_display_error_state *display;
  187. };
  188. struct drm_i915_display_funcs {
  189. void (*dpms)(struct drm_crtc *crtc, int mode);
  190. bool (*fbc_enabled)(struct drm_device *dev);
  191. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  192. void (*disable_fbc)(struct drm_device *dev);
  193. int (*get_display_clock_speed)(struct drm_device *dev);
  194. int (*get_fifo_size)(struct drm_device *dev, int plane);
  195. void (*update_wm)(struct drm_device *dev);
  196. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  197. uint32_t sprite_width, int pixel_size);
  198. int (*crtc_mode_set)(struct drm_crtc *crtc,
  199. struct drm_display_mode *mode,
  200. struct drm_display_mode *adjusted_mode,
  201. int x, int y,
  202. struct drm_framebuffer *old_fb);
  203. void (*write_eld)(struct drm_connector *connector,
  204. struct drm_crtc *crtc);
  205. void (*fdi_link_train)(struct drm_crtc *crtc);
  206. void (*init_clock_gating)(struct drm_device *dev);
  207. void (*init_pch_clock_gating)(struct drm_device *dev);
  208. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  209. struct drm_framebuffer *fb,
  210. struct drm_i915_gem_object *obj);
  211. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  212. int x, int y);
  213. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  214. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  215. /* clock updates for mode set */
  216. /* cursor updates */
  217. /* render clock increase/decrease */
  218. /* display clock increase/decrease */
  219. /* pll clock increase/decrease */
  220. };
  221. struct intel_device_info {
  222. u8 gen;
  223. u8 is_mobile:1;
  224. u8 is_i85x:1;
  225. u8 is_i915g:1;
  226. u8 is_i945gm:1;
  227. u8 is_g33:1;
  228. u8 need_gfx_hws:1;
  229. u8 is_g4x:1;
  230. u8 is_pineview:1;
  231. u8 is_broadwater:1;
  232. u8 is_crestline:1;
  233. u8 is_ivybridge:1;
  234. u8 has_force_wake:1;
  235. u8 has_fbc:1;
  236. u8 has_pipe_cxsr:1;
  237. u8 has_hotplug:1;
  238. u8 cursor_needs_physical:1;
  239. u8 has_overlay:1;
  240. u8 overlay_needs_physical:1;
  241. u8 supports_tv:1;
  242. u8 has_bsd_ring:1;
  243. u8 has_blt_ring:1;
  244. u8 has_llc:1;
  245. };
  246. #define I915_PPGTT_PD_ENTRIES 512
  247. #define I915_PPGTT_PT_ENTRIES 1024
  248. struct i915_hw_ppgtt {
  249. unsigned num_pd_entries;
  250. struct page **pt_pages;
  251. uint32_t pd_offset;
  252. dma_addr_t *pt_dma_addr;
  253. dma_addr_t scratch_page_dma_addr;
  254. };
  255. enum no_fbc_reason {
  256. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  257. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  258. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  259. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  260. FBC_BAD_PLANE, /* fbc not supported on plane */
  261. FBC_NOT_TILED, /* buffer not tiled */
  262. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  263. FBC_MODULE_PARAM,
  264. };
  265. enum intel_pch {
  266. PCH_IBX, /* Ibexpeak PCH */
  267. PCH_CPT, /* Cougarpoint PCH */
  268. };
  269. #define QUIRK_PIPEA_FORCE (1<<0)
  270. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  271. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  272. #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
  273. struct intel_fbdev;
  274. struct intel_fbc_work;
  275. struct intel_gmbus {
  276. struct i2c_adapter adapter;
  277. bool force_bit;
  278. bool has_gpio;
  279. u32 reg0;
  280. u32 gpio_reg;
  281. struct i2c_algo_bit_data bit_algo;
  282. struct drm_i915_private *dev_priv;
  283. };
  284. typedef struct drm_i915_private {
  285. struct drm_device *dev;
  286. const struct intel_device_info *info;
  287. int has_gem;
  288. int relative_constants_mode;
  289. void __iomem *regs;
  290. /** gt_fifo_count and the subsequent register write are synchronized
  291. * with dev->struct_mutex. */
  292. unsigned gt_fifo_count;
  293. /** forcewake_count is protected by gt_lock */
  294. unsigned forcewake_count;
  295. /** gt_lock is also taken in irq contexts. */
  296. struct spinlock gt_lock;
  297. struct intel_gmbus *gmbus;
  298. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  299. * controller on different i2c buses. */
  300. struct mutex gmbus_mutex;
  301. struct pci_dev *bridge_dev;
  302. struct intel_ring_buffer ring[I915_NUM_RINGS];
  303. uint32_t next_seqno;
  304. drm_dma_handle_t *status_page_dmah;
  305. uint32_t counter;
  306. drm_local_map_t hws_map;
  307. struct drm_i915_gem_object *pwrctx;
  308. struct drm_i915_gem_object *renderctx;
  309. struct resource mch_res;
  310. unsigned int cpp;
  311. int back_offset;
  312. int front_offset;
  313. int current_page;
  314. int page_flipping;
  315. atomic_t irq_received;
  316. /* protects the irq masks */
  317. spinlock_t irq_lock;
  318. /** Cached value of IMR to avoid reads in updating the bitfield */
  319. u32 pipestat[2];
  320. u32 irq_mask;
  321. u32 gt_irq_mask;
  322. u32 pch_irq_mask;
  323. u32 hotplug_supported_mask;
  324. struct work_struct hotplug_work;
  325. int tex_lru_log_granularity;
  326. int allow_batchbuffer;
  327. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  328. int vblank_pipe;
  329. int num_pipe;
  330. /* For hangcheck timer */
  331. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  332. struct timer_list hangcheck_timer;
  333. int hangcheck_count;
  334. uint32_t last_acthd;
  335. uint32_t last_acthd_bsd;
  336. uint32_t last_acthd_blt;
  337. uint32_t last_instdone;
  338. uint32_t last_instdone1;
  339. unsigned long cfb_size;
  340. unsigned int cfb_fb;
  341. enum plane cfb_plane;
  342. int cfb_y;
  343. struct intel_fbc_work *fbc_work;
  344. struct intel_opregion opregion;
  345. /* overlay */
  346. struct intel_overlay *overlay;
  347. bool sprite_scaling_enabled;
  348. /* LVDS info */
  349. int backlight_level; /* restore backlight to this value */
  350. bool backlight_enabled;
  351. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  352. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  353. /* Feature bits from the VBIOS */
  354. unsigned int int_tv_support:1;
  355. unsigned int lvds_dither:1;
  356. unsigned int lvds_vbt:1;
  357. unsigned int int_crt_support:1;
  358. unsigned int lvds_use_ssc:1;
  359. unsigned int display_clock_mode:1;
  360. int lvds_ssc_freq;
  361. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  362. unsigned int lvds_val; /* used for checking LVDS channel mode */
  363. struct {
  364. int rate;
  365. int lanes;
  366. int preemphasis;
  367. int vswing;
  368. bool initialized;
  369. bool support;
  370. int bpp;
  371. struct edp_power_seq pps;
  372. } edp;
  373. bool no_aux_handshake;
  374. struct notifier_block lid_notifier;
  375. int crt_ddc_pin;
  376. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  377. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  378. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  379. unsigned int fsb_freq, mem_freq, is_ddr3;
  380. spinlock_t error_lock;
  381. struct drm_i915_error_state *first_error;
  382. struct work_struct error_work;
  383. struct completion error_completion;
  384. struct workqueue_struct *wq;
  385. /* Display functions */
  386. struct drm_i915_display_funcs display;
  387. /* PCH chipset type */
  388. enum intel_pch pch_type;
  389. unsigned long quirks;
  390. /* Register state */
  391. bool modeset_on_lid;
  392. u8 saveLBB;
  393. u32 saveDSPACNTR;
  394. u32 saveDSPBCNTR;
  395. u32 saveDSPARB;
  396. u32 saveHWS;
  397. u32 savePIPEACONF;
  398. u32 savePIPEBCONF;
  399. u32 savePIPEASRC;
  400. u32 savePIPEBSRC;
  401. u32 saveFPA0;
  402. u32 saveFPA1;
  403. u32 saveDPLL_A;
  404. u32 saveDPLL_A_MD;
  405. u32 saveHTOTAL_A;
  406. u32 saveHBLANK_A;
  407. u32 saveHSYNC_A;
  408. u32 saveVTOTAL_A;
  409. u32 saveVBLANK_A;
  410. u32 saveVSYNC_A;
  411. u32 saveBCLRPAT_A;
  412. u32 saveTRANSACONF;
  413. u32 saveTRANS_HTOTAL_A;
  414. u32 saveTRANS_HBLANK_A;
  415. u32 saveTRANS_HSYNC_A;
  416. u32 saveTRANS_VTOTAL_A;
  417. u32 saveTRANS_VBLANK_A;
  418. u32 saveTRANS_VSYNC_A;
  419. u32 savePIPEASTAT;
  420. u32 saveDSPASTRIDE;
  421. u32 saveDSPASIZE;
  422. u32 saveDSPAPOS;
  423. u32 saveDSPAADDR;
  424. u32 saveDSPASURF;
  425. u32 saveDSPATILEOFF;
  426. u32 savePFIT_PGM_RATIOS;
  427. u32 saveBLC_HIST_CTL;
  428. u32 saveBLC_PWM_CTL;
  429. u32 saveBLC_PWM_CTL2;
  430. u32 saveBLC_CPU_PWM_CTL;
  431. u32 saveBLC_CPU_PWM_CTL2;
  432. u32 saveFPB0;
  433. u32 saveFPB1;
  434. u32 saveDPLL_B;
  435. u32 saveDPLL_B_MD;
  436. u32 saveHTOTAL_B;
  437. u32 saveHBLANK_B;
  438. u32 saveHSYNC_B;
  439. u32 saveVTOTAL_B;
  440. u32 saveVBLANK_B;
  441. u32 saveVSYNC_B;
  442. u32 saveBCLRPAT_B;
  443. u32 saveTRANSBCONF;
  444. u32 saveTRANS_HTOTAL_B;
  445. u32 saveTRANS_HBLANK_B;
  446. u32 saveTRANS_HSYNC_B;
  447. u32 saveTRANS_VTOTAL_B;
  448. u32 saveTRANS_VBLANK_B;
  449. u32 saveTRANS_VSYNC_B;
  450. u32 savePIPEBSTAT;
  451. u32 saveDSPBSTRIDE;
  452. u32 saveDSPBSIZE;
  453. u32 saveDSPBPOS;
  454. u32 saveDSPBADDR;
  455. u32 saveDSPBSURF;
  456. u32 saveDSPBTILEOFF;
  457. u32 saveVGA0;
  458. u32 saveVGA1;
  459. u32 saveVGA_PD;
  460. u32 saveVGACNTRL;
  461. u32 saveADPA;
  462. u32 saveLVDS;
  463. u32 savePP_ON_DELAYS;
  464. u32 savePP_OFF_DELAYS;
  465. u32 saveDVOA;
  466. u32 saveDVOB;
  467. u32 saveDVOC;
  468. u32 savePP_ON;
  469. u32 savePP_OFF;
  470. u32 savePP_CONTROL;
  471. u32 savePP_DIVISOR;
  472. u32 savePFIT_CONTROL;
  473. u32 save_palette_a[256];
  474. u32 save_palette_b[256];
  475. u32 saveDPFC_CB_BASE;
  476. u32 saveFBC_CFB_BASE;
  477. u32 saveFBC_LL_BASE;
  478. u32 saveFBC_CONTROL;
  479. u32 saveFBC_CONTROL2;
  480. u32 saveIER;
  481. u32 saveIIR;
  482. u32 saveIMR;
  483. u32 saveDEIER;
  484. u32 saveDEIMR;
  485. u32 saveGTIER;
  486. u32 saveGTIMR;
  487. u32 saveFDI_RXA_IMR;
  488. u32 saveFDI_RXB_IMR;
  489. u32 saveCACHE_MODE_0;
  490. u32 saveMI_ARB_STATE;
  491. u32 saveSWF0[16];
  492. u32 saveSWF1[16];
  493. u32 saveSWF2[3];
  494. u8 saveMSR;
  495. u8 saveSR[8];
  496. u8 saveGR[25];
  497. u8 saveAR_INDEX;
  498. u8 saveAR[21];
  499. u8 saveDACMASK;
  500. u8 saveCR[37];
  501. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  502. u32 saveCURACNTR;
  503. u32 saveCURAPOS;
  504. u32 saveCURABASE;
  505. u32 saveCURBCNTR;
  506. u32 saveCURBPOS;
  507. u32 saveCURBBASE;
  508. u32 saveCURSIZE;
  509. u32 saveDP_B;
  510. u32 saveDP_C;
  511. u32 saveDP_D;
  512. u32 savePIPEA_GMCH_DATA_M;
  513. u32 savePIPEB_GMCH_DATA_M;
  514. u32 savePIPEA_GMCH_DATA_N;
  515. u32 savePIPEB_GMCH_DATA_N;
  516. u32 savePIPEA_DP_LINK_M;
  517. u32 savePIPEB_DP_LINK_M;
  518. u32 savePIPEA_DP_LINK_N;
  519. u32 savePIPEB_DP_LINK_N;
  520. u32 saveFDI_RXA_CTL;
  521. u32 saveFDI_TXA_CTL;
  522. u32 saveFDI_RXB_CTL;
  523. u32 saveFDI_TXB_CTL;
  524. u32 savePFA_CTL_1;
  525. u32 savePFB_CTL_1;
  526. u32 savePFA_WIN_SZ;
  527. u32 savePFB_WIN_SZ;
  528. u32 savePFA_WIN_POS;
  529. u32 savePFB_WIN_POS;
  530. u32 savePCH_DREF_CONTROL;
  531. u32 saveDISP_ARB_CTL;
  532. u32 savePIPEA_DATA_M1;
  533. u32 savePIPEA_DATA_N1;
  534. u32 savePIPEA_LINK_M1;
  535. u32 savePIPEA_LINK_N1;
  536. u32 savePIPEB_DATA_M1;
  537. u32 savePIPEB_DATA_N1;
  538. u32 savePIPEB_LINK_M1;
  539. u32 savePIPEB_LINK_N1;
  540. u32 saveMCHBAR_RENDER_STANDBY;
  541. u32 savePCH_PORT_HOTPLUG;
  542. struct {
  543. /** Bridge to intel-gtt-ko */
  544. const struct intel_gtt *gtt;
  545. /** Memory allocator for GTT stolen memory */
  546. struct drm_mm stolen;
  547. /** Memory allocator for GTT */
  548. struct drm_mm gtt_space;
  549. /** List of all objects in gtt_space. Used to restore gtt
  550. * mappings on resume */
  551. struct list_head gtt_list;
  552. /** Usable portion of the GTT for GEM */
  553. unsigned long gtt_start;
  554. unsigned long gtt_mappable_end;
  555. unsigned long gtt_end;
  556. struct io_mapping *gtt_mapping;
  557. int gtt_mtrr;
  558. /** PPGTT used for aliasing the PPGTT with the GTT */
  559. struct i915_hw_ppgtt *aliasing_ppgtt;
  560. struct shrinker inactive_shrinker;
  561. /**
  562. * List of objects currently involved in rendering.
  563. *
  564. * Includes buffers having the contents of their GPU caches
  565. * flushed, not necessarily primitives. last_rendering_seqno
  566. * represents when the rendering involved will be completed.
  567. *
  568. * A reference is held on the buffer while on this list.
  569. */
  570. struct list_head active_list;
  571. /**
  572. * List of objects which are not in the ringbuffer but which
  573. * still have a write_domain which needs to be flushed before
  574. * unbinding.
  575. *
  576. * last_rendering_seqno is 0 while an object is in this list.
  577. *
  578. * A reference is held on the buffer while on this list.
  579. */
  580. struct list_head flushing_list;
  581. /**
  582. * LRU list of objects which are not in the ringbuffer and
  583. * are ready to unbind, but are still in the GTT.
  584. *
  585. * last_rendering_seqno is 0 while an object is in this list.
  586. *
  587. * A reference is not held on the buffer while on this list,
  588. * as merely being GTT-bound shouldn't prevent its being
  589. * freed, and we'll pull it off the list in the free path.
  590. */
  591. struct list_head inactive_list;
  592. /**
  593. * LRU list of objects which are not in the ringbuffer but
  594. * are still pinned in the GTT.
  595. */
  596. struct list_head pinned_list;
  597. /** LRU list of objects with fence regs on them. */
  598. struct list_head fence_list;
  599. /**
  600. * List of objects currently pending being freed.
  601. *
  602. * These objects are no longer in use, but due to a signal
  603. * we were prevented from freeing them at the appointed time.
  604. */
  605. struct list_head deferred_free_list;
  606. /**
  607. * We leave the user IRQ off as much as possible,
  608. * but this means that requests will finish and never
  609. * be retired once the system goes idle. Set a timer to
  610. * fire periodically while the ring is running. When it
  611. * fires, go retire requests.
  612. */
  613. struct delayed_work retire_work;
  614. /**
  615. * Are we in a non-interruptible section of code like
  616. * modesetting?
  617. */
  618. bool interruptible;
  619. /**
  620. * Flag if the X Server, and thus DRM, is not currently in
  621. * control of the device.
  622. *
  623. * This is set between LeaveVT and EnterVT. It needs to be
  624. * replaced with a semaphore. It also needs to be
  625. * transitioned away from for kernel modesetting.
  626. */
  627. int suspended;
  628. /**
  629. * Flag if the hardware appears to be wedged.
  630. *
  631. * This is set when attempts to idle the device timeout.
  632. * It prevents command submission from occurring and makes
  633. * every pending request fail
  634. */
  635. atomic_t wedged;
  636. /** Bit 6 swizzling required for X tiling */
  637. uint32_t bit_6_swizzle_x;
  638. /** Bit 6 swizzling required for Y tiling */
  639. uint32_t bit_6_swizzle_y;
  640. /* storage for physical objects */
  641. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  642. /* accounting, useful for userland debugging */
  643. size_t gtt_total;
  644. size_t mappable_gtt_total;
  645. size_t object_memory;
  646. u32 object_count;
  647. } mm;
  648. struct sdvo_device_mapping sdvo_mappings[2];
  649. /* indicate whether the LVDS_BORDER should be enabled or not */
  650. unsigned int lvds_border_bits;
  651. /* Panel fitter placement and size for Ironlake+ */
  652. u32 pch_pf_pos, pch_pf_size;
  653. struct drm_crtc *plane_to_crtc_mapping[3];
  654. struct drm_crtc *pipe_to_crtc_mapping[3];
  655. wait_queue_head_t pending_flip_queue;
  656. bool flip_pending_is_done;
  657. /* Reclocking support */
  658. bool render_reclock_avail;
  659. bool lvds_downclock_avail;
  660. /* indicates the reduced downclock for LVDS*/
  661. int lvds_downclock;
  662. struct work_struct idle_work;
  663. struct timer_list idle_timer;
  664. bool busy;
  665. u16 orig_clock;
  666. int child_dev_num;
  667. struct child_device_config *child_dev;
  668. struct drm_connector *int_lvds_connector;
  669. struct drm_connector *int_edp_connector;
  670. bool mchbar_need_disable;
  671. struct work_struct rps_work;
  672. spinlock_t rps_lock;
  673. u32 pm_iir;
  674. u8 cur_delay;
  675. u8 min_delay;
  676. u8 max_delay;
  677. u8 fmax;
  678. u8 fstart;
  679. u64 last_count1;
  680. unsigned long last_time1;
  681. unsigned long chipset_power;
  682. u64 last_count2;
  683. struct timespec last_time2;
  684. unsigned long gfx_power;
  685. int c_m;
  686. int r_t;
  687. u8 corr;
  688. spinlock_t *mchdev_lock;
  689. enum no_fbc_reason no_fbc_reason;
  690. struct drm_mm_node *compressed_fb;
  691. struct drm_mm_node *compressed_llb;
  692. unsigned long last_gpu_reset;
  693. /* list of fbdev register on this device */
  694. struct intel_fbdev *fbdev;
  695. struct backlight_device *backlight;
  696. struct drm_property *broadcast_rgb_property;
  697. struct drm_property *force_audio_property;
  698. } drm_i915_private_t;
  699. enum hdmi_force_audio {
  700. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  701. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  702. HDMI_AUDIO_AUTO, /* trust EDID */
  703. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  704. };
  705. enum i915_cache_level {
  706. I915_CACHE_NONE,
  707. I915_CACHE_LLC,
  708. I915_CACHE_LLC_MLC, /* gen6+ */
  709. };
  710. struct drm_i915_gem_object {
  711. struct drm_gem_object base;
  712. /** Current space allocated to this object in the GTT, if any. */
  713. struct drm_mm_node *gtt_space;
  714. struct list_head gtt_list;
  715. /** This object's place on the active/flushing/inactive lists */
  716. struct list_head ring_list;
  717. struct list_head mm_list;
  718. /** This object's place on GPU write list */
  719. struct list_head gpu_write_list;
  720. /** This object's place in the batchbuffer or on the eviction list */
  721. struct list_head exec_list;
  722. /**
  723. * This is set if the object is on the active or flushing lists
  724. * (has pending rendering), and is not set if it's on inactive (ready
  725. * to be unbound).
  726. */
  727. unsigned int active:1;
  728. /**
  729. * This is set if the object has been written to since last bound
  730. * to the GTT
  731. */
  732. unsigned int dirty:1;
  733. /**
  734. * This is set if the object has been written to since the last
  735. * GPU flush.
  736. */
  737. unsigned int pending_gpu_write:1;
  738. /**
  739. * Fence register bits (if any) for this object. Will be set
  740. * as needed when mapped into the GTT.
  741. * Protected by dev->struct_mutex.
  742. */
  743. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  744. /**
  745. * Advice: are the backing pages purgeable?
  746. */
  747. unsigned int madv:2;
  748. /**
  749. * Current tiling mode for the object.
  750. */
  751. unsigned int tiling_mode:2;
  752. unsigned int tiling_changed:1;
  753. /** How many users have pinned this object in GTT space. The following
  754. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  755. * (via user_pin_count), execbuffer (objects are not allowed multiple
  756. * times for the same batchbuffer), and the framebuffer code. When
  757. * switching/pageflipping, the framebuffer code has at most two buffers
  758. * pinned per crtc.
  759. *
  760. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  761. * bits with absolutely no headroom. So use 4 bits. */
  762. unsigned int pin_count:4;
  763. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  764. /**
  765. * Is the object at the current location in the gtt mappable and
  766. * fenceable? Used to avoid costly recalculations.
  767. */
  768. unsigned int map_and_fenceable:1;
  769. /**
  770. * Whether the current gtt mapping needs to be mappable (and isn't just
  771. * mappable by accident). Track pin and fault separate for a more
  772. * accurate mappable working set.
  773. */
  774. unsigned int fault_mappable:1;
  775. unsigned int pin_mappable:1;
  776. /*
  777. * Is the GPU currently using a fence to access this buffer,
  778. */
  779. unsigned int pending_fenced_gpu_access:1;
  780. unsigned int fenced_gpu_access:1;
  781. unsigned int cache_level:2;
  782. unsigned int has_aliasing_ppgtt_mapping:1;
  783. struct page **pages;
  784. /**
  785. * DMAR support
  786. */
  787. struct scatterlist *sg_list;
  788. int num_sg;
  789. /**
  790. * Used for performing relocations during execbuffer insertion.
  791. */
  792. struct hlist_node exec_node;
  793. unsigned long exec_handle;
  794. struct drm_i915_gem_exec_object2 *exec_entry;
  795. /**
  796. * Current offset of the object in GTT space.
  797. *
  798. * This is the same as gtt_space->start
  799. */
  800. uint32_t gtt_offset;
  801. /** Breadcrumb of last rendering to the buffer. */
  802. uint32_t last_rendering_seqno;
  803. struct intel_ring_buffer *ring;
  804. /** Breadcrumb of last fenced GPU access to the buffer. */
  805. uint32_t last_fenced_seqno;
  806. struct intel_ring_buffer *last_fenced_ring;
  807. /** Current tiling stride for the object, if it's tiled. */
  808. uint32_t stride;
  809. /** Record of address bit 17 of each page at last unbind. */
  810. unsigned long *bit_17;
  811. /**
  812. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  813. * flags which individual pages are valid.
  814. */
  815. uint8_t *page_cpu_valid;
  816. /** User space pin count and filp owning the pin */
  817. uint32_t user_pin_count;
  818. struct drm_file *pin_filp;
  819. /** for phy allocated objects */
  820. struct drm_i915_gem_phys_object *phys_obj;
  821. /**
  822. * Number of crtcs where this object is currently the fb, but
  823. * will be page flipped away on the next vblank. When it
  824. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  825. */
  826. atomic_t pending_flip;
  827. };
  828. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  829. /**
  830. * Request queue structure.
  831. *
  832. * The request queue allows us to note sequence numbers that have been emitted
  833. * and may be associated with active buffers to be retired.
  834. *
  835. * By keeping this list, we can avoid having to do questionable
  836. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  837. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  838. */
  839. struct drm_i915_gem_request {
  840. /** On Which ring this request was generated */
  841. struct intel_ring_buffer *ring;
  842. /** GEM sequence number associated with this request. */
  843. uint32_t seqno;
  844. /** Postion in the ringbuffer of the end of the request */
  845. u32 tail;
  846. /** Time at which this request was emitted, in jiffies. */
  847. unsigned long emitted_jiffies;
  848. /** global list entry for this request */
  849. struct list_head list;
  850. struct drm_i915_file_private *file_priv;
  851. /** file_priv list entry for this request */
  852. struct list_head client_list;
  853. };
  854. struct drm_i915_file_private {
  855. struct {
  856. struct spinlock lock;
  857. struct list_head request_list;
  858. } mm;
  859. };
  860. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  861. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  862. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  863. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  864. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  865. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  866. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  867. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  868. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  869. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  870. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  871. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  872. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  873. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  874. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  875. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  876. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  877. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  878. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  879. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  880. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  881. /*
  882. * The genX designation typically refers to the render engine, so render
  883. * capability related checks should use IS_GEN, while display and other checks
  884. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  885. * chips, etc.).
  886. */
  887. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  888. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  889. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  890. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  891. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  892. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  893. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  894. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  895. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  896. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  897. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  898. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  899. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  900. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  901. * rows, which changed the alignment requirements and fence programming.
  902. */
  903. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  904. IS_I915GM(dev)))
  905. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  906. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  907. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  908. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  909. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  910. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  911. /* dsparb controlled by hw only */
  912. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  913. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  914. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  915. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  916. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  917. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  918. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  919. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  920. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  921. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  922. #include "i915_trace.h"
  923. /**
  924. * RC6 is a special power stage which allows the GPU to enter an very
  925. * low-voltage mode when idle, using down to 0V while at this stage. This
  926. * stage is entered automatically when the GPU is idle when RC6 support is
  927. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  928. *
  929. * There are different RC6 modes available in Intel GPU, which differentiate
  930. * among each other with the latency required to enter and leave RC6 and
  931. * voltage consumed by the GPU in different states.
  932. *
  933. * The combination of the following flags define which states GPU is allowed
  934. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  935. * RC6pp is deepest RC6. Their support by hardware varies according to the
  936. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  937. * which brings the most power savings; deeper states save more power, but
  938. * require higher latency to switch to and wake up.
  939. */
  940. #define INTEL_RC6_ENABLE (1<<0)
  941. #define INTEL_RC6p_ENABLE (1<<1)
  942. #define INTEL_RC6pp_ENABLE (1<<2)
  943. extern struct drm_ioctl_desc i915_ioctls[];
  944. extern int i915_max_ioctl;
  945. extern unsigned int i915_fbpercrtc __always_unused;
  946. extern int i915_panel_ignore_lid __read_mostly;
  947. extern unsigned int i915_powersave __read_mostly;
  948. extern int i915_semaphores __read_mostly;
  949. extern unsigned int i915_lvds_downclock __read_mostly;
  950. extern int i915_panel_use_ssc __read_mostly;
  951. extern int i915_vbt_sdvo_panel_type __read_mostly;
  952. extern int i915_enable_rc6 __read_mostly;
  953. extern int i915_enable_fbc __read_mostly;
  954. extern bool i915_enable_hangcheck __read_mostly;
  955. extern int i915_enable_ppgtt __read_mostly;
  956. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  957. extern int i915_resume(struct drm_device *dev);
  958. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  959. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  960. /* i915_dma.c */
  961. extern void i915_kernel_lost_context(struct drm_device * dev);
  962. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  963. extern int i915_driver_unload(struct drm_device *);
  964. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  965. extern void i915_driver_lastclose(struct drm_device * dev);
  966. extern void i915_driver_preclose(struct drm_device *dev,
  967. struct drm_file *file_priv);
  968. extern void i915_driver_postclose(struct drm_device *dev,
  969. struct drm_file *file_priv);
  970. extern int i915_driver_device_is_agp(struct drm_device * dev);
  971. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  972. unsigned long arg);
  973. extern int i915_emit_box(struct drm_device *dev,
  974. struct drm_clip_rect *box,
  975. int DR1, int DR4);
  976. extern int i915_reset(struct drm_device *dev, u8 flags);
  977. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  978. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  979. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  980. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  981. /* i915_irq.c */
  982. void i915_hangcheck_elapsed(unsigned long data);
  983. void i915_handle_error(struct drm_device *dev, bool wedged);
  984. extern int i915_irq_emit(struct drm_device *dev, void *data,
  985. struct drm_file *file_priv);
  986. extern int i915_irq_wait(struct drm_device *dev, void *data,
  987. struct drm_file *file_priv);
  988. extern void intel_irq_init(struct drm_device *dev);
  989. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  990. struct drm_file *file_priv);
  991. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  992. struct drm_file *file_priv);
  993. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  994. struct drm_file *file_priv);
  995. void
  996. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  997. void
  998. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  999. void intel_enable_asle(struct drm_device *dev);
  1000. #ifdef CONFIG_DEBUG_FS
  1001. extern void i915_destroy_error_state(struct drm_device *dev);
  1002. #else
  1003. #define i915_destroy_error_state(x)
  1004. #endif
  1005. /* i915_gem.c */
  1006. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1007. struct drm_file *file_priv);
  1008. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1009. struct drm_file *file_priv);
  1010. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1011. struct drm_file *file_priv);
  1012. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1013. struct drm_file *file_priv);
  1014. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1015. struct drm_file *file_priv);
  1016. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1017. struct drm_file *file_priv);
  1018. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1019. struct drm_file *file_priv);
  1020. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1021. struct drm_file *file_priv);
  1022. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1023. struct drm_file *file_priv);
  1024. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1025. struct drm_file *file_priv);
  1026. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1027. struct drm_file *file_priv);
  1028. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1029. struct drm_file *file_priv);
  1030. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1031. struct drm_file *file_priv);
  1032. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1033. struct drm_file *file_priv);
  1034. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1035. struct drm_file *file_priv);
  1036. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1037. struct drm_file *file_priv);
  1038. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1039. struct drm_file *file_priv);
  1040. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1041. struct drm_file *file_priv);
  1042. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1043. struct drm_file *file_priv);
  1044. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1045. struct drm_file *file_priv);
  1046. void i915_gem_load(struct drm_device *dev);
  1047. int i915_gem_init_object(struct drm_gem_object *obj);
  1048. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1049. uint32_t invalidate_domains,
  1050. uint32_t flush_domains);
  1051. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1052. size_t size);
  1053. void i915_gem_free_object(struct drm_gem_object *obj);
  1054. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1055. uint32_t alignment,
  1056. bool map_and_fenceable);
  1057. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1058. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1059. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1060. void i915_gem_lastclose(struct drm_device *dev);
  1061. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1062. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1063. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1064. struct intel_ring_buffer *ring,
  1065. u32 seqno);
  1066. int i915_gem_dumb_create(struct drm_file *file_priv,
  1067. struct drm_device *dev,
  1068. struct drm_mode_create_dumb *args);
  1069. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1070. uint32_t handle, uint64_t *offset);
  1071. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1072. uint32_t handle);
  1073. /**
  1074. * Returns true if seq1 is later than seq2.
  1075. */
  1076. static inline bool
  1077. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1078. {
  1079. return (int32_t)(seq1 - seq2) >= 0;
  1080. }
  1081. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1082. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1083. struct intel_ring_buffer *pipelined);
  1084. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1085. static inline void
  1086. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1087. {
  1088. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1089. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1090. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1091. }
  1092. }
  1093. static inline void
  1094. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1095. {
  1096. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1097. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1098. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1099. }
  1100. }
  1101. void i915_gem_retire_requests(struct drm_device *dev);
  1102. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1103. void i915_gem_reset(struct drm_device *dev);
  1104. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1105. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1106. uint32_t read_domains,
  1107. uint32_t write_domain);
  1108. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1109. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1110. void i915_gem_init_swizzling(struct drm_device *dev);
  1111. void i915_gem_init_ppgtt(struct drm_device *dev);
  1112. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1113. void i915_gem_do_init(struct drm_device *dev,
  1114. unsigned long start,
  1115. unsigned long mappable_end,
  1116. unsigned long end);
  1117. int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
  1118. int __must_check i915_gem_idle(struct drm_device *dev);
  1119. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1120. struct drm_file *file,
  1121. struct drm_i915_gem_request *request);
  1122. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1123. uint32_t seqno,
  1124. bool do_retire);
  1125. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1126. int __must_check
  1127. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1128. bool write);
  1129. int __must_check
  1130. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1131. u32 alignment,
  1132. struct intel_ring_buffer *pipelined);
  1133. int i915_gem_attach_phys_object(struct drm_device *dev,
  1134. struct drm_i915_gem_object *obj,
  1135. int id,
  1136. int align);
  1137. void i915_gem_detach_phys_object(struct drm_device *dev,
  1138. struct drm_i915_gem_object *obj);
  1139. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1140. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1141. uint32_t
  1142. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1143. uint32_t size,
  1144. int tiling_mode);
  1145. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1146. enum i915_cache_level cache_level);
  1147. /* i915_gem_gtt.c */
  1148. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1149. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1150. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1151. struct drm_i915_gem_object *obj,
  1152. enum i915_cache_level cache_level);
  1153. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1154. struct drm_i915_gem_object *obj);
  1155. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1156. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1157. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1158. enum i915_cache_level cache_level);
  1159. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1160. /* i915_gem_evict.c */
  1161. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1162. unsigned alignment, bool mappable);
  1163. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1164. bool purgeable_only);
  1165. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1166. bool purgeable_only);
  1167. /* i915_gem_tiling.c */
  1168. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1169. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1170. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1171. /* i915_gem_debug.c */
  1172. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1173. const char *where, uint32_t mark);
  1174. #if WATCH_LISTS
  1175. int i915_verify_lists(struct drm_device *dev);
  1176. #else
  1177. #define i915_verify_lists(dev) 0
  1178. #endif
  1179. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1180. int handle);
  1181. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1182. const char *where, uint32_t mark);
  1183. /* i915_debugfs.c */
  1184. int i915_debugfs_init(struct drm_minor *minor);
  1185. void i915_debugfs_cleanup(struct drm_minor *minor);
  1186. /* i915_suspend.c */
  1187. extern int i915_save_state(struct drm_device *dev);
  1188. extern int i915_restore_state(struct drm_device *dev);
  1189. /* i915_suspend.c */
  1190. extern int i915_save_state(struct drm_device *dev);
  1191. extern int i915_restore_state(struct drm_device *dev);
  1192. /* intel_i2c.c */
  1193. extern int intel_setup_gmbus(struct drm_device *dev);
  1194. extern void intel_teardown_gmbus(struct drm_device *dev);
  1195. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1196. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1197. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1198. {
  1199. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1200. }
  1201. extern void intel_i2c_reset(struct drm_device *dev);
  1202. /* intel_opregion.c */
  1203. extern int intel_opregion_setup(struct drm_device *dev);
  1204. #ifdef CONFIG_ACPI
  1205. extern void intel_opregion_init(struct drm_device *dev);
  1206. extern void intel_opregion_fini(struct drm_device *dev);
  1207. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1208. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1209. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1210. #else
  1211. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1212. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1213. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1214. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1215. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1216. #endif
  1217. /* intel_acpi.c */
  1218. #ifdef CONFIG_ACPI
  1219. extern void intel_register_dsm_handler(void);
  1220. extern void intel_unregister_dsm_handler(void);
  1221. #else
  1222. static inline void intel_register_dsm_handler(void) { return; }
  1223. static inline void intel_unregister_dsm_handler(void) { return; }
  1224. #endif /* CONFIG_ACPI */
  1225. /* modesetting */
  1226. extern void i915_redisable_vga(struct drm_device *dev);
  1227. extern void intel_modeset_init(struct drm_device *dev);
  1228. extern void intel_modeset_gem_init(struct drm_device *dev);
  1229. extern void intel_modeset_cleanup(struct drm_device *dev);
  1230. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1231. extern bool intel_fbc_enabled(struct drm_device *dev);
  1232. extern void intel_disable_fbc(struct drm_device *dev);
  1233. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1234. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1235. extern void ironlake_enable_rc6(struct drm_device *dev);
  1236. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1237. extern void intel_detect_pch(struct drm_device *dev);
  1238. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1239. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1240. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1241. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1242. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1243. /* overlay */
  1244. #ifdef CONFIG_DEBUG_FS
  1245. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1246. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1247. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1248. extern void intel_display_print_error_state(struct seq_file *m,
  1249. struct drm_device *dev,
  1250. struct intel_display_error_state *error);
  1251. #endif
  1252. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1253. #define BEGIN_LP_RING(n) \
  1254. intel_ring_begin(LP_RING(dev_priv), (n))
  1255. #define OUT_RING(x) \
  1256. intel_ring_emit(LP_RING(dev_priv), x)
  1257. #define ADVANCE_LP_RING() \
  1258. intel_ring_advance(LP_RING(dev_priv))
  1259. /**
  1260. * Lock test for when it's just for synchronization of ring access.
  1261. *
  1262. * In that case, we don't need to do it when GEM is initialized as nobody else
  1263. * has access to the ring.
  1264. */
  1265. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1266. if (LP_RING(dev->dev_private)->obj == NULL) \
  1267. LOCK_TEST_WITH_RETURN(dev, file); \
  1268. } while (0)
  1269. /* On SNB platform, before reading ring registers forcewake bit
  1270. * must be set to prevent GT core from power down and stale values being
  1271. * returned.
  1272. */
  1273. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1274. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1275. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1276. #define __i915_read(x, y) \
  1277. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1278. __i915_read(8, b)
  1279. __i915_read(16, w)
  1280. __i915_read(32, l)
  1281. __i915_read(64, q)
  1282. #undef __i915_read
  1283. #define __i915_write(x, y) \
  1284. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1285. __i915_write(8, b)
  1286. __i915_write(16, w)
  1287. __i915_write(32, l)
  1288. __i915_write(64, q)
  1289. #undef __i915_write
  1290. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1291. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1292. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1293. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1294. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1295. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1296. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1297. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1298. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1299. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1300. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1301. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1302. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1303. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1304. #endif