psb_drv.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /**************************************************************************
  2. * Copyright (c) 2007-2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #ifndef _PSB_DRV_H_
  20. #define _PSB_DRV_H_
  21. #include <linux/kref.h>
  22. #include <drm/drmP.h>
  23. #include "drm_global.h"
  24. #include "gem_glue.h"
  25. #include "gma_drm.h"
  26. #include "psb_reg.h"
  27. #include "psb_intel_drv.h"
  28. #include "gtt.h"
  29. #include "power.h"
  30. #include "oaktrail.h"
  31. /* Append new drm mode definition here, align with libdrm definition */
  32. #define DRM_MODE_SCALE_NO_SCALE 2
  33. enum {
  34. CHIP_PSB_8108 = 0, /* Poulsbo */
  35. CHIP_PSB_8109 = 1, /* Poulsbo */
  36. CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
  37. CHIP_MFLD_0130 = 3, /* Medfield */
  38. };
  39. #define IS_PSB(dev) (((dev)->pci_device & 0xfffe) == 0x8108)
  40. #define IS_MRST(dev) (((dev)->pci_device & 0xfffc) == 0x4100)
  41. #define IS_MFLD(dev) (((dev)->pci_device & 0xfff8) == 0x0130)
  42. /*
  43. * Driver definitions
  44. */
  45. #define DRIVER_NAME "gma500"
  46. #define DRIVER_DESC "DRM driver for the Intel GMA500"
  47. #define PSB_DRM_DRIVER_DATE "2011-06-06"
  48. #define PSB_DRM_DRIVER_MAJOR 1
  49. #define PSB_DRM_DRIVER_MINOR 0
  50. #define PSB_DRM_DRIVER_PATCHLEVEL 0
  51. /*
  52. * Hardware offsets
  53. */
  54. #define PSB_VDC_OFFSET 0x00000000
  55. #define PSB_VDC_SIZE 0x000080000
  56. #define MRST_MMIO_SIZE 0x0000C0000
  57. #define MDFLD_MMIO_SIZE 0x000100000
  58. #define PSB_SGX_SIZE 0x8000
  59. #define PSB_SGX_OFFSET 0x00040000
  60. #define MRST_SGX_OFFSET 0x00080000
  61. /*
  62. * PCI resource identifiers
  63. */
  64. #define PSB_MMIO_RESOURCE 0
  65. #define PSB_GATT_RESOURCE 2
  66. #define PSB_GTT_RESOURCE 3
  67. /*
  68. * PCI configuration
  69. */
  70. #define PSB_GMCH_CTRL 0x52
  71. #define PSB_BSM 0x5C
  72. #define _PSB_GMCH_ENABLED 0x4
  73. #define PSB_PGETBL_CTL 0x2020
  74. #define _PSB_PGETBL_ENABLED 0x00000001
  75. #define PSB_SGX_2D_SLAVE_PORT 0x4000
  76. /* To get rid of */
  77. #define PSB_TT_PRIV0_LIMIT (256*1024*1024)
  78. #define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
  79. /*
  80. * SGX side MMU definitions (these can probably go)
  81. */
  82. /*
  83. * Flags for external memory type field.
  84. */
  85. #define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
  86. #define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
  87. #define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
  88. /*
  89. * PTE's and PDE's
  90. */
  91. #define PSB_PDE_MASK 0x003FFFFF
  92. #define PSB_PDE_SHIFT 22
  93. #define PSB_PTE_SHIFT 12
  94. /*
  95. * Cache control
  96. */
  97. #define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
  98. #define PSB_PTE_WO 0x0002 /* Write only */
  99. #define PSB_PTE_RO 0x0004 /* Read only */
  100. #define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
  101. /*
  102. * VDC registers and bits
  103. */
  104. #define PSB_MSVDX_CLOCKGATING 0x2064
  105. #define PSB_TOPAZ_CLOCKGATING 0x2068
  106. #define PSB_HWSTAM 0x2098
  107. #define PSB_INSTPM 0x20C0
  108. #define PSB_INT_IDENTITY_R 0x20A4
  109. #define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
  110. #define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
  111. #define _PSB_DPST_PIPEB_FLAG (1<<4)
  112. #define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
  113. #define _PSB_VSYNC_PIPEB_FLAG (1<<5)
  114. #define _PSB_DPST_PIPEA_FLAG (1<<6)
  115. #define _PSB_PIPEA_EVENT_FLAG (1<<6)
  116. #define _PSB_VSYNC_PIPEA_FLAG (1<<7)
  117. #define _MDFLD_MIPIA_FLAG (1<<16)
  118. #define _MDFLD_MIPIC_FLAG (1<<17)
  119. #define _PSB_IRQ_SGX_FLAG (1<<18)
  120. #define _PSB_IRQ_MSVDX_FLAG (1<<19)
  121. #define _LNC_IRQ_TOPAZ_FLAG (1<<20)
  122. #define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
  123. _PSB_VSYNC_PIPEB_FLAG)
  124. /* This flag includes all the display IRQ bits excepts the vblank irqs. */
  125. #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
  126. _MDFLD_PIPEB_EVENT_FLAG | \
  127. _PSB_PIPEA_EVENT_FLAG | \
  128. _PSB_VSYNC_PIPEA_FLAG | \
  129. _MDFLD_MIPIA_FLAG | \
  130. _MDFLD_MIPIC_FLAG)
  131. #define PSB_INT_IDENTITY_R 0x20A4
  132. #define PSB_INT_MASK_R 0x20A8
  133. #define PSB_INT_ENABLE_R 0x20A0
  134. #define _PSB_MMU_ER_MASK 0x0001FF00
  135. #define _PSB_MMU_ER_HOST (1 << 16)
  136. #define GPIOA 0x5010
  137. #define GPIOB 0x5014
  138. #define GPIOC 0x5018
  139. #define GPIOD 0x501c
  140. #define GPIOE 0x5020
  141. #define GPIOF 0x5024
  142. #define GPIOG 0x5028
  143. #define GPIOH 0x502c
  144. #define GPIO_CLOCK_DIR_MASK (1 << 0)
  145. #define GPIO_CLOCK_DIR_IN (0 << 1)
  146. #define GPIO_CLOCK_DIR_OUT (1 << 1)
  147. #define GPIO_CLOCK_VAL_MASK (1 << 2)
  148. #define GPIO_CLOCK_VAL_OUT (1 << 3)
  149. #define GPIO_CLOCK_VAL_IN (1 << 4)
  150. #define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  151. #define GPIO_DATA_DIR_MASK (1 << 8)
  152. #define GPIO_DATA_DIR_IN (0 << 9)
  153. #define GPIO_DATA_DIR_OUT (1 << 9)
  154. #define GPIO_DATA_VAL_MASK (1 << 10)
  155. #define GPIO_DATA_VAL_OUT (1 << 11)
  156. #define GPIO_DATA_VAL_IN (1 << 12)
  157. #define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  158. #define VCLK_DIVISOR_VGA0 0x6000
  159. #define VCLK_DIVISOR_VGA1 0x6004
  160. #define VCLK_POST_DIV 0x6010
  161. #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
  162. #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
  163. #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
  164. #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
  165. #define PSB_COMM_USER_IRQ (1024 >> 2)
  166. #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
  167. #define PSB_COMM_FW (2048 >> 2)
  168. #define PSB_UIRQ_VISTEST 1
  169. #define PSB_UIRQ_OOM_REPLY 2
  170. #define PSB_UIRQ_FIRE_TA_REPLY 3
  171. #define PSB_UIRQ_FIRE_RASTER_REPLY 4
  172. #define PSB_2D_SIZE (256*1024*1024)
  173. #define PSB_MAX_RELOC_PAGES 1024
  174. #define PSB_LOW_REG_OFFS 0x0204
  175. #define PSB_HIGH_REG_OFFS 0x0600
  176. #define PSB_NUM_VBLANKS 2
  177. #define PSB_2D_SIZE (256*1024*1024)
  178. #define PSB_MAX_RELOC_PAGES 1024
  179. #define PSB_LOW_REG_OFFS 0x0204
  180. #define PSB_HIGH_REG_OFFS 0x0600
  181. #define PSB_NUM_VBLANKS 2
  182. #define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
  183. #define PSB_LID_DELAY (DRM_HZ / 10)
  184. #define MDFLD_PNW_B0 0x04
  185. #define MDFLD_PNW_C0 0x08
  186. #define MDFLD_DSR_2D_3D_0 (1 << 0)
  187. #define MDFLD_DSR_2D_3D_2 (1 << 1)
  188. #define MDFLD_DSR_CURSOR_0 (1 << 2)
  189. #define MDFLD_DSR_CURSOR_2 (1 << 3)
  190. #define MDFLD_DSR_OVERLAY_0 (1 << 4)
  191. #define MDFLD_DSR_OVERLAY_2 (1 << 5)
  192. #define MDFLD_DSR_MIPI_CONTROL (1 << 6)
  193. #define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
  194. #define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
  195. #define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
  196. #define MDFLD_DSR_RR 45
  197. #define MDFLD_DPU_ENABLE (1 << 31)
  198. #define MDFLD_DSR_FULLSCREEN (1 << 30)
  199. #define MDFLD_DSR_DELAY (DRM_HZ / MDFLD_DSR_RR)
  200. #define PSB_PWR_STATE_ON 1
  201. #define PSB_PWR_STATE_OFF 2
  202. #define PSB_PMPOLICY_NOPM 0
  203. #define PSB_PMPOLICY_CLOCKGATING 1
  204. #define PSB_PMPOLICY_POWERDOWN 2
  205. #define PSB_PMSTATE_POWERUP 0
  206. #define PSB_PMSTATE_CLOCKGATED 1
  207. #define PSB_PMSTATE_POWERDOWN 2
  208. #define PSB_PCIx_MSI_ADDR_LOC 0x94
  209. #define PSB_PCIx_MSI_DATA_LOC 0x98
  210. /* Medfield crystal settings */
  211. #define KSEL_CRYSTAL_19 1
  212. #define KSEL_BYPASS_19 5
  213. #define KSEL_BYPASS_25 6
  214. #define KSEL_BYPASS_83_100 7
  215. struct opregion_header;
  216. struct opregion_acpi;
  217. struct opregion_swsci;
  218. struct opregion_asle;
  219. struct psb_intel_opregion {
  220. struct opregion_header *header;
  221. struct opregion_acpi *acpi;
  222. struct opregion_swsci *swsci;
  223. struct opregion_asle *asle;
  224. int enabled;
  225. };
  226. struct sdvo_device_mapping {
  227. u8 initialized;
  228. u8 dvo_port;
  229. u8 slave_addr;
  230. u8 dvo_wiring;
  231. u8 i2c_pin;
  232. u8 i2c_speed;
  233. u8 ddc_pin;
  234. };
  235. struct intel_gmbus {
  236. struct i2c_adapter adapter;
  237. struct i2c_adapter *force_bit;
  238. u32 reg0;
  239. };
  240. /*
  241. * Register save state. This is used to hold the context when the
  242. * device is powered off. In the case of Oaktrail this can (but does not
  243. * yet) include screen blank. Operations occuring during the save
  244. * update the register cache instead.
  245. */
  246. struct psb_state {
  247. uint32_t saveDSPACNTR;
  248. uint32_t saveDSPBCNTR;
  249. uint32_t savePIPEACONF;
  250. uint32_t savePIPEBCONF;
  251. uint32_t savePIPEASRC;
  252. uint32_t savePIPEBSRC;
  253. uint32_t saveFPA0;
  254. uint32_t saveFPA1;
  255. uint32_t saveDPLL_A;
  256. uint32_t saveDPLL_A_MD;
  257. uint32_t saveHTOTAL_A;
  258. uint32_t saveHBLANK_A;
  259. uint32_t saveHSYNC_A;
  260. uint32_t saveVTOTAL_A;
  261. uint32_t saveVBLANK_A;
  262. uint32_t saveVSYNC_A;
  263. uint32_t saveDSPASTRIDE;
  264. uint32_t saveDSPASIZE;
  265. uint32_t saveDSPAPOS;
  266. uint32_t saveDSPABASE;
  267. uint32_t saveDSPASURF;
  268. uint32_t saveDSPASTATUS;
  269. uint32_t saveFPB0;
  270. uint32_t saveFPB1;
  271. uint32_t saveDPLL_B;
  272. uint32_t saveDPLL_B_MD;
  273. uint32_t saveHTOTAL_B;
  274. uint32_t saveHBLANK_B;
  275. uint32_t saveHSYNC_B;
  276. uint32_t saveVTOTAL_B;
  277. uint32_t saveVBLANK_B;
  278. uint32_t saveVSYNC_B;
  279. uint32_t saveDSPBSTRIDE;
  280. uint32_t saveDSPBSIZE;
  281. uint32_t saveDSPBPOS;
  282. uint32_t saveDSPBBASE;
  283. uint32_t saveDSPBSURF;
  284. uint32_t saveDSPBSTATUS;
  285. uint32_t saveVCLK_DIVISOR_VGA0;
  286. uint32_t saveVCLK_DIVISOR_VGA1;
  287. uint32_t saveVCLK_POST_DIV;
  288. uint32_t saveVGACNTRL;
  289. uint32_t saveADPA;
  290. uint32_t saveLVDS;
  291. uint32_t saveDVOA;
  292. uint32_t saveDVOB;
  293. uint32_t saveDVOC;
  294. uint32_t savePP_ON;
  295. uint32_t savePP_OFF;
  296. uint32_t savePP_CONTROL;
  297. uint32_t savePP_CYCLE;
  298. uint32_t savePFIT_CONTROL;
  299. uint32_t savePaletteA[256];
  300. uint32_t savePaletteB[256];
  301. uint32_t saveCLOCKGATING;
  302. uint32_t saveDSPARB;
  303. uint32_t saveDSPATILEOFF;
  304. uint32_t saveDSPBTILEOFF;
  305. uint32_t saveDSPAADDR;
  306. uint32_t saveDSPBADDR;
  307. uint32_t savePFIT_AUTO_RATIOS;
  308. uint32_t savePFIT_PGM_RATIOS;
  309. uint32_t savePP_ON_DELAYS;
  310. uint32_t savePP_OFF_DELAYS;
  311. uint32_t savePP_DIVISOR;
  312. uint32_t saveBCLRPAT_A;
  313. uint32_t saveBCLRPAT_B;
  314. uint32_t saveDSPALINOFF;
  315. uint32_t saveDSPBLINOFF;
  316. uint32_t savePERF_MODE;
  317. uint32_t saveDSPFW1;
  318. uint32_t saveDSPFW2;
  319. uint32_t saveDSPFW3;
  320. uint32_t saveDSPFW4;
  321. uint32_t saveDSPFW5;
  322. uint32_t saveDSPFW6;
  323. uint32_t saveCHICKENBIT;
  324. uint32_t saveDSPACURSOR_CTRL;
  325. uint32_t saveDSPBCURSOR_CTRL;
  326. uint32_t saveDSPACURSOR_BASE;
  327. uint32_t saveDSPBCURSOR_BASE;
  328. uint32_t saveDSPACURSOR_POS;
  329. uint32_t saveDSPBCURSOR_POS;
  330. uint32_t save_palette_a[256];
  331. uint32_t save_palette_b[256];
  332. uint32_t saveOV_OVADD;
  333. uint32_t saveOV_OGAMC0;
  334. uint32_t saveOV_OGAMC1;
  335. uint32_t saveOV_OGAMC2;
  336. uint32_t saveOV_OGAMC3;
  337. uint32_t saveOV_OGAMC4;
  338. uint32_t saveOV_OGAMC5;
  339. uint32_t saveOVC_OVADD;
  340. uint32_t saveOVC_OGAMC0;
  341. uint32_t saveOVC_OGAMC1;
  342. uint32_t saveOVC_OGAMC2;
  343. uint32_t saveOVC_OGAMC3;
  344. uint32_t saveOVC_OGAMC4;
  345. uint32_t saveOVC_OGAMC5;
  346. /* DPST register save */
  347. uint32_t saveHISTOGRAM_INT_CONTROL_REG;
  348. uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
  349. uint32_t savePWM_CONTROL_LOGIC;
  350. };
  351. struct medfield_state {
  352. uint32_t saveDPLL_A;
  353. uint32_t saveFPA0;
  354. uint32_t savePIPEACONF;
  355. uint32_t saveHTOTAL_A;
  356. uint32_t saveHBLANK_A;
  357. uint32_t saveHSYNC_A;
  358. uint32_t saveVTOTAL_A;
  359. uint32_t saveVBLANK_A;
  360. uint32_t saveVSYNC_A;
  361. uint32_t savePIPEASRC;
  362. uint32_t saveDSPASTRIDE;
  363. uint32_t saveDSPALINOFF;
  364. uint32_t saveDSPATILEOFF;
  365. uint32_t saveDSPASIZE;
  366. uint32_t saveDSPAPOS;
  367. uint32_t saveDSPASURF;
  368. uint32_t saveDSPACNTR;
  369. uint32_t saveDSPASTATUS;
  370. uint32_t save_palette_a[256];
  371. uint32_t saveMIPI;
  372. uint32_t saveDPLL_B;
  373. uint32_t saveFPB0;
  374. uint32_t savePIPEBCONF;
  375. uint32_t saveHTOTAL_B;
  376. uint32_t saveHBLANK_B;
  377. uint32_t saveHSYNC_B;
  378. uint32_t saveVTOTAL_B;
  379. uint32_t saveVBLANK_B;
  380. uint32_t saveVSYNC_B;
  381. uint32_t savePIPEBSRC;
  382. uint32_t saveDSPBSTRIDE;
  383. uint32_t saveDSPBLINOFF;
  384. uint32_t saveDSPBTILEOFF;
  385. uint32_t saveDSPBSIZE;
  386. uint32_t saveDSPBPOS;
  387. uint32_t saveDSPBSURF;
  388. uint32_t saveDSPBCNTR;
  389. uint32_t saveDSPBSTATUS;
  390. uint32_t save_palette_b[256];
  391. uint32_t savePIPECCONF;
  392. uint32_t saveHTOTAL_C;
  393. uint32_t saveHBLANK_C;
  394. uint32_t saveHSYNC_C;
  395. uint32_t saveVTOTAL_C;
  396. uint32_t saveVBLANK_C;
  397. uint32_t saveVSYNC_C;
  398. uint32_t savePIPECSRC;
  399. uint32_t saveDSPCSTRIDE;
  400. uint32_t saveDSPCLINOFF;
  401. uint32_t saveDSPCTILEOFF;
  402. uint32_t saveDSPCSIZE;
  403. uint32_t saveDSPCPOS;
  404. uint32_t saveDSPCSURF;
  405. uint32_t saveDSPCCNTR;
  406. uint32_t saveDSPCSTATUS;
  407. uint32_t save_palette_c[256];
  408. uint32_t saveMIPI_C;
  409. uint32_t savePFIT_CONTROL;
  410. uint32_t savePFIT_PGM_RATIOS;
  411. uint32_t saveHDMIPHYMISCCTL;
  412. uint32_t saveHDMIB_CONTROL;
  413. };
  414. struct cdv_state {
  415. uint32_t saveDSPCLK_GATE_D;
  416. uint32_t saveRAMCLK_GATE_D;
  417. uint32_t saveDSPARB;
  418. uint32_t saveDSPFW[6];
  419. uint32_t saveADPA;
  420. uint32_t savePP_CONTROL;
  421. uint32_t savePFIT_PGM_RATIOS;
  422. uint32_t saveLVDS;
  423. uint32_t savePFIT_CONTROL;
  424. uint32_t savePP_ON_DELAYS;
  425. uint32_t savePP_OFF_DELAYS;
  426. uint32_t savePP_CYCLE;
  427. uint32_t saveVGACNTRL;
  428. uint32_t saveIER;
  429. uint32_t saveIMR;
  430. u8 saveLBB;
  431. };
  432. struct psb_save_area {
  433. uint32_t saveBSM;
  434. uint32_t saveVBT;
  435. union {
  436. struct psb_state psb;
  437. struct medfield_state mdfld;
  438. struct cdv_state cdv;
  439. };
  440. uint32_t saveBLC_PWM_CTL2;
  441. uint32_t saveBLC_PWM_CTL;
  442. };
  443. struct psb_ops;
  444. #define PSB_NUM_PIPE 3
  445. struct drm_psb_private {
  446. struct drm_device *dev;
  447. const struct psb_ops *ops;
  448. struct psb_gtt gtt;
  449. /* GTT Memory manager */
  450. struct psb_gtt_mm *gtt_mm;
  451. struct page *scratch_page;
  452. u32 *gtt_map;
  453. uint32_t stolen_base;
  454. void *vram_addr;
  455. unsigned long vram_stolen_size;
  456. int gtt_initialized;
  457. u16 gmch_ctrl; /* Saved GTT setup */
  458. u32 pge_ctl;
  459. struct mutex gtt_mutex;
  460. struct resource *gtt_mem; /* Our PCI resource */
  461. struct psb_mmu_driver *mmu;
  462. struct psb_mmu_pd *pf_pd;
  463. /*
  464. * Register base
  465. */
  466. uint8_t *sgx_reg;
  467. uint8_t *vdc_reg;
  468. uint32_t gatt_free_offset;
  469. /*
  470. * Fencing / irq.
  471. */
  472. uint32_t vdc_irq_mask;
  473. uint32_t pipestat[PSB_NUM_PIPE];
  474. spinlock_t irqmask_lock;
  475. /*
  476. * Power
  477. */
  478. bool suspended;
  479. bool display_power;
  480. int display_count;
  481. /*
  482. * Modesetting
  483. */
  484. struct psb_intel_mode_device mode_dev;
  485. struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
  486. struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
  487. uint32_t num_pipe;
  488. /*
  489. * OSPM info (Power management base) (can go ?)
  490. */
  491. uint32_t ospm_base;
  492. /*
  493. * Sizes info
  494. */
  495. u32 fuse_reg_value;
  496. u32 video_device_fuse;
  497. /* PCI revision ID for B0:D2:F0 */
  498. uint8_t platform_rev_id;
  499. /* gmbus */
  500. struct intel_gmbus *gmbus;
  501. /* Used by SDVO */
  502. int crt_ddc_pin;
  503. /* FIXME: The mappings should be parsed from bios but for now we can
  504. pretend there are no mappings available */
  505. struct sdvo_device_mapping sdvo_mappings[2];
  506. u32 hotplug_supported_mask;
  507. struct drm_property *broadcast_rgb_property;
  508. struct drm_property *force_audio_property;
  509. /*
  510. * LVDS info
  511. */
  512. int backlight_duty_cycle; /* restore backlight to this value */
  513. bool panel_wants_dither;
  514. struct drm_display_mode *panel_fixed_mode;
  515. struct drm_display_mode *lfp_lvds_vbt_mode;
  516. struct drm_display_mode *sdvo_lvds_vbt_mode;
  517. struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
  518. struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
  519. /* Feature bits from the VBIOS */
  520. unsigned int int_tv_support:1;
  521. unsigned int lvds_dither:1;
  522. unsigned int lvds_vbt:1;
  523. unsigned int int_crt_support:1;
  524. unsigned int lvds_use_ssc:1;
  525. int lvds_ssc_freq;
  526. bool is_lvds_on;
  527. bool is_mipi_on;
  528. u32 mipi_ctrl_display;
  529. unsigned int core_freq;
  530. uint32_t iLVDS_enable;
  531. /* Runtime PM state */
  532. int rpm_enabled;
  533. /* MID specific */
  534. struct oaktrail_vbt vbt_data;
  535. struct oaktrail_gct_data gct_data;
  536. /* Oaktrail HDMI state */
  537. struct oaktrail_hdmi_dev *hdmi_priv;
  538. /*
  539. * Register state
  540. */
  541. struct psb_save_area regs;
  542. /* MSI reg save */
  543. uint32_t msi_addr;
  544. uint32_t msi_data;
  545. /*
  546. * LID-Switch
  547. */
  548. spinlock_t lid_lock;
  549. struct timer_list lid_timer;
  550. struct psb_intel_opregion opregion;
  551. u32 *lid_state;
  552. u32 lid_last_state;
  553. /*
  554. * Watchdog
  555. */
  556. uint32_t apm_reg;
  557. uint16_t apm_base;
  558. /*
  559. * Used for modifying backlight from
  560. * xrandr -- consider removing and using HAL instead
  561. */
  562. struct backlight_device *backlight_device;
  563. struct drm_property *backlight_property;
  564. uint32_t blc_adj1;
  565. uint32_t blc_adj2;
  566. void *fbdev;
  567. /* 2D acceleration */
  568. spinlock_t lock_2d;
  569. /*
  570. * Panel brightness
  571. */
  572. int brightness;
  573. int brightness_adjusted;
  574. bool dsr_enable;
  575. u32 dsr_fb_update;
  576. bool dpi_panel_on[3];
  577. void *dsi_configs[2];
  578. u32 bpp;
  579. u32 bpp2;
  580. u32 pipeconf[3];
  581. u32 dspcntr[3];
  582. int mdfld_panel_id;
  583. };
  584. /*
  585. * Operations for each board type
  586. */
  587. struct psb_ops {
  588. const char *name;
  589. unsigned int accel_2d:1;
  590. int pipes; /* Number of output pipes */
  591. int crtcs; /* Number of CRTCs */
  592. int sgx_offset; /* Base offset of SGX device */
  593. /* Sub functions */
  594. struct drm_crtc_helper_funcs const *crtc_helper;
  595. struct drm_crtc_funcs const *crtc_funcs;
  596. /* Setup hooks */
  597. int (*chip_setup)(struct drm_device *dev);
  598. void (*chip_teardown)(struct drm_device *dev);
  599. /* Display management hooks */
  600. int (*output_init)(struct drm_device *dev);
  601. /* Power management hooks */
  602. void (*init_pm)(struct drm_device *dev);
  603. int (*save_regs)(struct drm_device *dev);
  604. int (*restore_regs)(struct drm_device *dev);
  605. int (*power_up)(struct drm_device *dev);
  606. int (*power_down)(struct drm_device *dev);
  607. void (*lvds_bl_power)(struct drm_device *dev, bool on);
  608. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  609. /* Backlight */
  610. int (*backlight_init)(struct drm_device *dev);
  611. #endif
  612. int i2c_bus; /* I2C bus identifier for Moorestown */
  613. };
  614. struct psb_mmu_driver;
  615. extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
  616. extern int drm_pick_crtcs(struct drm_device *dev);
  617. static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
  618. {
  619. return (struct drm_psb_private *) dev->dev_private;
  620. }
  621. /*
  622. * MMU stuff.
  623. */
  624. extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
  625. int trap_pagefaults,
  626. int invalid_type,
  627. struct drm_psb_private *dev_priv);
  628. extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
  629. extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
  630. *driver);
  631. extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
  632. uint32_t gtt_start, uint32_t gtt_pages);
  633. extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
  634. int trap_pagefaults,
  635. int invalid_type);
  636. extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
  637. extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
  638. extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
  639. unsigned long address,
  640. uint32_t num_pages);
  641. extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
  642. uint32_t start_pfn,
  643. unsigned long address,
  644. uint32_t num_pages, int type);
  645. extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
  646. unsigned long *pfn);
  647. /*
  648. * Enable / disable MMU for different requestors.
  649. */
  650. extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
  651. extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
  652. unsigned long address, uint32_t num_pages,
  653. uint32_t desired_tile_stride,
  654. uint32_t hw_tile_stride, int type);
  655. extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
  656. unsigned long address, uint32_t num_pages,
  657. uint32_t desired_tile_stride,
  658. uint32_t hw_tile_stride);
  659. /*
  660. *psb_irq.c
  661. */
  662. extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
  663. extern int psb_irq_enable_dpst(struct drm_device *dev);
  664. extern int psb_irq_disable_dpst(struct drm_device *dev);
  665. extern void psb_irq_preinstall(struct drm_device *dev);
  666. extern int psb_irq_postinstall(struct drm_device *dev);
  667. extern void psb_irq_uninstall(struct drm_device *dev);
  668. extern void psb_irq_turn_on_dpst(struct drm_device *dev);
  669. extern void psb_irq_turn_off_dpst(struct drm_device *dev);
  670. extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
  671. extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
  672. extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
  673. extern int psb_enable_vblank(struct drm_device *dev, int crtc);
  674. extern void psb_disable_vblank(struct drm_device *dev, int crtc);
  675. void
  676. psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  677. void
  678. psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  679. extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
  680. /*
  681. * intel_opregion.c
  682. */
  683. extern int gma_intel_opregion_init(struct drm_device *dev);
  684. extern int gma_intel_opregion_exit(struct drm_device *dev);
  685. /*
  686. * framebuffer.c
  687. */
  688. extern int psbfb_probed(struct drm_device *dev);
  689. extern int psbfb_remove(struct drm_device *dev,
  690. struct drm_framebuffer *fb);
  691. /*
  692. * accel_2d.c
  693. */
  694. extern void psbfb_copyarea(struct fb_info *info,
  695. const struct fb_copyarea *region);
  696. extern int psbfb_sync(struct fb_info *info);
  697. extern void psb_spank(struct drm_psb_private *dev_priv);
  698. /*
  699. * psb_reset.c
  700. */
  701. extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
  702. extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
  703. extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
  704. /* modesetting */
  705. extern void psb_modeset_init(struct drm_device *dev);
  706. extern void psb_modeset_cleanup(struct drm_device *dev);
  707. extern int psb_fbdev_init(struct drm_device *dev);
  708. /* backlight.c */
  709. int gma_backlight_init(struct drm_device *dev);
  710. void gma_backlight_exit(struct drm_device *dev);
  711. /* oaktrail_crtc.c */
  712. extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
  713. /* oaktrail_lvds.c */
  714. extern void oaktrail_lvds_init(struct drm_device *dev,
  715. struct psb_intel_mode_device *mode_dev);
  716. /* psb_intel_display.c */
  717. extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
  718. extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
  719. /* psb_intel_lvds.c */
  720. extern const struct drm_connector_helper_funcs
  721. psb_intel_lvds_connector_helper_funcs;
  722. extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
  723. /* gem.c */
  724. extern int psb_gem_init_object(struct drm_gem_object *obj);
  725. extern void psb_gem_free_object(struct drm_gem_object *obj);
  726. extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
  727. struct drm_file *file);
  728. extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  729. struct drm_mode_create_dumb *args);
  730. extern int psb_gem_dumb_destroy(struct drm_file *file, struct drm_device *dev,
  731. uint32_t handle);
  732. extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
  733. uint32_t handle, uint64_t *offset);
  734. extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  735. extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
  736. struct drm_file *file);
  737. extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
  738. struct drm_file *file);
  739. /* psb_device.c */
  740. extern const struct psb_ops psb_chip_ops;
  741. /* oaktrail_device.c */
  742. extern const struct psb_ops oaktrail_chip_ops;
  743. /* mdlfd_device.c */
  744. extern const struct psb_ops mdfld_chip_ops;
  745. /* cdv_device.c */
  746. extern const struct psb_ops cdv_chip_ops;
  747. /*
  748. * Debug print bits setting
  749. */
  750. #define PSB_D_GENERAL (1 << 0)
  751. #define PSB_D_INIT (1 << 1)
  752. #define PSB_D_IRQ (1 << 2)
  753. #define PSB_D_ENTRY (1 << 3)
  754. /* debug the get H/V BP/FP count */
  755. #define PSB_D_HV (1 << 4)
  756. #define PSB_D_DBI_BF (1 << 5)
  757. #define PSB_D_PM (1 << 6)
  758. #define PSB_D_RENDER (1 << 7)
  759. #define PSB_D_REG (1 << 8)
  760. #define PSB_D_MSVDX (1 << 9)
  761. #define PSB_D_TOPAZ (1 << 10)
  762. extern int drm_psb_no_fb;
  763. extern int drm_idle_check_interval;
  764. /*
  765. * Utilities
  766. */
  767. static inline u32 MRST_MSG_READ32(uint port, uint offset)
  768. {
  769. int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
  770. uint32_t ret_val = 0;
  771. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  772. pci_write_config_dword(pci_root, 0xD0, mcr);
  773. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  774. pci_dev_put(pci_root);
  775. return ret_val;
  776. }
  777. static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
  778. {
  779. int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
  780. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  781. pci_write_config_dword(pci_root, 0xD4, value);
  782. pci_write_config_dword(pci_root, 0xD0, mcr);
  783. pci_dev_put(pci_root);
  784. }
  785. static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
  786. {
  787. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  788. uint32_t ret_val = 0;
  789. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  790. pci_write_config_dword(pci_root, 0xD0, mcr);
  791. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  792. pci_dev_put(pci_root);
  793. return ret_val;
  794. }
  795. static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
  796. {
  797. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  798. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  799. pci_write_config_dword(pci_root, 0xD4, value);
  800. pci_write_config_dword(pci_root, 0xD0, mcr);
  801. pci_dev_put(pci_root);
  802. }
  803. static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
  804. {
  805. struct drm_psb_private *dev_priv = dev->dev_private;
  806. return ioread32(dev_priv->vdc_reg + reg);
  807. }
  808. #define REG_READ(reg) REGISTER_READ(dev, (reg))
  809. static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
  810. uint32_t val)
  811. {
  812. struct drm_psb_private *dev_priv = dev->dev_private;
  813. iowrite32((val), dev_priv->vdc_reg + (reg));
  814. }
  815. #define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
  816. static inline void REGISTER_WRITE16(struct drm_device *dev,
  817. uint32_t reg, uint32_t val)
  818. {
  819. struct drm_psb_private *dev_priv = dev->dev_private;
  820. iowrite16((val), dev_priv->vdc_reg + (reg));
  821. }
  822. #define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
  823. static inline void REGISTER_WRITE8(struct drm_device *dev,
  824. uint32_t reg, uint32_t val)
  825. {
  826. struct drm_psb_private *dev_priv = dev->dev_private;
  827. iowrite8((val), dev_priv->vdc_reg + (reg));
  828. }
  829. #define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
  830. #define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
  831. #define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
  832. /* #define TRAP_SGX_PM_FAULT 1 */
  833. #ifdef TRAP_SGX_PM_FAULT
  834. #define PSB_RSGX32(_offs) \
  835. ({ \
  836. if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
  837. printk(KERN_ERR \
  838. "access sgx when it's off!! (READ) %s, %d\n", \
  839. __FILE__, __LINE__); \
  840. melay(1000); \
  841. } \
  842. ioread32(dev_priv->sgx_reg + (_offs)); \
  843. })
  844. #else
  845. #define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
  846. #endif
  847. #define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
  848. #define MSVDX_REG_DUMP 0
  849. #define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
  850. #define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
  851. #endif