unaligned.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Unaligned memory access handler
  3. *
  4. * Copyright (C) 2001 Randolph Chung <tausq@debian.org>
  5. * Significantly tweaked by LaMont Jones <lamont@debian.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/jiffies.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/sched.h>
  26. #include <linux/signal.h>
  27. #include <linux/ratelimit.h>
  28. #include <asm/uaccess.h>
  29. /* #define DEBUG_UNALIGNED 1 */
  30. #ifdef DEBUG_UNALIGNED
  31. #define DPRINTF(fmt, args...) do { printk(KERN_DEBUG "%s:%d:%s ", __FILE__, __LINE__, __func__ ); printk(KERN_DEBUG fmt, ##args ); } while (0)
  32. #else
  33. #define DPRINTF(fmt, args...)
  34. #endif
  35. #ifdef CONFIG_64BIT
  36. #define RFMT "%016lx"
  37. #else
  38. #define RFMT "%08lx"
  39. #endif
  40. #define FIXUP_BRANCH(lbl) \
  41. "\tldil L%%" #lbl ", %%r1\n" \
  42. "\tldo R%%" #lbl "(%%r1), %%r1\n" \
  43. "\tbv,n %%r0(%%r1)\n"
  44. /* If you use FIXUP_BRANCH, then you must list this clobber */
  45. #define FIXUP_BRANCH_CLOBBER "r1"
  46. /* 1111 1100 0000 0000 0001 0011 1100 0000 */
  47. #define OPCODE1(a,b,c) ((a)<<26|(b)<<12|(c)<<6)
  48. #define OPCODE2(a,b) ((a)<<26|(b)<<1)
  49. #define OPCODE3(a,b) ((a)<<26|(b)<<2)
  50. #define OPCODE4(a) ((a)<<26)
  51. #define OPCODE1_MASK OPCODE1(0x3f,1,0xf)
  52. #define OPCODE2_MASK OPCODE2(0x3f,1)
  53. #define OPCODE3_MASK OPCODE3(0x3f,1)
  54. #define OPCODE4_MASK OPCODE4(0x3f)
  55. /* skip LDB - never unaligned (index) */
  56. #define OPCODE_LDH_I OPCODE1(0x03,0,0x1)
  57. #define OPCODE_LDW_I OPCODE1(0x03,0,0x2)
  58. #define OPCODE_LDD_I OPCODE1(0x03,0,0x3)
  59. #define OPCODE_LDDA_I OPCODE1(0x03,0,0x4)
  60. #define OPCODE_LDCD_I OPCODE1(0x03,0,0x5)
  61. #define OPCODE_LDWA_I OPCODE1(0x03,0,0x6)
  62. #define OPCODE_LDCW_I OPCODE1(0x03,0,0x7)
  63. /* skip LDB - never unaligned (short) */
  64. #define OPCODE_LDH_S OPCODE1(0x03,1,0x1)
  65. #define OPCODE_LDW_S OPCODE1(0x03,1,0x2)
  66. #define OPCODE_LDD_S OPCODE1(0x03,1,0x3)
  67. #define OPCODE_LDDA_S OPCODE1(0x03,1,0x4)
  68. #define OPCODE_LDCD_S OPCODE1(0x03,1,0x5)
  69. #define OPCODE_LDWA_S OPCODE1(0x03,1,0x6)
  70. #define OPCODE_LDCW_S OPCODE1(0x03,1,0x7)
  71. /* skip STB - never unaligned */
  72. #define OPCODE_STH OPCODE1(0x03,1,0x9)
  73. #define OPCODE_STW OPCODE1(0x03,1,0xa)
  74. #define OPCODE_STD OPCODE1(0x03,1,0xb)
  75. /* skip STBY - never unaligned */
  76. /* skip STDBY - never unaligned */
  77. #define OPCODE_STWA OPCODE1(0x03,1,0xe)
  78. #define OPCODE_STDA OPCODE1(0x03,1,0xf)
  79. #define OPCODE_FLDWX OPCODE1(0x09,0,0x0)
  80. #define OPCODE_FLDWXR OPCODE1(0x09,0,0x1)
  81. #define OPCODE_FSTWX OPCODE1(0x09,0,0x8)
  82. #define OPCODE_FSTWXR OPCODE1(0x09,0,0x9)
  83. #define OPCODE_FLDWS OPCODE1(0x09,1,0x0)
  84. #define OPCODE_FLDWSR OPCODE1(0x09,1,0x1)
  85. #define OPCODE_FSTWS OPCODE1(0x09,1,0x8)
  86. #define OPCODE_FSTWSR OPCODE1(0x09,1,0x9)
  87. #define OPCODE_FLDDX OPCODE1(0x0b,0,0x0)
  88. #define OPCODE_FSTDX OPCODE1(0x0b,0,0x8)
  89. #define OPCODE_FLDDS OPCODE1(0x0b,1,0x0)
  90. #define OPCODE_FSTDS OPCODE1(0x0b,1,0x8)
  91. #define OPCODE_LDD_L OPCODE2(0x14,0)
  92. #define OPCODE_FLDD_L OPCODE2(0x14,1)
  93. #define OPCODE_STD_L OPCODE2(0x1c,0)
  94. #define OPCODE_FSTD_L OPCODE2(0x1c,1)
  95. #define OPCODE_LDW_M OPCODE3(0x17,1)
  96. #define OPCODE_FLDW_L OPCODE3(0x17,0)
  97. #define OPCODE_FSTW_L OPCODE3(0x1f,0)
  98. #define OPCODE_STW_M OPCODE3(0x1f,1)
  99. #define OPCODE_LDH_L OPCODE4(0x11)
  100. #define OPCODE_LDW_L OPCODE4(0x12)
  101. #define OPCODE_LDWM OPCODE4(0x13)
  102. #define OPCODE_STH_L OPCODE4(0x19)
  103. #define OPCODE_STW_L OPCODE4(0x1A)
  104. #define OPCODE_STWM OPCODE4(0x1B)
  105. #define MAJOR_OP(i) (((i)>>26)&0x3f)
  106. #define R1(i) (((i)>>21)&0x1f)
  107. #define R2(i) (((i)>>16)&0x1f)
  108. #define R3(i) ((i)&0x1f)
  109. #define FR3(i) ((((i)<<1)&0x1f)|(((i)>>6)&1))
  110. #define IM(i,n) (((i)>>1&((1<<(n-1))-1))|((i)&1?((0-1L)<<(n-1)):0))
  111. #define IM5_2(i) IM((i)>>16,5)
  112. #define IM5_3(i) IM((i),5)
  113. #define IM14(i) IM((i),14)
  114. #define ERR_NOTHANDLED -1
  115. #define ERR_PAGEFAULT -2
  116. int unaligned_enabled __read_mostly = 1;
  117. void die_if_kernel (char *str, struct pt_regs *regs, long err);
  118. static int emulate_ldh(struct pt_regs *regs, int toreg)
  119. {
  120. unsigned long saddr = regs->ior;
  121. unsigned long val = 0;
  122. int ret;
  123. DPRINTF("load " RFMT ":" RFMT " to r%d for 2 bytes\n",
  124. regs->isr, regs->ior, toreg);
  125. __asm__ __volatile__ (
  126. " mtsp %4, %%sr1\n"
  127. "1: ldbs 0(%%sr1,%3), %%r20\n"
  128. "2: ldbs 1(%%sr1,%3), %0\n"
  129. " depw %%r20, 23, 24, %0\n"
  130. " copy %%r0, %1\n"
  131. "3: \n"
  132. " .section .fixup,\"ax\"\n"
  133. "4: ldi -2, %1\n"
  134. FIXUP_BRANCH(3b)
  135. " .previous\n"
  136. ASM_EXCEPTIONTABLE_ENTRY(1b, 4b)
  137. ASM_EXCEPTIONTABLE_ENTRY(2b, 4b)
  138. : "=r" (val), "=r" (ret)
  139. : "0" (val), "r" (saddr), "r" (regs->isr)
  140. : "r20", FIXUP_BRANCH_CLOBBER );
  141. DPRINTF("val = 0x" RFMT "\n", val);
  142. if (toreg)
  143. regs->gr[toreg] = val;
  144. return ret;
  145. }
  146. static int emulate_ldw(struct pt_regs *regs, int toreg, int flop)
  147. {
  148. unsigned long saddr = regs->ior;
  149. unsigned long val = 0;
  150. int ret;
  151. DPRINTF("load " RFMT ":" RFMT " to r%d for 4 bytes\n",
  152. regs->isr, regs->ior, toreg);
  153. __asm__ __volatile__ (
  154. " zdep %3,28,2,%%r19\n" /* r19=(ofs&3)*8 */
  155. " mtsp %4, %%sr1\n"
  156. " depw %%r0,31,2,%3\n"
  157. "1: ldw 0(%%sr1,%3),%0\n"
  158. "2: ldw 4(%%sr1,%3),%%r20\n"
  159. " subi 32,%%r19,%%r19\n"
  160. " mtctl %%r19,11\n"
  161. " vshd %0,%%r20,%0\n"
  162. " copy %%r0, %1\n"
  163. "3: \n"
  164. " .section .fixup,\"ax\"\n"
  165. "4: ldi -2, %1\n"
  166. FIXUP_BRANCH(3b)
  167. " .previous\n"
  168. ASM_EXCEPTIONTABLE_ENTRY(1b, 4b)
  169. ASM_EXCEPTIONTABLE_ENTRY(2b, 4b)
  170. : "=r" (val), "=r" (ret)
  171. : "0" (val), "r" (saddr), "r" (regs->isr)
  172. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  173. DPRINTF("val = 0x" RFMT "\n", val);
  174. if (flop)
  175. ((__u32*)(regs->fr))[toreg] = val;
  176. else if (toreg)
  177. regs->gr[toreg] = val;
  178. return ret;
  179. }
  180. static int emulate_ldd(struct pt_regs *regs, int toreg, int flop)
  181. {
  182. unsigned long saddr = regs->ior;
  183. __u64 val = 0;
  184. int ret;
  185. DPRINTF("load " RFMT ":" RFMT " to r%d for 8 bytes\n",
  186. regs->isr, regs->ior, toreg);
  187. #ifdef CONFIG_PA20
  188. #ifndef CONFIG_64BIT
  189. if (!flop)
  190. return -1;
  191. #endif
  192. __asm__ __volatile__ (
  193. " depd,z %3,60,3,%%r19\n" /* r19=(ofs&7)*8 */
  194. " mtsp %4, %%sr1\n"
  195. " depd %%r0,63,3,%3\n"
  196. "1: ldd 0(%%sr1,%3),%0\n"
  197. "2: ldd 8(%%sr1,%3),%%r20\n"
  198. " subi 64,%%r19,%%r19\n"
  199. " mtsar %%r19\n"
  200. " shrpd %0,%%r20,%%sar,%0\n"
  201. " copy %%r0, %1\n"
  202. "3: \n"
  203. " .section .fixup,\"ax\"\n"
  204. "4: ldi -2, %1\n"
  205. FIXUP_BRANCH(3b)
  206. " .previous\n"
  207. ASM_EXCEPTIONTABLE_ENTRY(1b,4b)
  208. ASM_EXCEPTIONTABLE_ENTRY(2b,4b)
  209. : "=r" (val), "=r" (ret)
  210. : "0" (val), "r" (saddr), "r" (regs->isr)
  211. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  212. #else
  213. {
  214. unsigned long valh=0,vall=0;
  215. __asm__ __volatile__ (
  216. " zdep %5,29,2,%%r19\n" /* r19=(ofs&3)*8 */
  217. " mtsp %6, %%sr1\n"
  218. " dep %%r0,31,2,%5\n"
  219. "1: ldw 0(%%sr1,%5),%0\n"
  220. "2: ldw 4(%%sr1,%5),%1\n"
  221. "3: ldw 8(%%sr1,%5),%%r20\n"
  222. " subi 32,%%r19,%%r19\n"
  223. " mtsar %%r19\n"
  224. " vshd %0,%1,%0\n"
  225. " vshd %1,%%r20,%1\n"
  226. " copy %%r0, %2\n"
  227. "4: \n"
  228. " .section .fixup,\"ax\"\n"
  229. "5: ldi -2, %2\n"
  230. FIXUP_BRANCH(4b)
  231. " .previous\n"
  232. ASM_EXCEPTIONTABLE_ENTRY(1b,5b)
  233. ASM_EXCEPTIONTABLE_ENTRY(2b,5b)
  234. ASM_EXCEPTIONTABLE_ENTRY(3b,5b)
  235. : "=r" (valh), "=r" (vall), "=r" (ret)
  236. : "0" (valh), "1" (vall), "r" (saddr), "r" (regs->isr)
  237. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  238. val=((__u64)valh<<32)|(__u64)vall;
  239. }
  240. #endif
  241. DPRINTF("val = 0x%llx\n", val);
  242. if (flop)
  243. regs->fr[toreg] = val;
  244. else if (toreg)
  245. regs->gr[toreg] = val;
  246. return ret;
  247. }
  248. static int emulate_sth(struct pt_regs *regs, int frreg)
  249. {
  250. unsigned long val = regs->gr[frreg];
  251. int ret;
  252. if (!frreg)
  253. val = 0;
  254. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 2 bytes\n", frreg,
  255. val, regs->isr, regs->ior);
  256. __asm__ __volatile__ (
  257. " mtsp %3, %%sr1\n"
  258. " extrw,u %1, 23, 8, %%r19\n"
  259. "1: stb %1, 1(%%sr1, %2)\n"
  260. "2: stb %%r19, 0(%%sr1, %2)\n"
  261. " copy %%r0, %0\n"
  262. "3: \n"
  263. " .section .fixup,\"ax\"\n"
  264. "4: ldi -2, %0\n"
  265. FIXUP_BRANCH(3b)
  266. " .previous\n"
  267. ASM_EXCEPTIONTABLE_ENTRY(1b,4b)
  268. ASM_EXCEPTIONTABLE_ENTRY(2b,4b)
  269. : "=r" (ret)
  270. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  271. : "r19", FIXUP_BRANCH_CLOBBER );
  272. return ret;
  273. }
  274. static int emulate_stw(struct pt_regs *regs, int frreg, int flop)
  275. {
  276. unsigned long val;
  277. int ret;
  278. if (flop)
  279. val = ((__u32*)(regs->fr))[frreg];
  280. else if (frreg)
  281. val = regs->gr[frreg];
  282. else
  283. val = 0;
  284. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 4 bytes\n", frreg,
  285. val, regs->isr, regs->ior);
  286. __asm__ __volatile__ (
  287. " mtsp %3, %%sr1\n"
  288. " zdep %2, 28, 2, %%r19\n"
  289. " dep %%r0, 31, 2, %2\n"
  290. " mtsar %%r19\n"
  291. " depwi,z -2, %%sar, 32, %%r19\n"
  292. "1: ldw 0(%%sr1,%2),%%r20\n"
  293. "2: ldw 4(%%sr1,%2),%%r21\n"
  294. " vshd %%r0, %1, %%r22\n"
  295. " vshd %1, %%r0, %%r1\n"
  296. " and %%r20, %%r19, %%r20\n"
  297. " andcm %%r21, %%r19, %%r21\n"
  298. " or %%r22, %%r20, %%r20\n"
  299. " or %%r1, %%r21, %%r21\n"
  300. " stw %%r20,0(%%sr1,%2)\n"
  301. " stw %%r21,4(%%sr1,%2)\n"
  302. " copy %%r0, %0\n"
  303. "3: \n"
  304. " .section .fixup,\"ax\"\n"
  305. "4: ldi -2, %0\n"
  306. FIXUP_BRANCH(3b)
  307. " .previous\n"
  308. ASM_EXCEPTIONTABLE_ENTRY(1b,4b)
  309. ASM_EXCEPTIONTABLE_ENTRY(2b,4b)
  310. : "=r" (ret)
  311. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  312. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  313. return 0;
  314. }
  315. static int emulate_std(struct pt_regs *regs, int frreg, int flop)
  316. {
  317. __u64 val;
  318. int ret;
  319. if (flop)
  320. val = regs->fr[frreg];
  321. else if (frreg)
  322. val = regs->gr[frreg];
  323. else
  324. val = 0;
  325. DPRINTF("store r%d (0x%016llx) to " RFMT ":" RFMT " for 8 bytes\n", frreg,
  326. val, regs->isr, regs->ior);
  327. #ifdef CONFIG_PA20
  328. #ifndef CONFIG_64BIT
  329. if (!flop)
  330. return -1;
  331. #endif
  332. __asm__ __volatile__ (
  333. " mtsp %3, %%sr1\n"
  334. " depd,z %2, 60, 3, %%r19\n"
  335. " depd %%r0, 63, 3, %2\n"
  336. " mtsar %%r19\n"
  337. " depdi,z -2, %%sar, 64, %%r19\n"
  338. "1: ldd 0(%%sr1,%2),%%r20\n"
  339. "2: ldd 8(%%sr1,%2),%%r21\n"
  340. " shrpd %%r0, %1, %%sar, %%r22\n"
  341. " shrpd %1, %%r0, %%sar, %%r1\n"
  342. " and %%r20, %%r19, %%r20\n"
  343. " andcm %%r21, %%r19, %%r21\n"
  344. " or %%r22, %%r20, %%r20\n"
  345. " or %%r1, %%r21, %%r21\n"
  346. "3: std %%r20,0(%%sr1,%2)\n"
  347. "4: std %%r21,8(%%sr1,%2)\n"
  348. " copy %%r0, %0\n"
  349. "5: \n"
  350. " .section .fixup,\"ax\"\n"
  351. "6: ldi -2, %0\n"
  352. FIXUP_BRANCH(5b)
  353. " .previous\n"
  354. ASM_EXCEPTIONTABLE_ENTRY(1b,6b)
  355. ASM_EXCEPTIONTABLE_ENTRY(2b,6b)
  356. ASM_EXCEPTIONTABLE_ENTRY(3b,6b)
  357. ASM_EXCEPTIONTABLE_ENTRY(4b,6b)
  358. : "=r" (ret)
  359. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  360. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  361. #else
  362. {
  363. unsigned long valh=(val>>32),vall=(val&0xffffffffl);
  364. __asm__ __volatile__ (
  365. " mtsp %4, %%sr1\n"
  366. " zdep %2, 29, 2, %%r19\n"
  367. " dep %%r0, 31, 2, %2\n"
  368. " mtsar %%r19\n"
  369. " zvdepi -2, 32, %%r19\n"
  370. "1: ldw 0(%%sr1,%3),%%r20\n"
  371. "2: ldw 8(%%sr1,%3),%%r21\n"
  372. " vshd %1, %2, %%r1\n"
  373. " vshd %%r0, %1, %1\n"
  374. " vshd %2, %%r0, %2\n"
  375. " and %%r20, %%r19, %%r20\n"
  376. " andcm %%r21, %%r19, %%r21\n"
  377. " or %1, %%r20, %1\n"
  378. " or %2, %%r21, %2\n"
  379. "3: stw %1,0(%%sr1,%1)\n"
  380. "4: stw %%r1,4(%%sr1,%3)\n"
  381. "5: stw %2,8(%%sr1,%3)\n"
  382. " copy %%r0, %0\n"
  383. "6: \n"
  384. " .section .fixup,\"ax\"\n"
  385. "7: ldi -2, %0\n"
  386. FIXUP_BRANCH(6b)
  387. " .previous\n"
  388. ASM_EXCEPTIONTABLE_ENTRY(1b,7b)
  389. ASM_EXCEPTIONTABLE_ENTRY(2b,7b)
  390. ASM_EXCEPTIONTABLE_ENTRY(3b,7b)
  391. ASM_EXCEPTIONTABLE_ENTRY(4b,7b)
  392. ASM_EXCEPTIONTABLE_ENTRY(5b,7b)
  393. : "=r" (ret)
  394. : "r" (valh), "r" (vall), "r" (regs->ior), "r" (regs->isr)
  395. : "r19", "r20", "r21", "r1", FIXUP_BRANCH_CLOBBER );
  396. }
  397. #endif
  398. return ret;
  399. }
  400. void handle_unaligned(struct pt_regs *regs)
  401. {
  402. static DEFINE_RATELIMIT_STATE(ratelimit, 5 * HZ, 5);
  403. unsigned long newbase = R1(regs->iir)?regs->gr[R1(regs->iir)]:0;
  404. int modify = 0;
  405. int ret = ERR_NOTHANDLED;
  406. struct siginfo si;
  407. register int flop=0; /* true if this is a flop */
  408. /* log a message with pacing */
  409. if (user_mode(regs)) {
  410. if (current->thread.flags & PARISC_UAC_SIGBUS) {
  411. goto force_sigbus;
  412. }
  413. if (!(current->thread.flags & PARISC_UAC_NOPRINT) &&
  414. __ratelimit(&ratelimit)) {
  415. char buf[256];
  416. sprintf(buf, "%s(%d): unaligned access to 0x" RFMT " at ip=0x" RFMT "\n",
  417. current->comm, task_pid_nr(current), regs->ior, regs->iaoq[0]);
  418. printk(KERN_WARNING "%s", buf);
  419. #ifdef DEBUG_UNALIGNED
  420. show_regs(regs);
  421. #endif
  422. }
  423. if (!unaligned_enabled)
  424. goto force_sigbus;
  425. }
  426. /* handle modification - OK, it's ugly, see the instruction manual */
  427. switch (MAJOR_OP(regs->iir))
  428. {
  429. case 0x03:
  430. case 0x09:
  431. case 0x0b:
  432. if (regs->iir&0x20)
  433. {
  434. modify = 1;
  435. if (regs->iir&0x1000) /* short loads */
  436. if (regs->iir&0x200)
  437. newbase += IM5_3(regs->iir);
  438. else
  439. newbase += IM5_2(regs->iir);
  440. else if (regs->iir&0x2000) /* scaled indexed */
  441. {
  442. int shift=0;
  443. switch (regs->iir & OPCODE1_MASK)
  444. {
  445. case OPCODE_LDH_I:
  446. shift= 1; break;
  447. case OPCODE_LDW_I:
  448. shift= 2; break;
  449. case OPCODE_LDD_I:
  450. case OPCODE_LDDA_I:
  451. shift= 3; break;
  452. }
  453. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0)<<shift;
  454. } else /* simple indexed */
  455. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0);
  456. }
  457. break;
  458. case 0x13:
  459. case 0x1b:
  460. modify = 1;
  461. newbase += IM14(regs->iir);
  462. break;
  463. case 0x14:
  464. case 0x1c:
  465. if (regs->iir&8)
  466. {
  467. modify = 1;
  468. newbase += IM14(regs->iir&~0xe);
  469. }
  470. break;
  471. case 0x16:
  472. case 0x1e:
  473. modify = 1;
  474. newbase += IM14(regs->iir&6);
  475. break;
  476. case 0x17:
  477. case 0x1f:
  478. if (regs->iir&4)
  479. {
  480. modify = 1;
  481. newbase += IM14(regs->iir&~4);
  482. }
  483. break;
  484. }
  485. /* TODO: make this cleaner... */
  486. switch (regs->iir & OPCODE1_MASK)
  487. {
  488. case OPCODE_LDH_I:
  489. case OPCODE_LDH_S:
  490. ret = emulate_ldh(regs, R3(regs->iir));
  491. break;
  492. case OPCODE_LDW_I:
  493. case OPCODE_LDWA_I:
  494. case OPCODE_LDW_S:
  495. case OPCODE_LDWA_S:
  496. ret = emulate_ldw(regs, R3(regs->iir),0);
  497. break;
  498. case OPCODE_STH:
  499. ret = emulate_sth(regs, R2(regs->iir));
  500. break;
  501. case OPCODE_STW:
  502. case OPCODE_STWA:
  503. ret = emulate_stw(regs, R2(regs->iir),0);
  504. break;
  505. #ifdef CONFIG_PA20
  506. case OPCODE_LDD_I:
  507. case OPCODE_LDDA_I:
  508. case OPCODE_LDD_S:
  509. case OPCODE_LDDA_S:
  510. ret = emulate_ldd(regs, R3(regs->iir),0);
  511. break;
  512. case OPCODE_STD:
  513. case OPCODE_STDA:
  514. ret = emulate_std(regs, R2(regs->iir),0);
  515. break;
  516. #endif
  517. case OPCODE_FLDWX:
  518. case OPCODE_FLDWS:
  519. case OPCODE_FLDWXR:
  520. case OPCODE_FLDWSR:
  521. flop=1;
  522. ret = emulate_ldw(regs,FR3(regs->iir),1);
  523. break;
  524. case OPCODE_FLDDX:
  525. case OPCODE_FLDDS:
  526. flop=1;
  527. ret = emulate_ldd(regs,R3(regs->iir),1);
  528. break;
  529. case OPCODE_FSTWX:
  530. case OPCODE_FSTWS:
  531. case OPCODE_FSTWXR:
  532. case OPCODE_FSTWSR:
  533. flop=1;
  534. ret = emulate_stw(regs,FR3(regs->iir),1);
  535. break;
  536. case OPCODE_FSTDX:
  537. case OPCODE_FSTDS:
  538. flop=1;
  539. ret = emulate_std(regs,R3(regs->iir),1);
  540. break;
  541. case OPCODE_LDCD_I:
  542. case OPCODE_LDCW_I:
  543. case OPCODE_LDCD_S:
  544. case OPCODE_LDCW_S:
  545. ret = ERR_NOTHANDLED; /* "undefined", but lets kill them. */
  546. break;
  547. }
  548. #ifdef CONFIG_PA20
  549. switch (regs->iir & OPCODE2_MASK)
  550. {
  551. case OPCODE_FLDD_L:
  552. flop=1;
  553. ret = emulate_ldd(regs,R2(regs->iir),1);
  554. break;
  555. case OPCODE_FSTD_L:
  556. flop=1;
  557. ret = emulate_std(regs, R2(regs->iir),1);
  558. break;
  559. case OPCODE_LDD_L:
  560. ret = emulate_ldd(regs, R2(regs->iir),0);
  561. break;
  562. case OPCODE_STD_L:
  563. ret = emulate_std(regs, R2(regs->iir),0);
  564. break;
  565. }
  566. #endif
  567. switch (regs->iir & OPCODE3_MASK)
  568. {
  569. case OPCODE_FLDW_L:
  570. flop=1;
  571. ret = emulate_ldw(regs, R2(regs->iir),0);
  572. break;
  573. case OPCODE_LDW_M:
  574. ret = emulate_ldw(regs, R2(regs->iir),1);
  575. break;
  576. case OPCODE_FSTW_L:
  577. flop=1;
  578. ret = emulate_stw(regs, R2(regs->iir),1);
  579. break;
  580. case OPCODE_STW_M:
  581. ret = emulate_stw(regs, R2(regs->iir),0);
  582. break;
  583. }
  584. switch (regs->iir & OPCODE4_MASK)
  585. {
  586. case OPCODE_LDH_L:
  587. ret = emulate_ldh(regs, R2(regs->iir));
  588. break;
  589. case OPCODE_LDW_L:
  590. case OPCODE_LDWM:
  591. ret = emulate_ldw(regs, R2(regs->iir),0);
  592. break;
  593. case OPCODE_STH_L:
  594. ret = emulate_sth(regs, R2(regs->iir));
  595. break;
  596. case OPCODE_STW_L:
  597. case OPCODE_STWM:
  598. ret = emulate_stw(regs, R2(regs->iir),0);
  599. break;
  600. }
  601. if (modify && R1(regs->iir))
  602. regs->gr[R1(regs->iir)] = newbase;
  603. if (ret == ERR_NOTHANDLED)
  604. printk(KERN_CRIT "Not-handled unaligned insn 0x%08lx\n", regs->iir);
  605. DPRINTF("ret = %d\n", ret);
  606. if (ret)
  607. {
  608. printk(KERN_CRIT "Unaligned handler failed, ret = %d\n", ret);
  609. die_if_kernel("Unaligned data reference", regs, 28);
  610. if (ret == ERR_PAGEFAULT)
  611. {
  612. si.si_signo = SIGSEGV;
  613. si.si_errno = 0;
  614. si.si_code = SEGV_MAPERR;
  615. si.si_addr = (void __user *)regs->ior;
  616. force_sig_info(SIGSEGV, &si, current);
  617. }
  618. else
  619. {
  620. force_sigbus:
  621. /* couldn't handle it ... */
  622. si.si_signo = SIGBUS;
  623. si.si_errno = 0;
  624. si.si_code = BUS_ADRALN;
  625. si.si_addr = (void __user *)regs->ior;
  626. force_sig_info(SIGBUS, &si, current);
  627. }
  628. return;
  629. }
  630. /* else we handled it, let life go on. */
  631. regs->gr[0]|=PSW_N;
  632. }
  633. /*
  634. * NB: check_unaligned() is only used for PCXS processors right
  635. * now, so we only check for PA1.1 encodings at this point.
  636. */
  637. int
  638. check_unaligned(struct pt_regs *regs)
  639. {
  640. unsigned long align_mask;
  641. /* Get alignment mask */
  642. align_mask = 0UL;
  643. switch (regs->iir & OPCODE1_MASK) {
  644. case OPCODE_LDH_I:
  645. case OPCODE_LDH_S:
  646. case OPCODE_STH:
  647. align_mask = 1UL;
  648. break;
  649. case OPCODE_LDW_I:
  650. case OPCODE_LDWA_I:
  651. case OPCODE_LDW_S:
  652. case OPCODE_LDWA_S:
  653. case OPCODE_STW:
  654. case OPCODE_STWA:
  655. align_mask = 3UL;
  656. break;
  657. default:
  658. switch (regs->iir & OPCODE4_MASK) {
  659. case OPCODE_LDH_L:
  660. case OPCODE_STH_L:
  661. align_mask = 1UL;
  662. break;
  663. case OPCODE_LDW_L:
  664. case OPCODE_LDWM:
  665. case OPCODE_STW_L:
  666. case OPCODE_STWM:
  667. align_mask = 3UL;
  668. break;
  669. }
  670. break;
  671. }
  672. return (int)(regs->ior & align_mask);
  673. }