1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693 |
- /* low-level asm for "intrigue" (PA8500-8700 CPU perf counters)
- *
- * Copyright (C) 2001 Randolph Chung <tausq at parisc-linux.org>
- * Copyright (C) 2001 Hewlett-Packard (Grant Grundler)
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License, or
- * (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
- */
- #include <asm/assembly.h>
- #include <linux/init.h>
- #include <linux/linkage.h>
- #ifdef CONFIG_64BIT
- .level 2.0w
- #endif /* CONFIG_64BIT */
- #define MTDIAG_1(gr) .word 0x14201840 + gr*0x10000
- #define MTDIAG_2(gr) .word 0x14401840 + gr*0x10000
- #define MFDIAG_1(gr) .word 0x142008A0 + gr
- #define MFDIAG_2(gr) .word 0x144008A0 + gr
- #define STDIAG(dr) .word 0x14000AA0 + dr*0x200000
- #define SFDIAG(dr) .word 0x14000BA0 + dr*0x200000
- #define DR2_SLOW_RET 53
- ;
- ; Enable the performance counters
- ;
- ; The coprocessor only needs to be enabled when
- ; starting/stopping the coprocessor with the pmenb/pmdis.
- ;
- .text
- ENTRY(perf_intrigue_enable_perf_counters)
- .proc
- .callinfo frame=0,NO_CALLS
- .entry
- ldi 0x20,%r25 ; load up perfmon bit
- mfctl ccr,%r26 ; get coprocessor register
- or %r25,%r26,%r26 ; set bit
- mtctl %r26,ccr ; turn on performance coprocessor
- pmenb ; enable performance monitor
- ssm 0,0 ; dummy op to ensure completion
- sync ; follow ERS
- andcm %r26,%r25,%r26 ; clear bit now
- mtctl %r26,ccr ; turn off performance coprocessor
- nop ; NOPs as specified in ERS
- nop
- nop
- nop
- nop
- nop
- nop
- bve (%r2)
- nop
- .exit
- .procend
- ENDPROC(perf_intrigue_enable_perf_counters)
- ENTRY(perf_intrigue_disable_perf_counters)
- .proc
- .callinfo frame=0,NO_CALLS
- .entry
- ldi 0x20,%r25 ; load up perfmon bit
- mfctl ccr,%r26 ; get coprocessor register
- or %r25,%r26,%r26 ; set bit
- mtctl %r26,ccr ; turn on performance coprocessor
- pmdis ; disable performance monitor
- ssm 0,0 ; dummy op to ensure completion
- andcm %r26,%r25,%r26 ; clear bit now
- bve (%r2)
- mtctl %r26,ccr ; turn off performance coprocessor
- .exit
- .procend
- ENDPROC(perf_intrigue_disable_perf_counters)
- ;***********************************************************************
- ;*
- ;* Name: perf_rdr_shift_in_W
- ;*
- ;* Description:
- ;* This routine shifts data in from the RDR in arg0 and returns
- ;* the result in ret0. If the RDR is <= 64 bits in length, it
- ;* is shifted shifted backup immediately. This is to compensate
- ;* for RDR10 which has bits that preclude PDC stack operations
- ;* when they are in the wrong state.
- ;*
- ;* Arguments:
- ;* arg0 : rdr to be read
- ;* arg1 : bit length of rdr
- ;*
- ;* Returns:
- ;* ret0 = next 64 bits of rdr data from staging register
- ;*
- ;* Register usage:
- ;* arg0 : rdr to be read
- ;* arg1 : bit length of rdr
- ;* %r24 - original DR2 value
- ;* %r1 - scratch
- ;* %r29 - scratch
- ;*
- ;* Returns:
- ;* ret0 = RDR data (right justified)
- ;*
- ;***********************************************************************
- ENTRY(perf_rdr_shift_in_W)
- .proc
- .callinfo frame=0,NO_CALLS
- .entry
- ;
- ; read(shift in) the RDR.
- ;
- ; NOTE: The PCX-W ERS states that DR2_SLOW_RET must be set before any
- ; shifting is done, from or to, remote diagnose registers.
- ;
- depdi,z 1,DR2_SLOW_RET,1,%r29
- MFDIAG_2 (24)
- or %r24,%r29,%r29
- MTDIAG_2 (29) ; set DR2_SLOW_RET
- nop
- nop
- nop
- nop
- ;
- ; Cacheline start (32-byte cacheline)
- ;
- nop
- nop
- nop
- extrd,u arg1,63,6,%r1 ; setup shift amount by bits to move
- mtsar %r1
- shladd arg0,2,%r0,%r1 ; %r1 = 4 * RDR number
- blr %r1,%r0 ; branch to 8-instruction sequence
- nop
- ;
- ; Cacheline start (32-byte cacheline)
- ;
- ;
- ; RDR 0 sequence
- ;
- SFDIAG (0)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1) ; mtdiag %dr1, %r1
- STDIAG (0)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 1 sequence
- ;
- sync
- ssm 0,0
- SFDIAG (1)
- ssm 0,0
- MFDIAG_1 (28)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- nop
- ;
- ; RDR 2 read sequence
- ;
- SFDIAG (2)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (2)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 3 read sequence
- ;
- b,n perf_rdr_shift_in_W_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- ;
- ; RDR 4 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (4)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 5 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (5)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 6 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (6)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 7 read sequence
- ;
- b,n perf_rdr_shift_in_W_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- ;
- ; RDR 8 read sequence
- ;
- b,n perf_rdr_shift_in_W_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- ;
- ; RDR 9 read sequence
- ;
- b,n perf_rdr_shift_in_W_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- ;
- ; RDR 10 read sequence
- ;
- SFDIAG (10)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (10)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 11 read sequence
- ;
- SFDIAG (11)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (11)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 12 read sequence
- ;
- b,n perf_rdr_shift_in_W_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- ;
- ; RDR 13 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (13)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 14 read sequence
- ;
- SFDIAG (14)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (14)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 15 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (15)
- ssm 0,0
- MFDIAG_1 (28)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- nop
- ;
- ; RDR 16 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (16)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 17 read sequence
- ;
- SFDIAG (17)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (17)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 18 read sequence
- ;
- SFDIAG (18)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (18)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 19 read sequence
- ;
- b,n perf_rdr_shift_in_W_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- ;
- ; RDR 20 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (20)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 21 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (21)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 22 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (22)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 23 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (23)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 24 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (24)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 25 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (25)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 26 read sequence
- ;
- SFDIAG (26)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (26)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 27 read sequence
- ;
- SFDIAG (27)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (27)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 28 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (28)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 29 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (29)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 30 read sequence
- ;
- SFDIAG (30)
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (30)
- ssm 0,0
- b,n perf_rdr_shift_in_W_leave
- ;
- ; RDR 31 read sequence
- ;
- sync
- ssm 0,0
- SFDIAG (31)
- ssm 0,0
- MFDIAG_1 (28)
- nop
- ssm 0,0
- nop
- ;
- ; Fallthrough
- ;
- perf_rdr_shift_in_W_leave:
- bve (%r2)
- .exit
- MTDIAG_2 (24) ; restore DR2
- .procend
- ENDPROC(perf_rdr_shift_in_W)
- ;***********************************************************************
- ;*
- ;* Name: perf_rdr_shift_out_W
- ;*
- ;* Description:
- ;* This routine moves data to the RDR's. The double-word that
- ;* arg1 points to is loaded and moved into the staging register.
- ;* Then the STDIAG instruction for the RDR # in arg0 is called
- ;* to move the data to the RDR.
- ;*
- ;* Arguments:
- ;* arg0 = rdr number
- ;* arg1 = 64-bit value to write
- ;* %r24 - DR2 | DR2_SLOW_RET
- ;* %r23 - original DR2 value
- ;*
- ;* Returns:
- ;* None
- ;*
- ;* Register usage:
- ;*
- ;***********************************************************************
- ENTRY(perf_rdr_shift_out_W)
- .proc
- .callinfo frame=0,NO_CALLS
- .entry
- ;
- ; NOTE: The PCX-W ERS states that DR2_SLOW_RET must be set before any
- ; shifting is done, from or to, the remote diagnose registers.
- ;
- depdi,z 1,DR2_SLOW_RET,1,%r24
- MFDIAG_2 (23)
- or %r24,%r23,%r24
- MTDIAG_2 (24) ; set DR2_SLOW_RET
- MTDIAG_1 (25) ; data to the staging register
- shladd arg0,2,%r0,%r1 ; %r1 = 4 * RDR number
- blr %r1,%r0 ; branch to 8-instruction sequence
- nop
- ;
- ; RDR 0 write sequence
- ;
- sync ; RDR 0 write sequence
- ssm 0,0
- STDIAG (0)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 1 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (1)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 2 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (2)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 3 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (3)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 4 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (4)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 5 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (5)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 6 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (6)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 7 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (7)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 8 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (8)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 9 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (9)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 10 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (10)
- STDIAG (26)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 11 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (11)
- STDIAG (27)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 12 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (12)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 13 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (13)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 14 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (14)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 15 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (15)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 16 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (16)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 17 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (17)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 18 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (18)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 19 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (19)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 20 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (20)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 21 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (21)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 22 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (22)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 23 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (23)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 24 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (24)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 25 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (25)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 26 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (10)
- STDIAG (26)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 27 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (11)
- STDIAG (27)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- ssm 0,0
- nop
- ;
- ; RDR 28 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (28)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 29 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (29)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 30 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (30)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- ;
- ; RDR 31 write sequence
- ;
- sync
- ssm 0,0
- STDIAG (31)
- ssm 0,0
- b,n perf_rdr_shift_out_W_leave
- nop
- ssm 0,0
- nop
- perf_rdr_shift_out_W_leave:
- bve (%r2)
- .exit
- MTDIAG_2 (23) ; restore DR2
- .procend
- ENDPROC(perf_rdr_shift_out_W)
- ;***********************************************************************
- ;*
- ;* Name: rdr_shift_in_U
- ;*
- ;* Description:
- ;* This routine shifts data in from the RDR in arg0 and returns
- ;* the result in ret0. If the RDR is <= 64 bits in length, it
- ;* is shifted shifted backup immediately. This is to compensate
- ;* for RDR10 which has bits that preclude PDC stack operations
- ;* when they are in the wrong state.
- ;*
- ;* Arguments:
- ;* arg0 : rdr to be read
- ;* arg1 : bit length of rdr
- ;*
- ;* Returns:
- ;* ret0 = next 64 bits of rdr data from staging register
- ;*
- ;* Register usage:
- ;* arg0 : rdr to be read
- ;* arg1 : bit length of rdr
- ;* %r24 - original DR2 value
- ;* %r23 - DR2 | DR2_SLOW_RET
- ;* %r1 - scratch
- ;*
- ;***********************************************************************
- ENTRY(perf_rdr_shift_in_U)
- .proc
- .callinfo frame=0,NO_CALLS
- .entry
- ; read(shift in) the RDR.
- ;
- ; NOTE: The PCX-U ERS states that DR2_SLOW_RET must be set before any
- ; shifting is done, from or to, remote diagnose registers.
- depdi,z 1,DR2_SLOW_RET,1,%r29
- MFDIAG_2 (24)
- or %r24,%r29,%r29
- MTDIAG_2 (29) ; set DR2_SLOW_RET
- nop
- nop
- nop
- nop
- ;
- ; Start of next 32-byte cacheline
- ;
- nop
- nop
- nop
- extrd,u arg1,63,6,%r1
- mtsar %r1
- shladd arg0,2,%r0,%r1 ; %r1 = 4 * RDR number
- blr %r1,%r0 ; branch to 8-instruction sequence
- nop
- ;
- ; Start of next 32-byte cacheline
- ;
- SFDIAG (0) ; RDR 0 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (0)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (1) ; RDR 1 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (1)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- sync ; RDR 2 read sequence
- ssm 0,0
- SFDIAG (4)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 3 read sequence
- ssm 0,0
- SFDIAG (3)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 4 read sequence
- ssm 0,0
- SFDIAG (4)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 5 read sequence
- ssm 0,0
- SFDIAG (5)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 6 read sequence
- ssm 0,0
- SFDIAG (6)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 7 read sequence
- ssm 0,0
- SFDIAG (7)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- b,n perf_rdr_shift_in_U_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- SFDIAG (9) ; RDR 9 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (9)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (10) ; RDR 10 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (10)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (11) ; RDR 11 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (11)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (12) ; RDR 12 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (12)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (13) ; RDR 13 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (13)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (14) ; RDR 14 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (14)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (15) ; RDR 15 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (15)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- sync ; RDR 16 read sequence
- ssm 0,0
- SFDIAG (16)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- SFDIAG (17) ; RDR 17 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (17)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (18) ; RDR 18 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (18)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- b,n perf_rdr_shift_in_U_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- sync ; RDR 20 read sequence
- ssm 0,0
- SFDIAG (20)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 21 read sequence
- ssm 0,0
- SFDIAG (21)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 22 read sequence
- ssm 0,0
- SFDIAG (22)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 23 read sequence
- ssm 0,0
- SFDIAG (23)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 24 read sequence
- ssm 0,0
- SFDIAG (24)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- sync ; RDR 25 read sequence
- ssm 0,0
- SFDIAG (25)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- SFDIAG (26) ; RDR 26 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (26)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (27) ; RDR 27 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (27)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- sync ; RDR 28 read sequence
- ssm 0,0
- SFDIAG (28)
- ssm 0,0
- MFDIAG_1 (28)
- b,n perf_rdr_shift_in_U_leave
- ssm 0,0
- nop
- b,n perf_rdr_shift_in_U_leave
- nop
- nop
- nop
- nop
- nop
- nop
- nop
- SFDIAG (30) ; RDR 30 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (30)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- SFDIAG (31) ; RDR 31 read sequence
- ssm 0,0
- MFDIAG_1 (28)
- shrpd ret0,%r0,%sar,%r1
- MTDIAG_1 (1)
- STDIAG (31)
- ssm 0,0
- b,n perf_rdr_shift_in_U_leave
- nop
- perf_rdr_shift_in_U_leave:
- bve (%r2)
- .exit
- MTDIAG_2 (24) ; restore DR2
- .procend
- ENDPROC(perf_rdr_shift_in_U)
- ;***********************************************************************
- ;*
- ;* Name: rdr_shift_out_U
- ;*
- ;* Description:
- ;* This routine moves data to the RDR's. The double-word that
- ;* arg1 points to is loaded and moved into the staging register.
- ;* Then the STDIAG instruction for the RDR # in arg0 is called
- ;* to move the data to the RDR.
- ;*
- ;* Arguments:
- ;* arg0 = rdr target
- ;* arg1 = buffer pointer
- ;*
- ;* Returns:
- ;* None
- ;*
- ;* Register usage:
- ;* arg0 = rdr target
- ;* arg1 = buffer pointer
- ;* %r24 - DR2 | DR2_SLOW_RET
- ;* %r23 - original DR2 value
- ;*
- ;***********************************************************************
- ENTRY(perf_rdr_shift_out_U)
- .proc
- .callinfo frame=0,NO_CALLS
- .entry
- ;
- ; NOTE: The PCX-U ERS states that DR2_SLOW_RET must be set before any
- ; shifting is done, from or to, the remote diagnose registers.
- ;
- depdi,z 1,DR2_SLOW_RET,1,%r24
- MFDIAG_2 (23)
- or %r24,%r23,%r24
- MTDIAG_2 (24) ; set DR2_SLOW_RET
- MTDIAG_1 (25) ; data to the staging register
- shladd arg0,2,%r0,%r1 ; %r1 = 4 * RDR number
- blr %r1,%r0 ; branch to 8-instruction sequence
- nop
- ;
- ; 32-byte cachline aligned
- ;
- sync ; RDR 0 write sequence
- ssm 0,0
- STDIAG (0)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 1 write sequence
- ssm 0,0
- STDIAG (1)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 2 write sequence
- ssm 0,0
- STDIAG (2)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 3 write sequence
- ssm 0,0
- STDIAG (3)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 4 write sequence
- ssm 0,0
- STDIAG (4)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 5 write sequence
- ssm 0,0
- STDIAG (5)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 6 write sequence
- ssm 0,0
- STDIAG (6)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 7 write sequence
- ssm 0,0
- STDIAG (7)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 8 write sequence
- ssm 0,0
- STDIAG (8)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 9 write sequence
- ssm 0,0
- STDIAG (9)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 10 write sequence
- ssm 0,0
- STDIAG (10)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 11 write sequence
- ssm 0,0
- STDIAG (11)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 12 write sequence
- ssm 0,0
- STDIAG (12)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 13 write sequence
- ssm 0,0
- STDIAG (13)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 14 write sequence
- ssm 0,0
- STDIAG (14)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 15 write sequence
- ssm 0,0
- STDIAG (15)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 16 write sequence
- ssm 0,0
- STDIAG (16)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 17 write sequence
- ssm 0,0
- STDIAG (17)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 18 write sequence
- ssm 0,0
- STDIAG (18)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 19 write sequence
- ssm 0,0
- STDIAG (19)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 20 write sequence
- ssm 0,0
- STDIAG (20)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 21 write sequence
- ssm 0,0
- STDIAG (21)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 22 write sequence
- ssm 0,0
- STDIAG (22)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 23 write sequence
- ssm 0,0
- STDIAG (23)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 24 write sequence
- ssm 0,0
- STDIAG (24)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 25 write sequence
- ssm 0,0
- STDIAG (25)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 26 write sequence
- ssm 0,0
- STDIAG (26)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 27 write sequence
- ssm 0,0
- STDIAG (27)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 28 write sequence
- ssm 0,0
- STDIAG (28)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 29 write sequence
- ssm 0,0
- STDIAG (29)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 30 write sequence
- ssm 0,0
- STDIAG (30)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- sync ; RDR 31 write sequence
- ssm 0,0
- STDIAG (31)
- ssm 0,0
- b,n perf_rdr_shift_out_U_leave
- nop
- ssm 0,0
- nop
- perf_rdr_shift_out_U_leave:
- bve (%r2)
- .exit
- MTDIAG_2 (23) ; restore DR2
- .procend
- ENDPROC(perf_rdr_shift_out_U)
|