mmconfig_32.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Copyright (C) 2004 Matthew Wilcox <matthew@wil.cx>
  3. * Copyright (C) 2004 Intel Corp.
  4. *
  5. * This code is released under the GNU General Public License version 2.
  6. */
  7. /*
  8. * mmconfig.c - Low-level direct PCI config space access via MMCONFIG
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <asm/e820.h>
  13. #include <asm/pci_x86.h>
  14. #include <acpi/acpi.h>
  15. /* Assume systems with more busses have correct MCFG */
  16. #define mmcfg_virt_addr ((void __iomem *) fix_to_virt(FIX_PCIE_MCFG))
  17. /* The base address of the last MMCONFIG device accessed */
  18. static u32 mmcfg_last_accessed_device;
  19. static int mmcfg_last_accessed_cpu;
  20. /*
  21. * Functions for accessing PCI configuration space with MMCONFIG accesses
  22. */
  23. static u32 get_base_addr(unsigned int seg, int bus, unsigned devfn)
  24. {
  25. struct pci_mmcfg_region *cfg = pci_mmconfig_lookup(seg, bus);
  26. if (cfg)
  27. return cfg->address;
  28. return 0;
  29. }
  30. /*
  31. * This is always called under pci_config_lock
  32. */
  33. static void pci_exp_set_dev_base(unsigned int base, int bus, int devfn)
  34. {
  35. u32 dev_base = base | PCI_MMCFG_BUS_OFFSET(bus) | (devfn << 12);
  36. int cpu = smp_processor_id();
  37. if (dev_base != mmcfg_last_accessed_device ||
  38. cpu != mmcfg_last_accessed_cpu) {
  39. mmcfg_last_accessed_device = dev_base;
  40. mmcfg_last_accessed_cpu = cpu;
  41. set_fixmap_nocache(FIX_PCIE_MCFG, dev_base);
  42. }
  43. }
  44. static int pci_mmcfg_read(unsigned int seg, unsigned int bus,
  45. unsigned int devfn, int reg, int len, u32 *value)
  46. {
  47. unsigned long flags;
  48. u32 base;
  49. if ((bus > 255) || (devfn > 255) || (reg > 4095)) {
  50. err: *value = -1;
  51. return -EINVAL;
  52. }
  53. base = get_base_addr(seg, bus, devfn);
  54. if (!base)
  55. goto err;
  56. raw_spin_lock_irqsave(&pci_config_lock, flags);
  57. pci_exp_set_dev_base(base, bus, devfn);
  58. switch (len) {
  59. case 1:
  60. *value = mmio_config_readb(mmcfg_virt_addr + reg);
  61. break;
  62. case 2:
  63. *value = mmio_config_readw(mmcfg_virt_addr + reg);
  64. break;
  65. case 4:
  66. *value = mmio_config_readl(mmcfg_virt_addr + reg);
  67. break;
  68. }
  69. raw_spin_unlock_irqrestore(&pci_config_lock, flags);
  70. return 0;
  71. }
  72. static int pci_mmcfg_write(unsigned int seg, unsigned int bus,
  73. unsigned int devfn, int reg, int len, u32 value)
  74. {
  75. unsigned long flags;
  76. u32 base;
  77. if ((bus > 255) || (devfn > 255) || (reg > 4095))
  78. return -EINVAL;
  79. base = get_base_addr(seg, bus, devfn);
  80. if (!base)
  81. return -EINVAL;
  82. raw_spin_lock_irqsave(&pci_config_lock, flags);
  83. pci_exp_set_dev_base(base, bus, devfn);
  84. switch (len) {
  85. case 1:
  86. mmio_config_writeb(mmcfg_virt_addr + reg, value);
  87. break;
  88. case 2:
  89. mmio_config_writew(mmcfg_virt_addr + reg, value);
  90. break;
  91. case 4:
  92. mmio_config_writel(mmcfg_virt_addr + reg, value);
  93. break;
  94. }
  95. raw_spin_unlock_irqrestore(&pci_config_lock, flags);
  96. return 0;
  97. }
  98. static const struct pci_raw_ops pci_mmcfg = {
  99. .read = pci_mmcfg_read,
  100. .write = pci_mmcfg_write,
  101. };
  102. int __init pci_mmcfg_arch_init(void)
  103. {
  104. printk(KERN_INFO "PCI: Using MMCONFIG for extended config space\n");
  105. raw_pci_ext_ops = &pci_mmcfg;
  106. return 1;
  107. }
  108. void __init pci_mmcfg_arch_free(void)
  109. {
  110. }