lapic.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #include "cpuid.h"
  40. #ifndef CONFIG_X86_64
  41. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  42. #else
  43. #define mod_64(x, y) ((x) % (y))
  44. #endif
  45. #define PRId64 "d"
  46. #define PRIx64 "llx"
  47. #define PRIu64 "u"
  48. #define PRIo64 "o"
  49. #define APIC_BUS_CYCLE_NS 1
  50. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  51. #define apic_debug(fmt, arg...)
  52. #define APIC_LVT_NUM 6
  53. /* 14 is the version for Xeon and Pentium 8.4.8*/
  54. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  55. #define LAPIC_MMIO_LENGTH (1 << 12)
  56. /* followed define is not in apicdef.h */
  57. #define APIC_SHORT_MASK 0xc0000
  58. #define APIC_DEST_NOSHORT 0x0
  59. #define APIC_DEST_MASK 0x800
  60. #define MAX_APIC_VECTOR 256
  61. #define VEC_POS(v) ((v) & (32 - 1))
  62. #define REG_POS(v) (((v) >> 5) << 4)
  63. static unsigned int min_timer_period_us = 500;
  64. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  65. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  66. {
  67. return *((u32 *) (apic->regs + reg_off));
  68. }
  69. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  70. {
  71. *((u32 *) (apic->regs + reg_off)) = val;
  72. }
  73. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  74. {
  75. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  76. }
  77. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  78. {
  79. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  80. }
  81. static inline void apic_set_vector(int vec, void *bitmap)
  82. {
  83. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  84. }
  85. static inline void apic_clear_vector(int vec, void *bitmap)
  86. {
  87. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  88. }
  89. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  90. {
  91. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  92. }
  93. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  94. {
  95. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  96. }
  97. static inline int apic_enabled(struct kvm_lapic *apic)
  98. {
  99. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  100. }
  101. #define LVT_MASK \
  102. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  103. #define LINT_MASK \
  104. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  105. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  106. static inline int kvm_apic_id(struct kvm_lapic *apic)
  107. {
  108. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  109. }
  110. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  111. {
  112. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  113. }
  114. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  115. {
  116. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  117. }
  118. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  119. {
  120. return ((apic_get_reg(apic, APIC_LVTT) &
  121. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  122. }
  123. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  124. {
  125. return ((apic_get_reg(apic, APIC_LVTT) &
  126. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  127. }
  128. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  129. {
  130. return ((apic_get_reg(apic, APIC_LVTT) &
  131. apic->lapic_timer.timer_mode_mask) ==
  132. APIC_LVT_TIMER_TSCDEADLINE);
  133. }
  134. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  135. {
  136. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  137. }
  138. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  139. {
  140. struct kvm_lapic *apic = vcpu->arch.apic;
  141. struct kvm_cpuid_entry2 *feat;
  142. u32 v = APIC_VERSION;
  143. if (!irqchip_in_kernel(vcpu->kvm))
  144. return;
  145. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  146. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  147. v |= APIC_LVR_DIRECTED_EOI;
  148. apic_set_reg(apic, APIC_LVR, v);
  149. }
  150. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  151. {
  152. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  153. }
  154. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  155. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  156. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  157. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  158. LINT_MASK, LINT_MASK, /* LVT0-1 */
  159. LVT_MASK /* LVTERR */
  160. };
  161. static int find_highest_vector(void *bitmap)
  162. {
  163. u32 *word = bitmap;
  164. int word_offset = MAX_APIC_VECTOR >> 5;
  165. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  166. continue;
  167. if (likely(!word_offset && !word[0]))
  168. return -1;
  169. else
  170. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  171. }
  172. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  173. {
  174. apic->irr_pending = true;
  175. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  176. }
  177. static inline int apic_search_irr(struct kvm_lapic *apic)
  178. {
  179. return find_highest_vector(apic->regs + APIC_IRR);
  180. }
  181. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  182. {
  183. int result;
  184. if (!apic->irr_pending)
  185. return -1;
  186. result = apic_search_irr(apic);
  187. ASSERT(result == -1 || result >= 16);
  188. return result;
  189. }
  190. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  191. {
  192. apic->irr_pending = false;
  193. apic_clear_vector(vec, apic->regs + APIC_IRR);
  194. if (apic_search_irr(apic) != -1)
  195. apic->irr_pending = true;
  196. }
  197. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  198. {
  199. struct kvm_lapic *apic = vcpu->arch.apic;
  200. int highest_irr;
  201. /* This may race with setting of irr in __apic_accept_irq() and
  202. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  203. * will cause vmexit immediately and the value will be recalculated
  204. * on the next vmentry.
  205. */
  206. if (!apic)
  207. return 0;
  208. highest_irr = apic_find_highest_irr(apic);
  209. return highest_irr;
  210. }
  211. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  212. int vector, int level, int trig_mode);
  213. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  214. {
  215. struct kvm_lapic *apic = vcpu->arch.apic;
  216. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  217. irq->level, irq->trig_mode);
  218. }
  219. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  220. {
  221. int result;
  222. result = find_highest_vector(apic->regs + APIC_ISR);
  223. ASSERT(result == -1 || result >= 16);
  224. return result;
  225. }
  226. static void apic_update_ppr(struct kvm_lapic *apic)
  227. {
  228. u32 tpr, isrv, ppr, old_ppr;
  229. int isr;
  230. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  231. tpr = apic_get_reg(apic, APIC_TASKPRI);
  232. isr = apic_find_highest_isr(apic);
  233. isrv = (isr != -1) ? isr : 0;
  234. if ((tpr & 0xf0) >= (isrv & 0xf0))
  235. ppr = tpr & 0xff;
  236. else
  237. ppr = isrv & 0xf0;
  238. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  239. apic, ppr, isr, isrv);
  240. if (old_ppr != ppr) {
  241. apic_set_reg(apic, APIC_PROCPRI, ppr);
  242. if (ppr < old_ppr)
  243. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  244. }
  245. }
  246. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  247. {
  248. apic_set_reg(apic, APIC_TASKPRI, tpr);
  249. apic_update_ppr(apic);
  250. }
  251. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  252. {
  253. return dest == 0xff || kvm_apic_id(apic) == dest;
  254. }
  255. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  256. {
  257. int result = 0;
  258. u32 logical_id;
  259. if (apic_x2apic_mode(apic)) {
  260. logical_id = apic_get_reg(apic, APIC_LDR);
  261. return logical_id & mda;
  262. }
  263. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  264. switch (apic_get_reg(apic, APIC_DFR)) {
  265. case APIC_DFR_FLAT:
  266. if (logical_id & mda)
  267. result = 1;
  268. break;
  269. case APIC_DFR_CLUSTER:
  270. if (((logical_id >> 4) == (mda >> 0x4))
  271. && (logical_id & mda & 0xf))
  272. result = 1;
  273. break;
  274. default:
  275. apic_debug("Bad DFR vcpu %d: %08x\n",
  276. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  277. break;
  278. }
  279. return result;
  280. }
  281. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  282. int short_hand, int dest, int dest_mode)
  283. {
  284. int result = 0;
  285. struct kvm_lapic *target = vcpu->arch.apic;
  286. apic_debug("target %p, source %p, dest 0x%x, "
  287. "dest_mode 0x%x, short_hand 0x%x\n",
  288. target, source, dest, dest_mode, short_hand);
  289. ASSERT(target);
  290. switch (short_hand) {
  291. case APIC_DEST_NOSHORT:
  292. if (dest_mode == 0)
  293. /* Physical mode. */
  294. result = kvm_apic_match_physical_addr(target, dest);
  295. else
  296. /* Logical mode. */
  297. result = kvm_apic_match_logical_addr(target, dest);
  298. break;
  299. case APIC_DEST_SELF:
  300. result = (target == source);
  301. break;
  302. case APIC_DEST_ALLINC:
  303. result = 1;
  304. break;
  305. case APIC_DEST_ALLBUT:
  306. result = (target != source);
  307. break;
  308. default:
  309. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  310. short_hand);
  311. break;
  312. }
  313. return result;
  314. }
  315. /*
  316. * Add a pending IRQ into lapic.
  317. * Return 1 if successfully added and 0 if discarded.
  318. */
  319. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  320. int vector, int level, int trig_mode)
  321. {
  322. int result = 0;
  323. struct kvm_vcpu *vcpu = apic->vcpu;
  324. switch (delivery_mode) {
  325. case APIC_DM_LOWEST:
  326. vcpu->arch.apic_arb_prio++;
  327. case APIC_DM_FIXED:
  328. /* FIXME add logic for vcpu on reset */
  329. if (unlikely(!apic_enabled(apic)))
  330. break;
  331. if (trig_mode) {
  332. apic_debug("level trig mode for vector %d", vector);
  333. apic_set_vector(vector, apic->regs + APIC_TMR);
  334. } else
  335. apic_clear_vector(vector, apic->regs + APIC_TMR);
  336. result = !apic_test_and_set_irr(vector, apic);
  337. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  338. trig_mode, vector, !result);
  339. if (!result) {
  340. if (trig_mode)
  341. apic_debug("level trig mode repeatedly for "
  342. "vector %d", vector);
  343. break;
  344. }
  345. kvm_make_request(KVM_REQ_EVENT, vcpu);
  346. kvm_vcpu_kick(vcpu);
  347. break;
  348. case APIC_DM_REMRD:
  349. apic_debug("Ignoring delivery mode 3\n");
  350. break;
  351. case APIC_DM_SMI:
  352. apic_debug("Ignoring guest SMI\n");
  353. break;
  354. case APIC_DM_NMI:
  355. result = 1;
  356. kvm_inject_nmi(vcpu);
  357. kvm_vcpu_kick(vcpu);
  358. break;
  359. case APIC_DM_INIT:
  360. if (!trig_mode || level) {
  361. result = 1;
  362. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  363. kvm_make_request(KVM_REQ_EVENT, vcpu);
  364. kvm_vcpu_kick(vcpu);
  365. } else {
  366. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  367. vcpu->vcpu_id);
  368. }
  369. break;
  370. case APIC_DM_STARTUP:
  371. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  372. vcpu->vcpu_id, vector);
  373. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  374. result = 1;
  375. vcpu->arch.sipi_vector = vector;
  376. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  377. kvm_make_request(KVM_REQ_EVENT, vcpu);
  378. kvm_vcpu_kick(vcpu);
  379. }
  380. break;
  381. case APIC_DM_EXTINT:
  382. /*
  383. * Should only be called by kvm_apic_local_deliver() with LVT0,
  384. * before NMI watchdog was enabled. Already handled by
  385. * kvm_apic_accept_pic_intr().
  386. */
  387. break;
  388. default:
  389. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  390. delivery_mode);
  391. break;
  392. }
  393. return result;
  394. }
  395. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  396. {
  397. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  398. }
  399. static void apic_set_eoi(struct kvm_lapic *apic)
  400. {
  401. int vector = apic_find_highest_isr(apic);
  402. int trigger_mode;
  403. /*
  404. * Not every write EOI will has corresponding ISR,
  405. * one example is when Kernel check timer on setup_IO_APIC
  406. */
  407. if (vector == -1)
  408. return;
  409. apic_clear_vector(vector, apic->regs + APIC_ISR);
  410. apic_update_ppr(apic);
  411. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  412. trigger_mode = IOAPIC_LEVEL_TRIG;
  413. else
  414. trigger_mode = IOAPIC_EDGE_TRIG;
  415. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  416. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  417. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  418. }
  419. static void apic_send_ipi(struct kvm_lapic *apic)
  420. {
  421. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  422. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  423. struct kvm_lapic_irq irq;
  424. irq.vector = icr_low & APIC_VECTOR_MASK;
  425. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  426. irq.dest_mode = icr_low & APIC_DEST_MASK;
  427. irq.level = icr_low & APIC_INT_ASSERT;
  428. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  429. irq.shorthand = icr_low & APIC_SHORT_MASK;
  430. if (apic_x2apic_mode(apic))
  431. irq.dest_id = icr_high;
  432. else
  433. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  434. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  435. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  436. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  437. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  438. icr_high, icr_low, irq.shorthand, irq.dest_id,
  439. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  440. irq.vector);
  441. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  442. }
  443. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  444. {
  445. ktime_t remaining;
  446. s64 ns;
  447. u32 tmcct;
  448. ASSERT(apic != NULL);
  449. /* if initial count is 0, current count should also be 0 */
  450. if (apic_get_reg(apic, APIC_TMICT) == 0 ||
  451. apic->lapic_timer.period == 0)
  452. return 0;
  453. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  454. if (ktime_to_ns(remaining) < 0)
  455. remaining = ktime_set(0, 0);
  456. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  457. tmcct = div64_u64(ns,
  458. (APIC_BUS_CYCLE_NS * apic->divide_count));
  459. return tmcct;
  460. }
  461. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  462. {
  463. struct kvm_vcpu *vcpu = apic->vcpu;
  464. struct kvm_run *run = vcpu->run;
  465. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  466. run->tpr_access.rip = kvm_rip_read(vcpu);
  467. run->tpr_access.is_write = write;
  468. }
  469. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  470. {
  471. if (apic->vcpu->arch.tpr_access_reporting)
  472. __report_tpr_access(apic, write);
  473. }
  474. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  475. {
  476. u32 val = 0;
  477. if (offset >= LAPIC_MMIO_LENGTH)
  478. return 0;
  479. switch (offset) {
  480. case APIC_ID:
  481. if (apic_x2apic_mode(apic))
  482. val = kvm_apic_id(apic);
  483. else
  484. val = kvm_apic_id(apic) << 24;
  485. break;
  486. case APIC_ARBPRI:
  487. apic_debug("Access APIC ARBPRI register which is for P6\n");
  488. break;
  489. case APIC_TMCCT: /* Timer CCR */
  490. if (apic_lvtt_tscdeadline(apic))
  491. return 0;
  492. val = apic_get_tmcct(apic);
  493. break;
  494. case APIC_TASKPRI:
  495. report_tpr_access(apic, false);
  496. /* fall thru */
  497. default:
  498. apic_update_ppr(apic);
  499. val = apic_get_reg(apic, offset);
  500. break;
  501. }
  502. return val;
  503. }
  504. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  505. {
  506. return container_of(dev, struct kvm_lapic, dev);
  507. }
  508. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  509. void *data)
  510. {
  511. unsigned char alignment = offset & 0xf;
  512. u32 result;
  513. /* this bitmask has a bit cleared for each reserver register */
  514. static const u64 rmask = 0x43ff01ffffffe70cULL;
  515. if ((alignment + len) > 4) {
  516. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  517. offset, len);
  518. return 1;
  519. }
  520. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  521. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  522. offset);
  523. return 1;
  524. }
  525. result = __apic_read(apic, offset & ~0xf);
  526. trace_kvm_apic_read(offset, result);
  527. switch (len) {
  528. case 1:
  529. case 2:
  530. case 4:
  531. memcpy(data, (char *)&result + alignment, len);
  532. break;
  533. default:
  534. printk(KERN_ERR "Local APIC read with len = %x, "
  535. "should be 1,2, or 4 instead\n", len);
  536. break;
  537. }
  538. return 0;
  539. }
  540. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  541. {
  542. return apic_hw_enabled(apic) &&
  543. addr >= apic->base_address &&
  544. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  545. }
  546. static int apic_mmio_read(struct kvm_io_device *this,
  547. gpa_t address, int len, void *data)
  548. {
  549. struct kvm_lapic *apic = to_lapic(this);
  550. u32 offset = address - apic->base_address;
  551. if (!apic_mmio_in_range(apic, address))
  552. return -EOPNOTSUPP;
  553. apic_reg_read(apic, offset, len, data);
  554. return 0;
  555. }
  556. static void update_divide_count(struct kvm_lapic *apic)
  557. {
  558. u32 tmp1, tmp2, tdcr;
  559. tdcr = apic_get_reg(apic, APIC_TDCR);
  560. tmp1 = tdcr & 0xf;
  561. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  562. apic->divide_count = 0x1 << (tmp2 & 0x7);
  563. apic_debug("timer divide count is 0x%x\n",
  564. apic->divide_count);
  565. }
  566. static void start_apic_timer(struct kvm_lapic *apic)
  567. {
  568. ktime_t now;
  569. atomic_set(&apic->lapic_timer.pending, 0);
  570. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  571. /* lapic timer in oneshot or peroidic mode */
  572. now = apic->lapic_timer.timer.base->get_time();
  573. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT)
  574. * APIC_BUS_CYCLE_NS * apic->divide_count;
  575. if (!apic->lapic_timer.period)
  576. return;
  577. /*
  578. * Do not allow the guest to program periodic timers with small
  579. * interval, since the hrtimers are not throttled by the host
  580. * scheduler.
  581. */
  582. if (apic_lvtt_period(apic)) {
  583. s64 min_period = min_timer_period_us * 1000LL;
  584. if (apic->lapic_timer.period < min_period) {
  585. pr_info_ratelimited(
  586. "kvm: vcpu %i: requested %lld ns "
  587. "lapic timer period limited to %lld ns\n",
  588. apic->vcpu->vcpu_id,
  589. apic->lapic_timer.period, min_period);
  590. apic->lapic_timer.period = min_period;
  591. }
  592. }
  593. hrtimer_start(&apic->lapic_timer.timer,
  594. ktime_add_ns(now, apic->lapic_timer.period),
  595. HRTIMER_MODE_ABS);
  596. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  597. PRIx64 ", "
  598. "timer initial count 0x%x, period %lldns, "
  599. "expire @ 0x%016" PRIx64 ".\n", __func__,
  600. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  601. apic_get_reg(apic, APIC_TMICT),
  602. apic->lapic_timer.period,
  603. ktime_to_ns(ktime_add_ns(now,
  604. apic->lapic_timer.period)));
  605. } else if (apic_lvtt_tscdeadline(apic)) {
  606. /* lapic timer in tsc deadline mode */
  607. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  608. u64 ns = 0;
  609. struct kvm_vcpu *vcpu = apic->vcpu;
  610. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  611. unsigned long flags;
  612. if (unlikely(!tscdeadline || !this_tsc_khz))
  613. return;
  614. local_irq_save(flags);
  615. now = apic->lapic_timer.timer.base->get_time();
  616. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
  617. if (likely(tscdeadline > guest_tsc)) {
  618. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  619. do_div(ns, this_tsc_khz);
  620. }
  621. hrtimer_start(&apic->lapic_timer.timer,
  622. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  623. local_irq_restore(flags);
  624. }
  625. }
  626. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  627. {
  628. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  629. if (apic_lvt_nmi_mode(lvt0_val)) {
  630. if (!nmi_wd_enabled) {
  631. apic_debug("Receive NMI setting on APIC_LVT0 "
  632. "for cpu %d\n", apic->vcpu->vcpu_id);
  633. atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
  634. }
  635. } else if (nmi_wd_enabled)
  636. atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
  637. }
  638. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  639. {
  640. int ret = 0;
  641. trace_kvm_apic_write(reg, val);
  642. switch (reg) {
  643. case APIC_ID: /* Local APIC ID */
  644. if (!apic_x2apic_mode(apic))
  645. apic_set_reg(apic, APIC_ID, val);
  646. else
  647. ret = 1;
  648. break;
  649. case APIC_TASKPRI:
  650. report_tpr_access(apic, true);
  651. apic_set_tpr(apic, val & 0xff);
  652. break;
  653. case APIC_EOI:
  654. apic_set_eoi(apic);
  655. break;
  656. case APIC_LDR:
  657. if (!apic_x2apic_mode(apic))
  658. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  659. else
  660. ret = 1;
  661. break;
  662. case APIC_DFR:
  663. if (!apic_x2apic_mode(apic))
  664. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  665. else
  666. ret = 1;
  667. break;
  668. case APIC_SPIV: {
  669. u32 mask = 0x3ff;
  670. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  671. mask |= APIC_SPIV_DIRECTED_EOI;
  672. apic_set_reg(apic, APIC_SPIV, val & mask);
  673. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  674. int i;
  675. u32 lvt_val;
  676. for (i = 0; i < APIC_LVT_NUM; i++) {
  677. lvt_val = apic_get_reg(apic,
  678. APIC_LVTT + 0x10 * i);
  679. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  680. lvt_val | APIC_LVT_MASKED);
  681. }
  682. atomic_set(&apic->lapic_timer.pending, 0);
  683. }
  684. break;
  685. }
  686. case APIC_ICR:
  687. /* No delay here, so we always clear the pending bit */
  688. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  689. apic_send_ipi(apic);
  690. break;
  691. case APIC_ICR2:
  692. if (!apic_x2apic_mode(apic))
  693. val &= 0xff000000;
  694. apic_set_reg(apic, APIC_ICR2, val);
  695. break;
  696. case APIC_LVT0:
  697. apic_manage_nmi_watchdog(apic, val);
  698. case APIC_LVTTHMR:
  699. case APIC_LVTPC:
  700. case APIC_LVT1:
  701. case APIC_LVTERR:
  702. /* TODO: Check vector */
  703. if (!apic_sw_enabled(apic))
  704. val |= APIC_LVT_MASKED;
  705. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  706. apic_set_reg(apic, reg, val);
  707. break;
  708. case APIC_LVTT:
  709. if ((apic_get_reg(apic, APIC_LVTT) &
  710. apic->lapic_timer.timer_mode_mask) !=
  711. (val & apic->lapic_timer.timer_mode_mask))
  712. hrtimer_cancel(&apic->lapic_timer.timer);
  713. if (!apic_sw_enabled(apic))
  714. val |= APIC_LVT_MASKED;
  715. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  716. apic_set_reg(apic, APIC_LVTT, val);
  717. break;
  718. case APIC_TMICT:
  719. if (apic_lvtt_tscdeadline(apic))
  720. break;
  721. hrtimer_cancel(&apic->lapic_timer.timer);
  722. apic_set_reg(apic, APIC_TMICT, val);
  723. start_apic_timer(apic);
  724. break;
  725. case APIC_TDCR:
  726. if (val & 4)
  727. apic_debug("KVM_WRITE:TDCR %x\n", val);
  728. apic_set_reg(apic, APIC_TDCR, val);
  729. update_divide_count(apic);
  730. break;
  731. case APIC_ESR:
  732. if (apic_x2apic_mode(apic) && val != 0) {
  733. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  734. ret = 1;
  735. }
  736. break;
  737. case APIC_SELF_IPI:
  738. if (apic_x2apic_mode(apic)) {
  739. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  740. } else
  741. ret = 1;
  742. break;
  743. default:
  744. ret = 1;
  745. break;
  746. }
  747. if (ret)
  748. apic_debug("Local APIC Write to read-only register %x\n", reg);
  749. return ret;
  750. }
  751. static int apic_mmio_write(struct kvm_io_device *this,
  752. gpa_t address, int len, const void *data)
  753. {
  754. struct kvm_lapic *apic = to_lapic(this);
  755. unsigned int offset = address - apic->base_address;
  756. u32 val;
  757. if (!apic_mmio_in_range(apic, address))
  758. return -EOPNOTSUPP;
  759. /*
  760. * APIC register must be aligned on 128-bits boundary.
  761. * 32/64/128 bits registers must be accessed thru 32 bits.
  762. * Refer SDM 8.4.1
  763. */
  764. if (len != 4 || (offset & 0xf)) {
  765. /* Don't shout loud, $infamous_os would cause only noise. */
  766. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  767. return 0;
  768. }
  769. val = *(u32*)data;
  770. /* too common printing */
  771. if (offset != APIC_EOI)
  772. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  773. "0x%x\n", __func__, offset, len, val);
  774. apic_reg_write(apic, offset & 0xff0, val);
  775. return 0;
  776. }
  777. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  778. {
  779. struct kvm_lapic *apic = vcpu->arch.apic;
  780. if (apic)
  781. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  782. }
  783. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  784. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  785. {
  786. if (!vcpu->arch.apic)
  787. return;
  788. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  789. if (vcpu->arch.apic->regs)
  790. free_page((unsigned long)vcpu->arch.apic->regs);
  791. kfree(vcpu->arch.apic);
  792. }
  793. /*
  794. *----------------------------------------------------------------------
  795. * LAPIC interface
  796. *----------------------------------------------------------------------
  797. */
  798. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  799. {
  800. struct kvm_lapic *apic = vcpu->arch.apic;
  801. if (!apic)
  802. return 0;
  803. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  804. return 0;
  805. return apic->lapic_timer.tscdeadline;
  806. }
  807. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  808. {
  809. struct kvm_lapic *apic = vcpu->arch.apic;
  810. if (!apic)
  811. return;
  812. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  813. return;
  814. hrtimer_cancel(&apic->lapic_timer.timer);
  815. apic->lapic_timer.tscdeadline = data;
  816. start_apic_timer(apic);
  817. }
  818. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  819. {
  820. struct kvm_lapic *apic = vcpu->arch.apic;
  821. if (!apic)
  822. return;
  823. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  824. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  825. }
  826. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  827. {
  828. struct kvm_lapic *apic = vcpu->arch.apic;
  829. u64 tpr;
  830. if (!apic)
  831. return 0;
  832. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  833. return (tpr & 0xf0) >> 4;
  834. }
  835. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  836. {
  837. struct kvm_lapic *apic = vcpu->arch.apic;
  838. if (!apic) {
  839. value |= MSR_IA32_APICBASE_BSP;
  840. vcpu->arch.apic_base = value;
  841. return;
  842. }
  843. if (!kvm_vcpu_is_bsp(apic->vcpu))
  844. value &= ~MSR_IA32_APICBASE_BSP;
  845. vcpu->arch.apic_base = value;
  846. if (apic_x2apic_mode(apic)) {
  847. u32 id = kvm_apic_id(apic);
  848. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  849. apic_set_reg(apic, APIC_LDR, ldr);
  850. }
  851. apic->base_address = apic->vcpu->arch.apic_base &
  852. MSR_IA32_APICBASE_BASE;
  853. /* with FSB delivery interrupt, we can restart APIC functionality */
  854. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  855. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  856. }
  857. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  858. {
  859. struct kvm_lapic *apic;
  860. int i;
  861. apic_debug("%s\n", __func__);
  862. ASSERT(vcpu);
  863. apic = vcpu->arch.apic;
  864. ASSERT(apic != NULL);
  865. /* Stop the timer in case it's a reset to an active apic */
  866. hrtimer_cancel(&apic->lapic_timer.timer);
  867. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  868. kvm_apic_set_version(apic->vcpu);
  869. for (i = 0; i < APIC_LVT_NUM; i++)
  870. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  871. apic_set_reg(apic, APIC_LVT0,
  872. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  873. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  874. apic_set_reg(apic, APIC_SPIV, 0xff);
  875. apic_set_reg(apic, APIC_TASKPRI, 0);
  876. apic_set_reg(apic, APIC_LDR, 0);
  877. apic_set_reg(apic, APIC_ESR, 0);
  878. apic_set_reg(apic, APIC_ICR, 0);
  879. apic_set_reg(apic, APIC_ICR2, 0);
  880. apic_set_reg(apic, APIC_TDCR, 0);
  881. apic_set_reg(apic, APIC_TMICT, 0);
  882. for (i = 0; i < 8; i++) {
  883. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  884. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  885. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  886. }
  887. apic->irr_pending = false;
  888. update_divide_count(apic);
  889. atomic_set(&apic->lapic_timer.pending, 0);
  890. if (kvm_vcpu_is_bsp(vcpu))
  891. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  892. apic_update_ppr(apic);
  893. vcpu->arch.apic_arb_prio = 0;
  894. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  895. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  896. vcpu, kvm_apic_id(apic),
  897. vcpu->arch.apic_base, apic->base_address);
  898. }
  899. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  900. {
  901. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  902. }
  903. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  904. {
  905. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  906. }
  907. /*
  908. *----------------------------------------------------------------------
  909. * timer interface
  910. *----------------------------------------------------------------------
  911. */
  912. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  913. {
  914. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  915. lapic_timer);
  916. return apic_lvtt_period(apic);
  917. }
  918. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  919. {
  920. struct kvm_lapic *lapic = vcpu->arch.apic;
  921. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  922. return atomic_read(&lapic->lapic_timer.pending);
  923. return 0;
  924. }
  925. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  926. {
  927. u32 reg = apic_get_reg(apic, lvt_type);
  928. int vector, mode, trig_mode;
  929. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  930. vector = reg & APIC_VECTOR_MASK;
  931. mode = reg & APIC_MODE_MASK;
  932. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  933. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  934. }
  935. return 0;
  936. }
  937. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  938. {
  939. struct kvm_lapic *apic = vcpu->arch.apic;
  940. if (apic)
  941. kvm_apic_local_deliver(apic, APIC_LVT0);
  942. }
  943. static struct kvm_timer_ops lapic_timer_ops = {
  944. .is_periodic = lapic_is_periodic,
  945. };
  946. static const struct kvm_io_device_ops apic_mmio_ops = {
  947. .read = apic_mmio_read,
  948. .write = apic_mmio_write,
  949. };
  950. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  951. {
  952. struct kvm_lapic *apic;
  953. ASSERT(vcpu != NULL);
  954. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  955. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  956. if (!apic)
  957. goto nomem;
  958. vcpu->arch.apic = apic;
  959. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  960. if (!apic->regs) {
  961. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  962. vcpu->vcpu_id);
  963. goto nomem_free_apic;
  964. }
  965. apic->vcpu = vcpu;
  966. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  967. HRTIMER_MODE_ABS);
  968. apic->lapic_timer.timer.function = kvm_timer_fn;
  969. apic->lapic_timer.t_ops = &lapic_timer_ops;
  970. apic->lapic_timer.kvm = vcpu->kvm;
  971. apic->lapic_timer.vcpu = vcpu;
  972. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  973. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  974. kvm_lapic_reset(vcpu);
  975. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  976. return 0;
  977. nomem_free_apic:
  978. kfree(apic);
  979. nomem:
  980. return -ENOMEM;
  981. }
  982. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  983. {
  984. struct kvm_lapic *apic = vcpu->arch.apic;
  985. int highest_irr;
  986. if (!apic || !apic_enabled(apic))
  987. return -1;
  988. apic_update_ppr(apic);
  989. highest_irr = apic_find_highest_irr(apic);
  990. if ((highest_irr == -1) ||
  991. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  992. return -1;
  993. return highest_irr;
  994. }
  995. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  996. {
  997. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  998. int r = 0;
  999. if (!apic_hw_enabled(vcpu->arch.apic))
  1000. r = 1;
  1001. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1002. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1003. r = 1;
  1004. return r;
  1005. }
  1006. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1007. {
  1008. struct kvm_lapic *apic = vcpu->arch.apic;
  1009. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  1010. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  1011. atomic_dec(&apic->lapic_timer.pending);
  1012. }
  1013. }
  1014. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1015. {
  1016. int vector = kvm_apic_has_interrupt(vcpu);
  1017. struct kvm_lapic *apic = vcpu->arch.apic;
  1018. if (vector == -1)
  1019. return -1;
  1020. apic_set_vector(vector, apic->regs + APIC_ISR);
  1021. apic_update_ppr(apic);
  1022. apic_clear_irr(vector, apic);
  1023. return vector;
  1024. }
  1025. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  1026. {
  1027. struct kvm_lapic *apic = vcpu->arch.apic;
  1028. apic->base_address = vcpu->arch.apic_base &
  1029. MSR_IA32_APICBASE_BASE;
  1030. kvm_apic_set_version(vcpu);
  1031. apic_update_ppr(apic);
  1032. hrtimer_cancel(&apic->lapic_timer.timer);
  1033. apic_manage_nmi_watchdog(apic, apic_get_reg(apic, APIC_LVT0));
  1034. update_divide_count(apic);
  1035. start_apic_timer(apic);
  1036. apic->irr_pending = true;
  1037. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1038. }
  1039. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1040. {
  1041. struct kvm_lapic *apic = vcpu->arch.apic;
  1042. struct hrtimer *timer;
  1043. if (!apic)
  1044. return;
  1045. timer = &apic->lapic_timer.timer;
  1046. if (hrtimer_cancel(timer))
  1047. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1048. }
  1049. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1050. {
  1051. u32 data;
  1052. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  1053. return;
  1054. kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1055. sizeof(u32));
  1056. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1057. }
  1058. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1059. {
  1060. u32 data, tpr;
  1061. int max_irr, max_isr;
  1062. struct kvm_lapic *apic;
  1063. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  1064. return;
  1065. apic = vcpu->arch.apic;
  1066. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1067. max_irr = apic_find_highest_irr(apic);
  1068. if (max_irr < 0)
  1069. max_irr = 0;
  1070. max_isr = apic_find_highest_isr(apic);
  1071. if (max_isr < 0)
  1072. max_isr = 0;
  1073. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1074. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1075. sizeof(u32));
  1076. }
  1077. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1078. {
  1079. if (!irqchip_in_kernel(vcpu->kvm))
  1080. return -EINVAL;
  1081. if (vapic_addr) {
  1082. if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
  1083. &vcpu->arch.apic->vapic_cache,
  1084. vapic_addr, sizeof(u32)))
  1085. return -EINVAL;
  1086. }
  1087. vcpu->arch.apic->vapic_addr = vapic_addr;
  1088. return 0;
  1089. }
  1090. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1091. {
  1092. struct kvm_lapic *apic = vcpu->arch.apic;
  1093. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1094. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1095. return 1;
  1096. /* if this is ICR write vector before command */
  1097. if (msr == 0x830)
  1098. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1099. return apic_reg_write(apic, reg, (u32)data);
  1100. }
  1101. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1102. {
  1103. struct kvm_lapic *apic = vcpu->arch.apic;
  1104. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1105. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1106. return 1;
  1107. if (apic_reg_read(apic, reg, 4, &low))
  1108. return 1;
  1109. if (msr == 0x830)
  1110. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1111. *data = (((u64)high) << 32) | low;
  1112. return 0;
  1113. }
  1114. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1115. {
  1116. struct kvm_lapic *apic = vcpu->arch.apic;
  1117. if (!irqchip_in_kernel(vcpu->kvm))
  1118. return 1;
  1119. /* if this is ICR write vector before command */
  1120. if (reg == APIC_ICR)
  1121. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1122. return apic_reg_write(apic, reg, (u32)data);
  1123. }
  1124. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1125. {
  1126. struct kvm_lapic *apic = vcpu->arch.apic;
  1127. u32 low, high = 0;
  1128. if (!irqchip_in_kernel(vcpu->kvm))
  1129. return 1;
  1130. if (apic_reg_read(apic, reg, 4, &low))
  1131. return 1;
  1132. if (reg == APIC_ICR)
  1133. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1134. *data = (((u64)high) << 32) | low;
  1135. return 0;
  1136. }