smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/trampoline.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/i387.h>
  68. #include <asm/fpu-internal.h>
  69. #include <asm/setup.h>
  70. #include <asm/uv/uv.h>
  71. #include <linux/mc146818rtc.h>
  72. #include <asm/smpboot_hooks.h>
  73. #include <asm/i8259.h>
  74. /* State of each CPU */
  75. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  76. /* Store all idle threads, this can be reused instead of creating
  77. * a new thread. Also avoids complicated thread destroy functionality
  78. * for idle threads.
  79. */
  80. #ifdef CONFIG_HOTPLUG_CPU
  81. /*
  82. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  83. * removed after init for !CONFIG_HOTPLUG_CPU.
  84. */
  85. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  86. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  87. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  88. /*
  89. * We need this for trampoline_base protection from concurrent accesses when
  90. * off- and onlining cores wildly.
  91. */
  92. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  93. void cpu_hotplug_driver_lock(void)
  94. {
  95. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  96. }
  97. void cpu_hotplug_driver_unlock(void)
  98. {
  99. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  100. }
  101. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  102. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  103. #else
  104. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  105. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  106. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  107. #endif
  108. /* Number of siblings per CPU package */
  109. int smp_num_siblings = 1;
  110. EXPORT_SYMBOL(smp_num_siblings);
  111. /* Last level cache ID of each logical CPU */
  112. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  113. /* representing HT siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  116. /* representing HT and core siblings of each logical CPU */
  117. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  118. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  119. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  120. /* Per CPU bogomips and other parameters */
  121. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  122. EXPORT_PER_CPU_SYMBOL(cpu_info);
  123. atomic_t init_deasserted;
  124. /*
  125. * Report back to the Boot Processor.
  126. * Running on AP.
  127. */
  128. static void __cpuinit smp_callin(void)
  129. {
  130. int cpuid, phys_id;
  131. unsigned long timeout;
  132. /*
  133. * If waken up by an INIT in an 82489DX configuration
  134. * we may get here before an INIT-deassert IPI reaches
  135. * our local APIC. We have to wait for the IPI or we'll
  136. * lock up on an APIC access.
  137. */
  138. if (apic->wait_for_init_deassert)
  139. apic->wait_for_init_deassert(&init_deasserted);
  140. /*
  141. * (This works even if the APIC is not enabled.)
  142. */
  143. phys_id = read_apic_id();
  144. cpuid = smp_processor_id();
  145. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  146. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  147. phys_id, cpuid);
  148. }
  149. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  150. /*
  151. * STARTUP IPIs are fragile beasts as they might sometimes
  152. * trigger some glue motherboard logic. Complete APIC bus
  153. * silence for 1 second, this overestimates the time the
  154. * boot CPU is spending to send the up to 2 STARTUP IPIs
  155. * by a factor of two. This should be enough.
  156. */
  157. /*
  158. * Waiting 2s total for startup (udelay is not yet working)
  159. */
  160. timeout = jiffies + 2*HZ;
  161. while (time_before(jiffies, timeout)) {
  162. /*
  163. * Has the boot CPU finished it's STARTUP sequence?
  164. */
  165. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  166. break;
  167. cpu_relax();
  168. }
  169. if (!time_before(jiffies, timeout)) {
  170. panic("%s: CPU%d started up but did not get a callout!\n",
  171. __func__, cpuid);
  172. }
  173. /*
  174. * the boot CPU has finished the init stage and is spinning
  175. * on callin_map until we finish. We are free to set up this
  176. * CPU, first the APIC. (this is probably redundant on most
  177. * boards)
  178. */
  179. pr_debug("CALLIN, before setup_local_APIC().\n");
  180. if (apic->smp_callin_clear_local_apic)
  181. apic->smp_callin_clear_local_apic();
  182. setup_local_APIC();
  183. end_local_APIC_setup();
  184. /*
  185. * Need to setup vector mappings before we enable interrupts.
  186. */
  187. setup_vector_irq(smp_processor_id());
  188. /*
  189. * Save our processor parameters. Note: this information
  190. * is needed for clock calibration.
  191. */
  192. smp_store_cpu_info(cpuid);
  193. /*
  194. * Get our bogomips.
  195. * Update loops_per_jiffy in cpu_data. Previous call to
  196. * smp_store_cpu_info() stored a value that is close but not as
  197. * accurate as the value just calculated.
  198. */
  199. calibrate_delay();
  200. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  201. pr_debug("Stack at about %p\n", &cpuid);
  202. /*
  203. * This must be done before setting cpu_online_mask
  204. * or calling notify_cpu_starting.
  205. */
  206. set_cpu_sibling_map(raw_smp_processor_id());
  207. wmb();
  208. notify_cpu_starting(cpuid);
  209. /*
  210. * Allow the master to continue.
  211. */
  212. cpumask_set_cpu(cpuid, cpu_callin_mask);
  213. }
  214. /*
  215. * Activate a secondary processor.
  216. */
  217. notrace static void __cpuinit start_secondary(void *unused)
  218. {
  219. /*
  220. * Don't put *anything* before cpu_init(), SMP booting is too
  221. * fragile that we want to limit the things done here to the
  222. * most necessary things.
  223. */
  224. cpu_init();
  225. x86_cpuinit.early_percpu_clock_init();
  226. preempt_disable();
  227. smp_callin();
  228. #ifdef CONFIG_X86_32
  229. /* switch away from the initial page table */
  230. load_cr3(swapper_pg_dir);
  231. __flush_tlb_all();
  232. #endif
  233. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  234. barrier();
  235. /*
  236. * Check TSC synchronization with the BP:
  237. */
  238. check_tsc_sync_target();
  239. /*
  240. * Enable the espfix hack for this CPU
  241. */
  242. #ifdef CONFIG_X86_ESPFIX64
  243. init_espfix_ap();
  244. #endif
  245. /*
  246. * We need to hold call_lock, so there is no inconsistency
  247. * between the time smp_call_function() determines number of
  248. * IPI recipients, and the time when the determination is made
  249. * for which cpus receive the IPI. Holding this
  250. * lock helps us to not include this cpu in a currently in progress
  251. * smp_call_function().
  252. *
  253. * We need to hold vector_lock so there the set of online cpus
  254. * does not change while we are assigning vectors to cpus. Holding
  255. * this lock ensures we don't half assign or remove an irq from a cpu.
  256. */
  257. ipi_call_lock();
  258. lock_vector_lock();
  259. set_cpu_online(smp_processor_id(), true);
  260. unlock_vector_lock();
  261. ipi_call_unlock();
  262. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  263. x86_platform.nmi_init();
  264. /* enable local interrupts */
  265. local_irq_enable();
  266. /* to prevent fake stack check failure in clock setup */
  267. boot_init_stack_canary();
  268. x86_cpuinit.setup_percpu_clockev();
  269. wmb();
  270. cpu_idle();
  271. }
  272. /*
  273. * The bootstrap kernel entry code has set these up. Save them for
  274. * a given CPU
  275. */
  276. void __cpuinit smp_store_cpu_info(int id)
  277. {
  278. struct cpuinfo_x86 *c = &cpu_data(id);
  279. *c = boot_cpu_data;
  280. c->cpu_index = id;
  281. if (id != 0)
  282. identify_secondary_cpu(c);
  283. }
  284. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  285. {
  286. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  287. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  288. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  289. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  290. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  291. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  292. }
  293. void __cpuinit set_cpu_sibling_map(int cpu)
  294. {
  295. int i;
  296. struct cpuinfo_x86 *c = &cpu_data(cpu);
  297. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  298. if (smp_num_siblings > 1) {
  299. for_each_cpu(i, cpu_sibling_setup_mask) {
  300. struct cpuinfo_x86 *o = &cpu_data(i);
  301. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  302. if (c->phys_proc_id == o->phys_proc_id &&
  303. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  304. c->compute_unit_id == o->compute_unit_id)
  305. link_thread_siblings(cpu, i);
  306. } else if (c->phys_proc_id == o->phys_proc_id &&
  307. c->cpu_core_id == o->cpu_core_id) {
  308. link_thread_siblings(cpu, i);
  309. }
  310. }
  311. } else {
  312. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  313. }
  314. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  315. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  316. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  317. c->booted_cores = 1;
  318. return;
  319. }
  320. for_each_cpu(i, cpu_sibling_setup_mask) {
  321. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  322. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  323. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  324. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  325. }
  326. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  327. cpumask_set_cpu(i, cpu_core_mask(cpu));
  328. cpumask_set_cpu(cpu, cpu_core_mask(i));
  329. /*
  330. * Does this new cpu bringup a new core?
  331. */
  332. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  333. /*
  334. * for each core in package, increment
  335. * the booted_cores for this new cpu
  336. */
  337. if (cpumask_first(cpu_sibling_mask(i)) == i)
  338. c->booted_cores++;
  339. /*
  340. * increment the core count for all
  341. * the other cpus in this package
  342. */
  343. if (i != cpu)
  344. cpu_data(i).booted_cores++;
  345. } else if (i != cpu && !c->booted_cores)
  346. c->booted_cores = cpu_data(i).booted_cores;
  347. }
  348. }
  349. }
  350. /* maps the cpu to the sched domain representing multi-core */
  351. const struct cpumask *cpu_coregroup_mask(int cpu)
  352. {
  353. struct cpuinfo_x86 *c = &cpu_data(cpu);
  354. /*
  355. * For perf, we return last level cache shared map.
  356. * And for power savings, we return cpu_core_map
  357. */
  358. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  359. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  360. return cpu_core_mask(cpu);
  361. else
  362. return cpu_llc_shared_mask(cpu);
  363. }
  364. static void impress_friends(void)
  365. {
  366. int cpu;
  367. unsigned long bogosum = 0;
  368. /*
  369. * Allow the user to impress friends.
  370. */
  371. pr_debug("Before bogomips.\n");
  372. for_each_possible_cpu(cpu)
  373. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  374. bogosum += cpu_data(cpu).loops_per_jiffy;
  375. printk(KERN_INFO
  376. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  377. num_online_cpus(),
  378. bogosum/(500000/HZ),
  379. (bogosum/(5000/HZ))%100);
  380. pr_debug("Before bogocount - setting activated=1.\n");
  381. }
  382. void __inquire_remote_apic(int apicid)
  383. {
  384. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  385. const char * const names[] = { "ID", "VERSION", "SPIV" };
  386. int timeout;
  387. u32 status;
  388. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  389. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  390. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  391. /*
  392. * Wait for idle.
  393. */
  394. status = safe_apic_wait_icr_idle();
  395. if (status)
  396. printk(KERN_CONT
  397. "a previous APIC delivery may have failed\n");
  398. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  399. timeout = 0;
  400. do {
  401. udelay(100);
  402. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  403. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  404. switch (status) {
  405. case APIC_ICR_RR_VALID:
  406. status = apic_read(APIC_RRR);
  407. printk(KERN_CONT "%08x\n", status);
  408. break;
  409. default:
  410. printk(KERN_CONT "failed\n");
  411. }
  412. }
  413. }
  414. /*
  415. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  416. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  417. * won't ... remember to clear down the APIC, etc later.
  418. */
  419. int __cpuinit
  420. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  421. {
  422. unsigned long send_status, accept_status = 0;
  423. int maxlvt;
  424. /* Target chip */
  425. /* Boot on the stack */
  426. /* Kick the second */
  427. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  428. pr_debug("Waiting for send to finish...\n");
  429. send_status = safe_apic_wait_icr_idle();
  430. /*
  431. * Give the other CPU some time to accept the IPI.
  432. */
  433. udelay(200);
  434. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  435. maxlvt = lapic_get_maxlvt();
  436. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  437. apic_write(APIC_ESR, 0);
  438. accept_status = (apic_read(APIC_ESR) & 0xEF);
  439. }
  440. pr_debug("NMI sent.\n");
  441. if (send_status)
  442. printk(KERN_ERR "APIC never delivered???\n");
  443. if (accept_status)
  444. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  445. return (send_status | accept_status);
  446. }
  447. static int __cpuinit
  448. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  449. {
  450. unsigned long send_status, accept_status = 0;
  451. int maxlvt, num_starts, j;
  452. maxlvt = lapic_get_maxlvt();
  453. /*
  454. * Be paranoid about clearing APIC errors.
  455. */
  456. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  457. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  458. apic_write(APIC_ESR, 0);
  459. apic_read(APIC_ESR);
  460. }
  461. pr_debug("Asserting INIT.\n");
  462. /*
  463. * Turn INIT on target chip
  464. */
  465. /*
  466. * Send IPI
  467. */
  468. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  469. phys_apicid);
  470. pr_debug("Waiting for send to finish...\n");
  471. send_status = safe_apic_wait_icr_idle();
  472. mdelay(10);
  473. pr_debug("Deasserting INIT.\n");
  474. /* Target chip */
  475. /* Send IPI */
  476. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  477. pr_debug("Waiting for send to finish...\n");
  478. send_status = safe_apic_wait_icr_idle();
  479. mb();
  480. atomic_set(&init_deasserted, 1);
  481. /*
  482. * Should we send STARTUP IPIs ?
  483. *
  484. * Determine this based on the APIC version.
  485. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  486. */
  487. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  488. num_starts = 2;
  489. else
  490. num_starts = 0;
  491. /*
  492. * Paravirt / VMI wants a startup IPI hook here to set up the
  493. * target processor state.
  494. */
  495. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  496. stack_start);
  497. /*
  498. * Run STARTUP IPI loop.
  499. */
  500. pr_debug("#startup loops: %d.\n", num_starts);
  501. for (j = 1; j <= num_starts; j++) {
  502. pr_debug("Sending STARTUP #%d.\n", j);
  503. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  504. apic_write(APIC_ESR, 0);
  505. apic_read(APIC_ESR);
  506. pr_debug("After apic_write.\n");
  507. /*
  508. * STARTUP IPI
  509. */
  510. /* Target chip */
  511. /* Boot on the stack */
  512. /* Kick the second */
  513. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  514. phys_apicid);
  515. /*
  516. * Give the other CPU some time to accept the IPI.
  517. */
  518. udelay(300);
  519. pr_debug("Startup point 1.\n");
  520. pr_debug("Waiting for send to finish...\n");
  521. send_status = safe_apic_wait_icr_idle();
  522. /*
  523. * Give the other CPU some time to accept the IPI.
  524. */
  525. udelay(200);
  526. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  527. apic_write(APIC_ESR, 0);
  528. accept_status = (apic_read(APIC_ESR) & 0xEF);
  529. if (send_status || accept_status)
  530. break;
  531. }
  532. pr_debug("After Startup.\n");
  533. if (send_status)
  534. printk(KERN_ERR "APIC never delivered???\n");
  535. if (accept_status)
  536. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  537. return (send_status | accept_status);
  538. }
  539. struct create_idle {
  540. struct work_struct work;
  541. struct task_struct *idle;
  542. struct completion done;
  543. int cpu;
  544. };
  545. static void __cpuinit do_fork_idle(struct work_struct *work)
  546. {
  547. struct create_idle *c_idle =
  548. container_of(work, struct create_idle, work);
  549. c_idle->idle = fork_idle(c_idle->cpu);
  550. complete(&c_idle->done);
  551. }
  552. /* reduce the number of lines printed when booting a large cpu count system */
  553. static void __cpuinit announce_cpu(int cpu, int apicid)
  554. {
  555. static int current_node = -1;
  556. int node = early_cpu_to_node(cpu);
  557. if (system_state == SYSTEM_BOOTING) {
  558. if (node != current_node) {
  559. if (current_node > (-1))
  560. pr_cont(" Ok.\n");
  561. current_node = node;
  562. pr_info("Booting Node %3d, Processors ", node);
  563. }
  564. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  565. return;
  566. } else
  567. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  568. node, cpu, apicid);
  569. }
  570. /*
  571. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  572. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  573. * Returns zero if CPU booted OK, else error code from
  574. * ->wakeup_secondary_cpu.
  575. */
  576. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  577. {
  578. unsigned long boot_error = 0;
  579. unsigned long start_ip;
  580. int timeout;
  581. struct create_idle c_idle = {
  582. .cpu = cpu,
  583. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  584. };
  585. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  586. alternatives_smp_switch(1);
  587. c_idle.idle = get_idle_for_cpu(cpu);
  588. /*
  589. * We can't use kernel_thread since we must avoid to
  590. * reschedule the child.
  591. */
  592. if (c_idle.idle) {
  593. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  594. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  595. init_idle(c_idle.idle, cpu);
  596. goto do_rest;
  597. }
  598. schedule_work(&c_idle.work);
  599. wait_for_completion(&c_idle.done);
  600. if (IS_ERR(c_idle.idle)) {
  601. printk("failed fork for CPU %d\n", cpu);
  602. destroy_work_on_stack(&c_idle.work);
  603. return PTR_ERR(c_idle.idle);
  604. }
  605. set_idle_for_cpu(cpu, c_idle.idle);
  606. do_rest:
  607. per_cpu(current_task, cpu) = c_idle.idle;
  608. #ifdef CONFIG_X86_32
  609. /* Stack for startup_32 can be just as for start_secondary onwards */
  610. irq_ctx_init(cpu);
  611. #else
  612. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  613. initial_gs = per_cpu_offset(cpu);
  614. per_cpu(kernel_stack, cpu) =
  615. (unsigned long)task_stack_page(c_idle.idle) -
  616. KERNEL_STACK_OFFSET + THREAD_SIZE;
  617. #endif
  618. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  619. initial_code = (unsigned long)start_secondary;
  620. stack_start = c_idle.idle->thread.sp;
  621. /* start_ip had better be page-aligned! */
  622. start_ip = trampoline_address();
  623. /* So we see what's up */
  624. announce_cpu(cpu, apicid);
  625. /*
  626. * This grunge runs the startup process for
  627. * the targeted processor.
  628. */
  629. atomic_set(&init_deasserted, 0);
  630. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  631. pr_debug("Setting warm reset code and vector.\n");
  632. smpboot_setup_warm_reset_vector(start_ip);
  633. /*
  634. * Be paranoid about clearing APIC errors.
  635. */
  636. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  637. apic_write(APIC_ESR, 0);
  638. apic_read(APIC_ESR);
  639. }
  640. }
  641. /*
  642. * Kick the secondary CPU. Use the method in the APIC driver
  643. * if it's defined - or use an INIT boot APIC message otherwise:
  644. */
  645. if (apic->wakeup_secondary_cpu)
  646. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  647. else
  648. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  649. if (!boot_error) {
  650. /*
  651. * allow APs to start initializing.
  652. */
  653. pr_debug("Before Callout %d.\n", cpu);
  654. cpumask_set_cpu(cpu, cpu_callout_mask);
  655. pr_debug("After Callout %d.\n", cpu);
  656. /*
  657. * Wait 5s total for a response
  658. */
  659. for (timeout = 0; timeout < 50000; timeout++) {
  660. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  661. break; /* It has booted */
  662. udelay(100);
  663. /*
  664. * Allow other tasks to run while we wait for the
  665. * AP to come online. This also gives a chance
  666. * for the MTRR work(triggered by the AP coming online)
  667. * to be completed in the stop machine context.
  668. */
  669. schedule();
  670. }
  671. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  672. print_cpu_msr(&cpu_data(cpu));
  673. pr_debug("CPU%d: has booted.\n", cpu);
  674. } else {
  675. boot_error = 1;
  676. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  677. == 0xA5A5A5A5)
  678. /* trampoline started but...? */
  679. pr_err("CPU%d: Stuck ??\n", cpu);
  680. else
  681. /* trampoline code not run */
  682. pr_err("CPU%d: Not responding.\n", cpu);
  683. if (apic->inquire_remote_apic)
  684. apic->inquire_remote_apic(apicid);
  685. }
  686. }
  687. if (boot_error) {
  688. /* Try to put things back the way they were before ... */
  689. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  690. /* was set by do_boot_cpu() */
  691. cpumask_clear_cpu(cpu, cpu_callout_mask);
  692. /* was set by cpu_init() */
  693. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  694. set_cpu_present(cpu, false);
  695. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  696. }
  697. /* mark "stuck" area as not stuck */
  698. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  699. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  700. /*
  701. * Cleanup possible dangling ends...
  702. */
  703. smpboot_restore_warm_reset_vector();
  704. }
  705. destroy_work_on_stack(&c_idle.work);
  706. return boot_error;
  707. }
  708. int __cpuinit native_cpu_up(unsigned int cpu)
  709. {
  710. int apicid = apic->cpu_present_to_apicid(cpu);
  711. unsigned long flags;
  712. int err;
  713. WARN_ON(irqs_disabled());
  714. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  715. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  716. !physid_isset(apicid, phys_cpu_present_map) ||
  717. !apic->apic_id_valid(apicid)) {
  718. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  719. return -EINVAL;
  720. }
  721. /*
  722. * Already booted CPU?
  723. */
  724. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  725. pr_debug("do_boot_cpu %d Already started\n", cpu);
  726. return -ENOSYS;
  727. }
  728. /*
  729. * Save current MTRR state in case it was changed since early boot
  730. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  731. */
  732. mtrr_save_state();
  733. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  734. /* the FPU context is blank, nobody can own it */
  735. __cpu_disable_lazy_restore(cpu);
  736. err = do_boot_cpu(apicid, cpu);
  737. if (err) {
  738. pr_debug("do_boot_cpu failed %d\n", err);
  739. return -EIO;
  740. }
  741. /*
  742. * Check TSC synchronization with the AP (keep irqs disabled
  743. * while doing so):
  744. */
  745. local_irq_save(flags);
  746. check_tsc_sync_source(cpu);
  747. local_irq_restore(flags);
  748. while (!cpu_online(cpu)) {
  749. cpu_relax();
  750. touch_nmi_watchdog();
  751. }
  752. return 0;
  753. }
  754. /**
  755. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  756. */
  757. void arch_disable_smp_support(void)
  758. {
  759. disable_ioapic_support();
  760. }
  761. /*
  762. * Fall back to non SMP mode after errors.
  763. *
  764. * RED-PEN audit/test this more. I bet there is more state messed up here.
  765. */
  766. static __init void disable_smp(void)
  767. {
  768. init_cpu_present(cpumask_of(0));
  769. init_cpu_possible(cpumask_of(0));
  770. smpboot_clear_io_apic_irqs();
  771. if (smp_found_config)
  772. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  773. else
  774. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  775. cpumask_set_cpu(0, cpu_sibling_mask(0));
  776. cpumask_set_cpu(0, cpu_core_mask(0));
  777. }
  778. /*
  779. * Various sanity checks.
  780. */
  781. static int __init smp_sanity_check(unsigned max_cpus)
  782. {
  783. preempt_disable();
  784. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  785. if (def_to_bigsmp && nr_cpu_ids > 8) {
  786. unsigned int cpu;
  787. unsigned nr;
  788. printk(KERN_WARNING
  789. "More than 8 CPUs detected - skipping them.\n"
  790. "Use CONFIG_X86_BIGSMP.\n");
  791. nr = 0;
  792. for_each_present_cpu(cpu) {
  793. if (nr >= 8)
  794. set_cpu_present(cpu, false);
  795. nr++;
  796. }
  797. nr = 0;
  798. for_each_possible_cpu(cpu) {
  799. if (nr >= 8)
  800. set_cpu_possible(cpu, false);
  801. nr++;
  802. }
  803. nr_cpu_ids = 8;
  804. }
  805. #endif
  806. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  807. printk(KERN_WARNING
  808. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  809. hard_smp_processor_id());
  810. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  811. }
  812. /*
  813. * If we couldn't find an SMP configuration at boot time,
  814. * get out of here now!
  815. */
  816. if (!smp_found_config && !acpi_lapic) {
  817. preempt_enable();
  818. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  819. disable_smp();
  820. if (APIC_init_uniprocessor())
  821. printk(KERN_NOTICE "Local APIC not detected."
  822. " Using dummy APIC emulation.\n");
  823. return -1;
  824. }
  825. /*
  826. * Should not be necessary because the MP table should list the boot
  827. * CPU too, but we do it for the sake of robustness anyway.
  828. */
  829. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  830. printk(KERN_NOTICE
  831. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  832. boot_cpu_physical_apicid);
  833. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  834. }
  835. preempt_enable();
  836. /*
  837. * If we couldn't find a local APIC, then get out of here now!
  838. */
  839. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  840. !cpu_has_apic) {
  841. if (!disable_apic) {
  842. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  843. boot_cpu_physical_apicid);
  844. pr_err("... forcing use of dummy APIC emulation."
  845. "(tell your hw vendor)\n");
  846. }
  847. smpboot_clear_io_apic();
  848. disable_ioapic_support();
  849. return -1;
  850. }
  851. verify_local_APIC();
  852. /*
  853. * If SMP should be disabled, then really disable it!
  854. */
  855. if (!max_cpus) {
  856. printk(KERN_INFO "SMP mode deactivated.\n");
  857. smpboot_clear_io_apic();
  858. connect_bsp_APIC();
  859. setup_local_APIC();
  860. bsp_end_local_APIC_setup();
  861. return -1;
  862. }
  863. return 0;
  864. }
  865. static void __init smp_cpu_index_default(void)
  866. {
  867. int i;
  868. struct cpuinfo_x86 *c;
  869. for_each_possible_cpu(i) {
  870. c = &cpu_data(i);
  871. /* mark all to hotplug */
  872. c->cpu_index = nr_cpu_ids;
  873. }
  874. }
  875. /*
  876. * Prepare for SMP bootup. The MP table or ACPI has been read
  877. * earlier. Just do some sanity checking here and enable APIC mode.
  878. */
  879. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  880. {
  881. unsigned int i;
  882. preempt_disable();
  883. smp_cpu_index_default();
  884. /*
  885. * Setup boot CPU information
  886. */
  887. smp_store_cpu_info(0); /* Final full version of the data */
  888. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  889. mb();
  890. current_thread_info()->cpu = 0; /* needed? */
  891. for_each_possible_cpu(i) {
  892. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  893. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  894. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  895. }
  896. set_cpu_sibling_map(0);
  897. if (smp_sanity_check(max_cpus) < 0) {
  898. printk(KERN_INFO "SMP disabled\n");
  899. disable_smp();
  900. goto out;
  901. }
  902. default_setup_apic_routing();
  903. preempt_disable();
  904. if (read_apic_id() != boot_cpu_physical_apicid) {
  905. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  906. read_apic_id(), boot_cpu_physical_apicid);
  907. /* Or can we switch back to PIC here? */
  908. }
  909. preempt_enable();
  910. connect_bsp_APIC();
  911. /*
  912. * Switch from PIC to APIC mode.
  913. */
  914. setup_local_APIC();
  915. /*
  916. * Enable IO APIC before setting up error vector
  917. */
  918. if (!skip_ioapic_setup && nr_ioapics)
  919. enable_IO_APIC();
  920. bsp_end_local_APIC_setup();
  921. if (apic->setup_portio_remap)
  922. apic->setup_portio_remap();
  923. smpboot_setup_io_apic();
  924. /*
  925. * Set up local APIC timer on boot CPU.
  926. */
  927. printk(KERN_INFO "CPU%d: ", 0);
  928. print_cpu_info(&cpu_data(0));
  929. x86_init.timers.setup_percpu_clockev();
  930. if (is_uv_system())
  931. uv_system_init();
  932. set_mtrr_aps_delayed_init();
  933. out:
  934. preempt_enable();
  935. }
  936. void arch_disable_nonboot_cpus_begin(void)
  937. {
  938. /*
  939. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  940. * In the suspend path, we will be back in the SMP mode shortly anyways.
  941. */
  942. skip_smp_alternatives = true;
  943. }
  944. void arch_disable_nonboot_cpus_end(void)
  945. {
  946. skip_smp_alternatives = false;
  947. }
  948. void arch_enable_nonboot_cpus_begin(void)
  949. {
  950. set_mtrr_aps_delayed_init();
  951. }
  952. void arch_enable_nonboot_cpus_end(void)
  953. {
  954. mtrr_aps_init();
  955. }
  956. /*
  957. * Early setup to make printk work.
  958. */
  959. void __init native_smp_prepare_boot_cpu(void)
  960. {
  961. int me = smp_processor_id();
  962. switch_to_new_gdt(me);
  963. /* already set me in cpu_online_mask in boot_cpu_init() */
  964. cpumask_set_cpu(me, cpu_callout_mask);
  965. per_cpu(cpu_state, me) = CPU_ONLINE;
  966. }
  967. void __init native_smp_cpus_done(unsigned int max_cpus)
  968. {
  969. pr_debug("Boot done.\n");
  970. nmi_selftest();
  971. impress_friends();
  972. #ifdef CONFIG_X86_IO_APIC
  973. setup_ioapic_dest();
  974. #endif
  975. mtrr_aps_init();
  976. }
  977. static int __initdata setup_possible_cpus = -1;
  978. static int __init _setup_possible_cpus(char *str)
  979. {
  980. get_option(&str, &setup_possible_cpus);
  981. return 0;
  982. }
  983. early_param("possible_cpus", _setup_possible_cpus);
  984. /*
  985. * cpu_possible_mask should be static, it cannot change as cpu's
  986. * are onlined, or offlined. The reason is per-cpu data-structures
  987. * are allocated by some modules at init time, and dont expect to
  988. * do this dynamically on cpu arrival/departure.
  989. * cpu_present_mask on the other hand can change dynamically.
  990. * In case when cpu_hotplug is not compiled, then we resort to current
  991. * behaviour, which is cpu_possible == cpu_present.
  992. * - Ashok Raj
  993. *
  994. * Three ways to find out the number of additional hotplug CPUs:
  995. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  996. * - The user can overwrite it with possible_cpus=NUM
  997. * - Otherwise don't reserve additional CPUs.
  998. * We do this because additional CPUs waste a lot of memory.
  999. * -AK
  1000. */
  1001. __init void prefill_possible_map(void)
  1002. {
  1003. int i, possible;
  1004. /* no processor from mptable or madt */
  1005. if (!num_processors)
  1006. num_processors = 1;
  1007. i = setup_max_cpus ?: 1;
  1008. if (setup_possible_cpus == -1) {
  1009. possible = num_processors;
  1010. #ifdef CONFIG_HOTPLUG_CPU
  1011. if (setup_max_cpus)
  1012. possible += disabled_cpus;
  1013. #else
  1014. if (possible > i)
  1015. possible = i;
  1016. #endif
  1017. } else
  1018. possible = setup_possible_cpus;
  1019. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1020. /* nr_cpu_ids could be reduced via nr_cpus= */
  1021. if (possible > nr_cpu_ids) {
  1022. printk(KERN_WARNING
  1023. "%d Processors exceeds NR_CPUS limit of %d\n",
  1024. possible, nr_cpu_ids);
  1025. possible = nr_cpu_ids;
  1026. }
  1027. #ifdef CONFIG_HOTPLUG_CPU
  1028. if (!setup_max_cpus)
  1029. #endif
  1030. if (possible > i) {
  1031. printk(KERN_WARNING
  1032. "%d Processors exceeds max_cpus limit of %u\n",
  1033. possible, setup_max_cpus);
  1034. possible = i;
  1035. }
  1036. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1037. possible, max_t(int, possible - num_processors, 0));
  1038. for (i = 0; i < possible; i++)
  1039. set_cpu_possible(i, true);
  1040. for (; i < NR_CPUS; i++)
  1041. set_cpu_possible(i, false);
  1042. nr_cpu_ids = possible;
  1043. }
  1044. #ifdef CONFIG_HOTPLUG_CPU
  1045. static void remove_siblinginfo(int cpu)
  1046. {
  1047. int sibling;
  1048. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1049. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1050. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1051. /*/
  1052. * last thread sibling in this cpu core going down
  1053. */
  1054. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1055. cpu_data(sibling).booted_cores--;
  1056. }
  1057. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1058. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1059. for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
  1060. cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
  1061. cpumask_clear(cpu_llc_shared_mask(cpu));
  1062. cpumask_clear(cpu_sibling_mask(cpu));
  1063. cpumask_clear(cpu_core_mask(cpu));
  1064. c->phys_proc_id = 0;
  1065. c->cpu_core_id = 0;
  1066. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1067. }
  1068. static void __ref remove_cpu_from_maps(int cpu)
  1069. {
  1070. set_cpu_online(cpu, false);
  1071. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1072. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1073. /* was set by cpu_init() */
  1074. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1075. numa_remove_cpu(cpu);
  1076. }
  1077. void cpu_disable_common(void)
  1078. {
  1079. int cpu = smp_processor_id();
  1080. remove_siblinginfo(cpu);
  1081. /* It's now safe to remove this processor from the online map */
  1082. lock_vector_lock();
  1083. remove_cpu_from_maps(cpu);
  1084. unlock_vector_lock();
  1085. fixup_irqs();
  1086. }
  1087. int native_cpu_disable(void)
  1088. {
  1089. int cpu = smp_processor_id();
  1090. /*
  1091. * Perhaps use cpufreq to drop frequency, but that could go
  1092. * into generic code.
  1093. *
  1094. * We won't take down the boot processor on i386 due to some
  1095. * interrupts only being able to be serviced by the BSP.
  1096. * Especially so if we're not using an IOAPIC -zwane
  1097. */
  1098. if (cpu == 0)
  1099. return -EBUSY;
  1100. clear_local_APIC();
  1101. cpu_disable_common();
  1102. return 0;
  1103. }
  1104. void native_cpu_die(unsigned int cpu)
  1105. {
  1106. /* We don't do anything here: idle task is faking death itself. */
  1107. unsigned int i;
  1108. for (i = 0; i < 10; i++) {
  1109. /* They ack this in play_dead by setting CPU_DEAD */
  1110. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1111. if (system_state == SYSTEM_RUNNING)
  1112. pr_info("CPU %u is now offline\n", cpu);
  1113. if (1 == num_online_cpus())
  1114. alternatives_smp_switch(0);
  1115. return;
  1116. }
  1117. msleep(100);
  1118. }
  1119. pr_err("CPU %u didn't die...\n", cpu);
  1120. }
  1121. void play_dead_common(void)
  1122. {
  1123. idle_task_exit();
  1124. reset_lazy_tlbstate();
  1125. amd_e400_remove_cpu(raw_smp_processor_id());
  1126. mb();
  1127. /* Ack it */
  1128. __this_cpu_write(cpu_state, CPU_DEAD);
  1129. /*
  1130. * With physical CPU hotplug, we should halt the cpu
  1131. */
  1132. local_irq_disable();
  1133. }
  1134. /*
  1135. * We need to flush the caches before going to sleep, lest we have
  1136. * dirty data in our caches when we come back up.
  1137. */
  1138. static inline void mwait_play_dead(void)
  1139. {
  1140. unsigned int eax, ebx, ecx, edx;
  1141. unsigned int highest_cstate = 0;
  1142. unsigned int highest_subcstate = 0;
  1143. int i;
  1144. void *mwait_ptr;
  1145. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1146. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1147. return;
  1148. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1149. return;
  1150. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1151. return;
  1152. eax = CPUID_MWAIT_LEAF;
  1153. ecx = 0;
  1154. native_cpuid(&eax, &ebx, &ecx, &edx);
  1155. /*
  1156. * eax will be 0 if EDX enumeration is not valid.
  1157. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1158. */
  1159. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1160. eax = 0;
  1161. } else {
  1162. edx >>= MWAIT_SUBSTATE_SIZE;
  1163. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1164. if (edx & MWAIT_SUBSTATE_MASK) {
  1165. highest_cstate = i;
  1166. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1167. }
  1168. }
  1169. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1170. (highest_subcstate - 1);
  1171. }
  1172. /*
  1173. * This should be a memory location in a cache line which is
  1174. * unlikely to be touched by other processors. The actual
  1175. * content is immaterial as it is not actually modified in any way.
  1176. */
  1177. mwait_ptr = &current_thread_info()->flags;
  1178. wbinvd();
  1179. while (1) {
  1180. /*
  1181. * The CLFLUSH is a workaround for erratum AAI65 for
  1182. * the Xeon 7400 series. It's not clear it is actually
  1183. * needed, but it should be harmless in either case.
  1184. * The WBINVD is insufficient due to the spurious-wakeup
  1185. * case where we return around the loop.
  1186. */
  1187. clflush(mwait_ptr);
  1188. __monitor(mwait_ptr, 0, 0);
  1189. mb();
  1190. __mwait(eax, 0);
  1191. }
  1192. }
  1193. static inline void hlt_play_dead(void)
  1194. {
  1195. if (__this_cpu_read(cpu_info.x86) >= 4)
  1196. wbinvd();
  1197. while (1) {
  1198. native_halt();
  1199. }
  1200. }
  1201. void native_play_dead(void)
  1202. {
  1203. play_dead_common();
  1204. tboot_shutdown(TB_SHUTDOWN_WFS);
  1205. mwait_play_dead(); /* Only returns on failure */
  1206. if (cpuidle_play_dead())
  1207. hlt_play_dead();
  1208. }
  1209. #else /* ... !CONFIG_HOTPLUG_CPU */
  1210. int native_cpu_disable(void)
  1211. {
  1212. return -ENOSYS;
  1213. }
  1214. void native_cpu_die(unsigned int cpu)
  1215. {
  1216. /* We said "no" in __cpu_disable */
  1217. BUG();
  1218. }
  1219. void native_play_dead(void)
  1220. {
  1221. BUG();
  1222. }
  1223. #endif