head_64.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
  3. *
  4. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  5. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  6. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  7. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  8. * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com>
  9. */
  10. #include <linux/linkage.h>
  11. #include <linux/threads.h>
  12. #include <linux/init.h>
  13. #include <asm/segment.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/page.h>
  16. #include <asm/msr.h>
  17. #include <asm/cache.h>
  18. #include <asm/processor-flags.h>
  19. #include <asm/percpu.h>
  20. #ifdef CONFIG_PARAVIRT
  21. #include <asm/asm-offsets.h>
  22. #include <asm/paravirt.h>
  23. #else
  24. #define GET_CR2_INTO_RCX movq %cr2, %rcx
  25. #endif
  26. /* we are not able to switch in one step to the final KERNEL ADDRESS SPACE
  27. * because we need identity-mapped pages.
  28. *
  29. */
  30. #define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  31. L4_PAGE_OFFSET = pgd_index(__PAGE_OFFSET)
  32. L3_PAGE_OFFSET = pud_index(__PAGE_OFFSET)
  33. L4_START_KERNEL = pgd_index(__START_KERNEL_map)
  34. L3_START_KERNEL = pud_index(__START_KERNEL_map)
  35. .text
  36. __HEAD
  37. .code64
  38. .globl startup_64
  39. startup_64:
  40. /* Sanitize CPU configuration */
  41. call verify_cpu
  42. /*
  43. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  44. * and someone has loaded an identity mapped page table
  45. * for us. These identity mapped page tables map all of the
  46. * kernel pages and possibly all of memory.
  47. *
  48. * %esi holds a physical pointer to real_mode_data.
  49. *
  50. * We come here either directly from a 64bit bootloader, or from
  51. * arch/x86_64/boot/compressed/head.S.
  52. *
  53. * We only come here initially at boot nothing else comes here.
  54. *
  55. * Since we may be loaded at an address different from what we were
  56. * compiled to run at we first fixup the physical addresses in our page
  57. * tables and then reload them.
  58. */
  59. /* Compute the delta between the address I am compiled to run at and the
  60. * address I am actually running at.
  61. */
  62. leaq _text(%rip), %rbp
  63. subq $_text - __START_KERNEL_map, %rbp
  64. /* Is the address not 2M aligned? */
  65. movq %rbp, %rax
  66. andl $~PMD_PAGE_MASK, %eax
  67. testl %eax, %eax
  68. jnz bad_address
  69. /* Is the address too large? */
  70. leaq _text(%rip), %rdx
  71. movq $PGDIR_SIZE, %rax
  72. cmpq %rax, %rdx
  73. jae bad_address
  74. /* Fixup the physical addresses in the page table
  75. */
  76. addq %rbp, init_level4_pgt + 0(%rip)
  77. addq %rbp, init_level4_pgt + (L4_PAGE_OFFSET*8)(%rip)
  78. addq %rbp, init_level4_pgt + (L4_START_KERNEL*8)(%rip)
  79. addq %rbp, level3_ident_pgt + 0(%rip)
  80. addq %rbp, level3_kernel_pgt + (510*8)(%rip)
  81. addq %rbp, level3_kernel_pgt + (511*8)(%rip)
  82. addq %rbp, level2_fixmap_pgt + (506*8)(%rip)
  83. /* Add an Identity mapping if I am above 1G */
  84. leaq _text(%rip), %rdi
  85. andq $PMD_PAGE_MASK, %rdi
  86. movq %rdi, %rax
  87. shrq $PUD_SHIFT, %rax
  88. andq $(PTRS_PER_PUD - 1), %rax
  89. jz ident_complete
  90. leaq (level2_spare_pgt - __START_KERNEL_map + _KERNPG_TABLE)(%rbp), %rdx
  91. leaq level3_ident_pgt(%rip), %rbx
  92. movq %rdx, 0(%rbx, %rax, 8)
  93. movq %rdi, %rax
  94. shrq $PMD_SHIFT, %rax
  95. andq $(PTRS_PER_PMD - 1), %rax
  96. leaq __PAGE_KERNEL_IDENT_LARGE_EXEC(%rdi), %rdx
  97. leaq level2_spare_pgt(%rip), %rbx
  98. movq %rdx, 0(%rbx, %rax, 8)
  99. ident_complete:
  100. /*
  101. * Fixup the kernel text+data virtual addresses. Note that
  102. * we might write invalid pmds, when the kernel is relocated
  103. * cleanup_highmap() fixes this up along with the mappings
  104. * beyond _end.
  105. */
  106. leaq level2_kernel_pgt(%rip), %rdi
  107. leaq 4096(%rdi), %r8
  108. /* See if it is a valid page table entry */
  109. 1: testq $1, 0(%rdi)
  110. jz 2f
  111. addq %rbp, 0(%rdi)
  112. /* Go to the next page */
  113. 2: addq $8, %rdi
  114. cmp %r8, %rdi
  115. jne 1b
  116. /* Fixup phys_base */
  117. addq %rbp, phys_base(%rip)
  118. /* Fixup trampoline */
  119. addq %rbp, trampoline_level4_pgt + 0(%rip)
  120. addq %rbp, trampoline_level4_pgt + (511*8)(%rip)
  121. /* Due to ENTRY(), sometimes the empty space gets filled with
  122. * zeros. Better take a jmp than relying on empty space being
  123. * filled with 0x90 (nop)
  124. */
  125. jmp secondary_startup_64
  126. ENTRY(secondary_startup_64)
  127. /*
  128. * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 1,
  129. * and someone has loaded a mapped page table.
  130. *
  131. * %esi holds a physical pointer to real_mode_data.
  132. *
  133. * We come here either from startup_64 (using physical addresses)
  134. * or from trampoline.S (using virtual addresses).
  135. *
  136. * Using virtual addresses from trampoline.S removes the need
  137. * to have any identity mapped pages in the kernel page table
  138. * after the boot processor executes this code.
  139. */
  140. /* Sanitize CPU configuration */
  141. call verify_cpu
  142. /* Enable PAE mode and PGE */
  143. movl $(X86_CR4_PAE | X86_CR4_PGE), %eax
  144. movq %rax, %cr4
  145. /* Setup early boot stage 4 level pagetables. */
  146. movq $(init_level4_pgt - __START_KERNEL_map), %rax
  147. addq phys_base(%rip), %rax
  148. movq %rax, %cr3
  149. /* Ensure I am executing from virtual addresses */
  150. movq $1f, %rax
  151. jmp *%rax
  152. 1:
  153. /* Check if nx is implemented */
  154. movl $0x80000001, %eax
  155. cpuid
  156. movl %edx,%edi
  157. /* Setup EFER (Extended Feature Enable Register) */
  158. movl $MSR_EFER, %ecx
  159. rdmsr
  160. btsl $_EFER_SCE, %eax /* Enable System Call */
  161. btl $20,%edi /* No Execute supported? */
  162. jnc 1f
  163. btsl $_EFER_NX, %eax
  164. 1: wrmsr /* Make changes effective */
  165. /* Setup cr0 */
  166. #define CR0_STATE (X86_CR0_PE | X86_CR0_MP | X86_CR0_ET | \
  167. X86_CR0_NE | X86_CR0_WP | X86_CR0_AM | \
  168. X86_CR0_PG)
  169. movl $CR0_STATE, %eax
  170. /* Make changes effective */
  171. movq %rax, %cr0
  172. /* Setup a boot time stack */
  173. movq stack_start(%rip),%rsp
  174. /* zero EFLAGS after setting rsp */
  175. pushq $0
  176. popfq
  177. /*
  178. * We must switch to a new descriptor in kernel space for the GDT
  179. * because soon the kernel won't have access anymore to the userspace
  180. * addresses where we're currently running on. We have to do that here
  181. * because in 32bit we couldn't load a 64bit linear address.
  182. */
  183. lgdt early_gdt_descr(%rip)
  184. /* set up data segments */
  185. xorl %eax,%eax
  186. movl %eax,%ds
  187. movl %eax,%ss
  188. movl %eax,%es
  189. /*
  190. * We don't really need to load %fs or %gs, but load them anyway
  191. * to kill any stale realmode selectors. This allows execution
  192. * under VT hardware.
  193. */
  194. movl %eax,%fs
  195. movl %eax,%gs
  196. /* Set up %gs.
  197. *
  198. * The base of %gs always points to the bottom of the irqstack
  199. * union. If the stack protector canary is enabled, it is
  200. * located at %gs:40. Note that, on SMP, the boot cpu uses
  201. * init data section till per cpu areas are set up.
  202. */
  203. movl $MSR_GS_BASE,%ecx
  204. movl initial_gs(%rip),%eax
  205. movl initial_gs+4(%rip),%edx
  206. wrmsr
  207. /* esi is pointer to real mode structure with interesting info.
  208. pass it to C */
  209. movl %esi, %edi
  210. /* Finally jump to run C code and to be on real kernel address
  211. * Since we are running on identity-mapped space we have to jump
  212. * to the full 64bit address, this is only possible as indirect
  213. * jump. In addition we need to ensure %cs is set so we make this
  214. * a far return.
  215. */
  216. movq initial_code(%rip),%rax
  217. pushq $0 # fake return address to stop unwinder
  218. pushq $__KERNEL_CS # set correct cs
  219. pushq %rax # target address in negative space
  220. lretq
  221. #include "verify_cpu.S"
  222. /* SMP bootup changes these two */
  223. __REFDATA
  224. .align 8
  225. ENTRY(initial_code)
  226. .quad x86_64_start_kernel
  227. ENTRY(initial_gs)
  228. .quad INIT_PER_CPU_VAR(irq_stack_union)
  229. ENTRY(stack_start)
  230. .quad init_thread_union+THREAD_SIZE-8
  231. .word 0
  232. __FINITDATA
  233. bad_address:
  234. jmp bad_address
  235. .section ".init.text","ax"
  236. #ifdef CONFIG_EARLY_PRINTK
  237. .globl early_idt_handlers
  238. early_idt_handlers:
  239. i = 0
  240. .rept NUM_EXCEPTION_VECTORS
  241. movl $i, %esi
  242. jmp early_idt_handler
  243. i = i + 1
  244. .endr
  245. #endif
  246. ENTRY(early_idt_handler)
  247. #ifdef CONFIG_EARLY_PRINTK
  248. cmpl $2,early_recursion_flag(%rip)
  249. jz 1f
  250. incl early_recursion_flag(%rip)
  251. GET_CR2_INTO_RCX
  252. movq %rcx,%r9
  253. xorl %r8d,%r8d # zero for error code
  254. movl %esi,%ecx # get vector number
  255. # Test %ecx against mask of vectors that push error code.
  256. cmpl $31,%ecx
  257. ja 0f
  258. movl $1,%eax
  259. salq %cl,%rax
  260. testl $0x27d00,%eax
  261. je 0f
  262. popq %r8 # get error code
  263. 0: movq 0(%rsp),%rcx # get ip
  264. movq 8(%rsp),%rdx # get cs
  265. xorl %eax,%eax
  266. leaq early_idt_msg(%rip),%rdi
  267. call early_printk
  268. cmpl $2,early_recursion_flag(%rip)
  269. jz 1f
  270. call dump_stack
  271. #ifdef CONFIG_KALLSYMS
  272. leaq early_idt_ripmsg(%rip),%rdi
  273. movq 0(%rsp),%rsi # get rip again
  274. call __print_symbol
  275. #endif
  276. #endif /* EARLY_PRINTK */
  277. 1: hlt
  278. jmp 1b
  279. #ifdef CONFIG_EARLY_PRINTK
  280. early_recursion_flag:
  281. .long 0
  282. early_idt_msg:
  283. .asciz "PANIC: early exception %02lx rip %lx:%lx error %lx cr2 %lx\n"
  284. early_idt_ripmsg:
  285. .asciz "RIP %s\n"
  286. #endif /* CONFIG_EARLY_PRINTK */
  287. .previous
  288. #define NEXT_PAGE(name) \
  289. .balign PAGE_SIZE; \
  290. ENTRY(name)
  291. /* Automate the creation of 1 to 1 mapping pmd entries */
  292. #define PMDS(START, PERM, COUNT) \
  293. i = 0 ; \
  294. .rept (COUNT) ; \
  295. .quad (START) + (i << PMD_SHIFT) + (PERM) ; \
  296. i = i + 1 ; \
  297. .endr
  298. .data
  299. /*
  300. * This default setting generates an ident mapping at address 0x100000
  301. * and a mapping for the kernel that precisely maps virtual address
  302. * 0xffffffff80000000 to physical address 0x000000. (always using
  303. * 2Mbyte large pages provided by PAE mode)
  304. */
  305. NEXT_PAGE(init_level4_pgt)
  306. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  307. .org init_level4_pgt + L4_PAGE_OFFSET*8, 0
  308. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  309. .org init_level4_pgt + L4_START_KERNEL*8, 0
  310. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  311. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
  312. NEXT_PAGE(level3_ident_pgt)
  313. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  314. .fill 511,8,0
  315. NEXT_PAGE(level3_kernel_pgt)
  316. .fill L3_START_KERNEL,8,0
  317. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  318. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
  319. .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  320. NEXT_PAGE(level2_fixmap_pgt)
  321. .fill 506,8,0
  322. .quad level1_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE
  323. /* 8MB reserved for vsyscalls + a 2MB hole = 4 + 1 entries */
  324. .fill 5,8,0
  325. NEXT_PAGE(level1_fixmap_pgt)
  326. .fill 512,8,0
  327. NEXT_PAGE(level2_ident_pgt)
  328. /* Since I easily can, map the first 1G.
  329. * Don't set NX because code runs from these pages.
  330. */
  331. PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD)
  332. NEXT_PAGE(level2_kernel_pgt)
  333. /*
  334. * 512 MB kernel mapping. We spend a full page on this pagetable
  335. * anyway.
  336. *
  337. * The kernel code+data+bss must not be bigger than that.
  338. *
  339. * (NOTE: at +512MB starts the module area, see MODULES_VADDR.
  340. * If you want to increase this then increase MODULES_VADDR
  341. * too.)
  342. */
  343. PMDS(0, __PAGE_KERNEL_LARGE_EXEC,
  344. KERNEL_IMAGE_SIZE/PMD_SIZE)
  345. NEXT_PAGE(level2_spare_pgt)
  346. .fill 512, 8, 0
  347. #undef PMDS
  348. #undef NEXT_PAGE
  349. .data
  350. .align 16
  351. .globl early_gdt_descr
  352. early_gdt_descr:
  353. .word GDT_ENTRIES*8-1
  354. early_gdt_descr_base:
  355. .quad INIT_PER_CPU_VAR(gdt_page)
  356. ENTRY(phys_base)
  357. /* This must match the first entry in level2_kernel_pgt */
  358. .quad 0x0000000000000000
  359. #include "../../x86/xen/xen-head.S"
  360. .section .bss, "aw", @nobits
  361. .align L1_CACHE_BYTES
  362. ENTRY(idt_table)
  363. .skip IDT_ENTRIES * 16
  364. .align L1_CACHE_BYTES
  365. ENTRY(nmi_idt_table)
  366. .skip IDT_ENTRIES * 16
  367. __PAGE_ALIGNED_BSS
  368. .align PAGE_SIZE
  369. ENTRY(empty_zero_page)
  370. .skip PAGE_SIZE