perf_event_p4.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * Netburst Performance Events (P4, old Xeon)
  3. */
  4. #ifndef PERF_EVENT_P4_H
  5. #define PERF_EVENT_P4_H
  6. #include <linux/cpu.h>
  7. #include <linux/bitops.h>
  8. /*
  9. * NetBurst has performance MSRs shared between
  10. * threads if HT is turned on, ie for both logical
  11. * processors (mem: in turn in Atom with HT support
  12. * perf-MSRs are not shared and every thread has its
  13. * own perf-MSRs set)
  14. */
  15. #define ARCH_P4_TOTAL_ESCR (46)
  16. #define ARCH_P4_RESERVED_ESCR (2) /* IQ_ESCR(0,1) not always present */
  17. #define ARCH_P4_MAX_ESCR (ARCH_P4_TOTAL_ESCR - ARCH_P4_RESERVED_ESCR)
  18. #define ARCH_P4_MAX_CCCR (18)
  19. #define ARCH_P4_CNTRVAL_BITS (40)
  20. #define ARCH_P4_CNTRVAL_MASK ((1ULL << ARCH_P4_CNTRVAL_BITS) - 1)
  21. #define ARCH_P4_UNFLAGGED_BIT ((1ULL) << (ARCH_P4_CNTRVAL_BITS - 1))
  22. #define P4_ESCR_EVENT_MASK 0x7e000000U
  23. #define P4_ESCR_EVENT_SHIFT 25
  24. #define P4_ESCR_EVENTMASK_MASK 0x01fffe00U
  25. #define P4_ESCR_EVENTMASK_SHIFT 9
  26. #define P4_ESCR_TAG_MASK 0x000001e0U
  27. #define P4_ESCR_TAG_SHIFT 5
  28. #define P4_ESCR_TAG_ENABLE 0x00000010U
  29. #define P4_ESCR_T0_OS 0x00000008U
  30. #define P4_ESCR_T0_USR 0x00000004U
  31. #define P4_ESCR_T1_OS 0x00000002U
  32. #define P4_ESCR_T1_USR 0x00000001U
  33. #define P4_ESCR_EVENT(v) ((v) << P4_ESCR_EVENT_SHIFT)
  34. #define P4_ESCR_EMASK(v) ((v) << P4_ESCR_EVENTMASK_SHIFT)
  35. #define P4_ESCR_TAG(v) ((v) << P4_ESCR_TAG_SHIFT)
  36. #define P4_CCCR_OVF 0x80000000U
  37. #define P4_CCCR_CASCADE 0x40000000U
  38. #define P4_CCCR_OVF_PMI_T0 0x04000000U
  39. #define P4_CCCR_OVF_PMI_T1 0x08000000U
  40. #define P4_CCCR_FORCE_OVF 0x02000000U
  41. #define P4_CCCR_EDGE 0x01000000U
  42. #define P4_CCCR_THRESHOLD_MASK 0x00f00000U
  43. #define P4_CCCR_THRESHOLD_SHIFT 20
  44. #define P4_CCCR_COMPLEMENT 0x00080000U
  45. #define P4_CCCR_COMPARE 0x00040000U
  46. #define P4_CCCR_ESCR_SELECT_MASK 0x0000e000U
  47. #define P4_CCCR_ESCR_SELECT_SHIFT 13
  48. #define P4_CCCR_ENABLE 0x00001000U
  49. #define P4_CCCR_THREAD_SINGLE 0x00010000U
  50. #define P4_CCCR_THREAD_BOTH 0x00020000U
  51. #define P4_CCCR_THREAD_ANY 0x00030000U
  52. #define P4_CCCR_RESERVED 0x00000fffU
  53. #define P4_CCCR_THRESHOLD(v) ((v) << P4_CCCR_THRESHOLD_SHIFT)
  54. #define P4_CCCR_ESEL(v) ((v) << P4_CCCR_ESCR_SELECT_SHIFT)
  55. #define P4_GEN_ESCR_EMASK(class, name, bit) \
  56. class##__##name = ((1 << bit) << P4_ESCR_EVENTMASK_SHIFT)
  57. #define P4_ESCR_EMASK_BIT(class, name) class##__##name
  58. /*
  59. * config field is 64bit width and consists of
  60. * HT << 63 | ESCR << 32 | CCCR
  61. * where HT is HyperThreading bit (since ESCR
  62. * has it reserved we may use it for own purpose)
  63. *
  64. * note that this is NOT the addresses of respective
  65. * ESCR and CCCR but rather an only packed value should
  66. * be unpacked and written to a proper addresses
  67. *
  68. * the base idea is to pack as much info as possible
  69. */
  70. #define p4_config_pack_escr(v) (((u64)(v)) << 32)
  71. #define p4_config_pack_cccr(v) (((u64)(v)) & 0xffffffffULL)
  72. #define p4_config_unpack_escr(v) (((u64)(v)) >> 32)
  73. #define p4_config_unpack_cccr(v) (((u64)(v)) & 0xffffffffULL)
  74. #define p4_config_unpack_emask(v) \
  75. ({ \
  76. u32 t = p4_config_unpack_escr((v)); \
  77. t = t & P4_ESCR_EVENTMASK_MASK; \
  78. t = t >> P4_ESCR_EVENTMASK_SHIFT; \
  79. t; \
  80. })
  81. #define p4_config_unpack_event(v) \
  82. ({ \
  83. u32 t = p4_config_unpack_escr((v)); \
  84. t = t & P4_ESCR_EVENT_MASK; \
  85. t = t >> P4_ESCR_EVENT_SHIFT; \
  86. t; \
  87. })
  88. #define P4_CONFIG_HT_SHIFT 63
  89. #define P4_CONFIG_HT (1ULL << P4_CONFIG_HT_SHIFT)
  90. /*
  91. * If an event has alias it should be marked
  92. * with a special bit. (Don't forget to check
  93. * P4_PEBS_CONFIG_MASK and related bits on
  94. * modification.)
  95. */
  96. #define P4_CONFIG_ALIASABLE (1 << 9)
  97. /*
  98. * The bits we allow to pass for RAW events
  99. */
  100. #define P4_CONFIG_MASK_ESCR \
  101. P4_ESCR_EVENT_MASK | \
  102. P4_ESCR_EVENTMASK_MASK | \
  103. P4_ESCR_TAG_MASK | \
  104. P4_ESCR_TAG_ENABLE
  105. #define P4_CONFIG_MASK_CCCR \
  106. P4_CCCR_EDGE | \
  107. P4_CCCR_THRESHOLD_MASK | \
  108. P4_CCCR_COMPLEMENT | \
  109. P4_CCCR_COMPARE | \
  110. P4_CCCR_THREAD_ANY | \
  111. P4_CCCR_RESERVED
  112. /* some dangerous bits are reserved for kernel internals */
  113. #define P4_CONFIG_MASK \
  114. (p4_config_pack_escr(P4_CONFIG_MASK_ESCR)) | \
  115. (p4_config_pack_cccr(P4_CONFIG_MASK_CCCR))
  116. /*
  117. * In case of event aliasing we need to preserve some
  118. * caller bits, otherwise the mapping won't be complete.
  119. */
  120. #define P4_CONFIG_EVENT_ALIAS_MASK \
  121. (p4_config_pack_escr(P4_CONFIG_MASK_ESCR) | \
  122. p4_config_pack_cccr(P4_CCCR_EDGE | \
  123. P4_CCCR_THRESHOLD_MASK | \
  124. P4_CCCR_COMPLEMENT | \
  125. P4_CCCR_COMPARE))
  126. #define P4_CONFIG_EVENT_ALIAS_IMMUTABLE_BITS \
  127. ((P4_CONFIG_HT) | \
  128. p4_config_pack_escr(P4_ESCR_T0_OS | \
  129. P4_ESCR_T0_USR | \
  130. P4_ESCR_T1_OS | \
  131. P4_ESCR_T1_USR) | \
  132. p4_config_pack_cccr(P4_CCCR_OVF | \
  133. P4_CCCR_CASCADE | \
  134. P4_CCCR_FORCE_OVF | \
  135. P4_CCCR_THREAD_ANY | \
  136. P4_CCCR_OVF_PMI_T0 | \
  137. P4_CCCR_OVF_PMI_T1 | \
  138. P4_CONFIG_ALIASABLE))
  139. static inline bool p4_is_event_cascaded(u64 config)
  140. {
  141. u32 cccr = p4_config_unpack_cccr(config);
  142. return !!(cccr & P4_CCCR_CASCADE);
  143. }
  144. static inline int p4_ht_config_thread(u64 config)
  145. {
  146. return !!(config & P4_CONFIG_HT);
  147. }
  148. static inline u64 p4_set_ht_bit(u64 config)
  149. {
  150. return config | P4_CONFIG_HT;
  151. }
  152. static inline u64 p4_clear_ht_bit(u64 config)
  153. {
  154. return config & ~P4_CONFIG_HT;
  155. }
  156. static inline int p4_ht_active(void)
  157. {
  158. #ifdef CONFIG_SMP
  159. return smp_num_siblings > 1;
  160. #endif
  161. return 0;
  162. }
  163. static inline int p4_ht_thread(int cpu)
  164. {
  165. #ifdef CONFIG_SMP
  166. if (smp_num_siblings == 2)
  167. return cpu != cpumask_first(__get_cpu_var(cpu_sibling_map));
  168. #endif
  169. return 0;
  170. }
  171. static inline int p4_should_swap_ts(u64 config, int cpu)
  172. {
  173. return p4_ht_config_thread(config) ^ p4_ht_thread(cpu);
  174. }
  175. static inline u32 p4_default_cccr_conf(int cpu)
  176. {
  177. /*
  178. * Note that P4_CCCR_THREAD_ANY is "required" on
  179. * non-HT machines (on HT machines we count TS events
  180. * regardless the state of second logical processor
  181. */
  182. u32 cccr = P4_CCCR_THREAD_ANY;
  183. if (!p4_ht_thread(cpu))
  184. cccr |= P4_CCCR_OVF_PMI_T0;
  185. else
  186. cccr |= P4_CCCR_OVF_PMI_T1;
  187. return cccr;
  188. }
  189. static inline u32 p4_default_escr_conf(int cpu, int exclude_os, int exclude_usr)
  190. {
  191. u32 escr = 0;
  192. if (!p4_ht_thread(cpu)) {
  193. if (!exclude_os)
  194. escr |= P4_ESCR_T0_OS;
  195. if (!exclude_usr)
  196. escr |= P4_ESCR_T0_USR;
  197. } else {
  198. if (!exclude_os)
  199. escr |= P4_ESCR_T1_OS;
  200. if (!exclude_usr)
  201. escr |= P4_ESCR_T1_USR;
  202. }
  203. return escr;
  204. }
  205. /*
  206. * This are the events which should be used in "Event Select"
  207. * field of ESCR register, they are like unique keys which allow
  208. * the kernel to determinate which CCCR and COUNTER should be
  209. * used to track an event
  210. */
  211. enum P4_EVENTS {
  212. P4_EVENT_TC_DELIVER_MODE,
  213. P4_EVENT_BPU_FETCH_REQUEST,
  214. P4_EVENT_ITLB_REFERENCE,
  215. P4_EVENT_MEMORY_CANCEL,
  216. P4_EVENT_MEMORY_COMPLETE,
  217. P4_EVENT_LOAD_PORT_REPLAY,
  218. P4_EVENT_STORE_PORT_REPLAY,
  219. P4_EVENT_MOB_LOAD_REPLAY,
  220. P4_EVENT_PAGE_WALK_TYPE,
  221. P4_EVENT_BSQ_CACHE_REFERENCE,
  222. P4_EVENT_IOQ_ALLOCATION,
  223. P4_EVENT_IOQ_ACTIVE_ENTRIES,
  224. P4_EVENT_FSB_DATA_ACTIVITY,
  225. P4_EVENT_BSQ_ALLOCATION,
  226. P4_EVENT_BSQ_ACTIVE_ENTRIES,
  227. P4_EVENT_SSE_INPUT_ASSIST,
  228. P4_EVENT_PACKED_SP_UOP,
  229. P4_EVENT_PACKED_DP_UOP,
  230. P4_EVENT_SCALAR_SP_UOP,
  231. P4_EVENT_SCALAR_DP_UOP,
  232. P4_EVENT_64BIT_MMX_UOP,
  233. P4_EVENT_128BIT_MMX_UOP,
  234. P4_EVENT_X87_FP_UOP,
  235. P4_EVENT_TC_MISC,
  236. P4_EVENT_GLOBAL_POWER_EVENTS,
  237. P4_EVENT_TC_MS_XFER,
  238. P4_EVENT_UOP_QUEUE_WRITES,
  239. P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE,
  240. P4_EVENT_RETIRED_BRANCH_TYPE,
  241. P4_EVENT_RESOURCE_STALL,
  242. P4_EVENT_WC_BUFFER,
  243. P4_EVENT_B2B_CYCLES,
  244. P4_EVENT_BNR,
  245. P4_EVENT_SNOOP,
  246. P4_EVENT_RESPONSE,
  247. P4_EVENT_FRONT_END_EVENT,
  248. P4_EVENT_EXECUTION_EVENT,
  249. P4_EVENT_REPLAY_EVENT,
  250. P4_EVENT_INSTR_RETIRED,
  251. P4_EVENT_UOPS_RETIRED,
  252. P4_EVENT_UOP_TYPE,
  253. P4_EVENT_BRANCH_RETIRED,
  254. P4_EVENT_MISPRED_BRANCH_RETIRED,
  255. P4_EVENT_X87_ASSIST,
  256. P4_EVENT_MACHINE_CLEAR,
  257. P4_EVENT_INSTR_COMPLETED,
  258. };
  259. #define P4_OPCODE(event) event##_OPCODE
  260. #define P4_OPCODE_ESEL(opcode) ((opcode & 0x00ff) >> 0)
  261. #define P4_OPCODE_EVNT(opcode) ((opcode & 0xff00) >> 8)
  262. #define P4_OPCODE_PACK(event, sel) (((event) << 8) | sel)
  263. /*
  264. * Comments below the event represent ESCR restriction
  265. * for this event and counter index per ESCR
  266. *
  267. * MSR_P4_IQ_ESCR0 and MSR_P4_IQ_ESCR1 are available only on early
  268. * processor builds (family 0FH, models 01H-02H). These MSRs
  269. * are not available on later versions, so that we don't use
  270. * them completely
  271. *
  272. * Also note that CCCR1 do not have P4_CCCR_ENABLE bit properly
  273. * working so that we should not use this CCCR and respective
  274. * counter as result
  275. */
  276. enum P4_EVENT_OPCODES {
  277. P4_OPCODE(P4_EVENT_TC_DELIVER_MODE) = P4_OPCODE_PACK(0x01, 0x01),
  278. /*
  279. * MSR_P4_TC_ESCR0: 4, 5
  280. * MSR_P4_TC_ESCR1: 6, 7
  281. */
  282. P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST) = P4_OPCODE_PACK(0x03, 0x00),
  283. /*
  284. * MSR_P4_BPU_ESCR0: 0, 1
  285. * MSR_P4_BPU_ESCR1: 2, 3
  286. */
  287. P4_OPCODE(P4_EVENT_ITLB_REFERENCE) = P4_OPCODE_PACK(0x18, 0x03),
  288. /*
  289. * MSR_P4_ITLB_ESCR0: 0, 1
  290. * MSR_P4_ITLB_ESCR1: 2, 3
  291. */
  292. P4_OPCODE(P4_EVENT_MEMORY_CANCEL) = P4_OPCODE_PACK(0x02, 0x05),
  293. /*
  294. * MSR_P4_DAC_ESCR0: 8, 9
  295. * MSR_P4_DAC_ESCR1: 10, 11
  296. */
  297. P4_OPCODE(P4_EVENT_MEMORY_COMPLETE) = P4_OPCODE_PACK(0x08, 0x02),
  298. /*
  299. * MSR_P4_SAAT_ESCR0: 8, 9
  300. * MSR_P4_SAAT_ESCR1: 10, 11
  301. */
  302. P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY) = P4_OPCODE_PACK(0x04, 0x02),
  303. /*
  304. * MSR_P4_SAAT_ESCR0: 8, 9
  305. * MSR_P4_SAAT_ESCR1: 10, 11
  306. */
  307. P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY) = P4_OPCODE_PACK(0x05, 0x02),
  308. /*
  309. * MSR_P4_SAAT_ESCR0: 8, 9
  310. * MSR_P4_SAAT_ESCR1: 10, 11
  311. */
  312. P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY) = P4_OPCODE_PACK(0x03, 0x02),
  313. /*
  314. * MSR_P4_MOB_ESCR0: 0, 1
  315. * MSR_P4_MOB_ESCR1: 2, 3
  316. */
  317. P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE) = P4_OPCODE_PACK(0x01, 0x04),
  318. /*
  319. * MSR_P4_PMH_ESCR0: 0, 1
  320. * MSR_P4_PMH_ESCR1: 2, 3
  321. */
  322. P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE) = P4_OPCODE_PACK(0x0c, 0x07),
  323. /*
  324. * MSR_P4_BSU_ESCR0: 0, 1
  325. * MSR_P4_BSU_ESCR1: 2, 3
  326. */
  327. P4_OPCODE(P4_EVENT_IOQ_ALLOCATION) = P4_OPCODE_PACK(0x03, 0x06),
  328. /*
  329. * MSR_P4_FSB_ESCR0: 0, 1
  330. * MSR_P4_FSB_ESCR1: 2, 3
  331. */
  332. P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES) = P4_OPCODE_PACK(0x1a, 0x06),
  333. /*
  334. * MSR_P4_FSB_ESCR1: 2, 3
  335. */
  336. P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY) = P4_OPCODE_PACK(0x17, 0x06),
  337. /*
  338. * MSR_P4_FSB_ESCR0: 0, 1
  339. * MSR_P4_FSB_ESCR1: 2, 3
  340. */
  341. P4_OPCODE(P4_EVENT_BSQ_ALLOCATION) = P4_OPCODE_PACK(0x05, 0x07),
  342. /*
  343. * MSR_P4_BSU_ESCR0: 0, 1
  344. */
  345. P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES) = P4_OPCODE_PACK(0x06, 0x07),
  346. /*
  347. * NOTE: no ESCR name in docs, it's guessed
  348. * MSR_P4_BSU_ESCR1: 2, 3
  349. */
  350. P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST) = P4_OPCODE_PACK(0x34, 0x01),
  351. /*
  352. * MSR_P4_FIRM_ESCR0: 8, 9
  353. * MSR_P4_FIRM_ESCR1: 10, 11
  354. */
  355. P4_OPCODE(P4_EVENT_PACKED_SP_UOP) = P4_OPCODE_PACK(0x08, 0x01),
  356. /*
  357. * MSR_P4_FIRM_ESCR0: 8, 9
  358. * MSR_P4_FIRM_ESCR1: 10, 11
  359. */
  360. P4_OPCODE(P4_EVENT_PACKED_DP_UOP) = P4_OPCODE_PACK(0x0c, 0x01),
  361. /*
  362. * MSR_P4_FIRM_ESCR0: 8, 9
  363. * MSR_P4_FIRM_ESCR1: 10, 11
  364. */
  365. P4_OPCODE(P4_EVENT_SCALAR_SP_UOP) = P4_OPCODE_PACK(0x0a, 0x01),
  366. /*
  367. * MSR_P4_FIRM_ESCR0: 8, 9
  368. * MSR_P4_FIRM_ESCR1: 10, 11
  369. */
  370. P4_OPCODE(P4_EVENT_SCALAR_DP_UOP) = P4_OPCODE_PACK(0x0e, 0x01),
  371. /*
  372. * MSR_P4_FIRM_ESCR0: 8, 9
  373. * MSR_P4_FIRM_ESCR1: 10, 11
  374. */
  375. P4_OPCODE(P4_EVENT_64BIT_MMX_UOP) = P4_OPCODE_PACK(0x02, 0x01),
  376. /*
  377. * MSR_P4_FIRM_ESCR0: 8, 9
  378. * MSR_P4_FIRM_ESCR1: 10, 11
  379. */
  380. P4_OPCODE(P4_EVENT_128BIT_MMX_UOP) = P4_OPCODE_PACK(0x1a, 0x01),
  381. /*
  382. * MSR_P4_FIRM_ESCR0: 8, 9
  383. * MSR_P4_FIRM_ESCR1: 10, 11
  384. */
  385. P4_OPCODE(P4_EVENT_X87_FP_UOP) = P4_OPCODE_PACK(0x04, 0x01),
  386. /*
  387. * MSR_P4_FIRM_ESCR0: 8, 9
  388. * MSR_P4_FIRM_ESCR1: 10, 11
  389. */
  390. P4_OPCODE(P4_EVENT_TC_MISC) = P4_OPCODE_PACK(0x06, 0x01),
  391. /*
  392. * MSR_P4_TC_ESCR0: 4, 5
  393. * MSR_P4_TC_ESCR1: 6, 7
  394. */
  395. P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS) = P4_OPCODE_PACK(0x13, 0x06),
  396. /*
  397. * MSR_P4_FSB_ESCR0: 0, 1
  398. * MSR_P4_FSB_ESCR1: 2, 3
  399. */
  400. P4_OPCODE(P4_EVENT_TC_MS_XFER) = P4_OPCODE_PACK(0x05, 0x00),
  401. /*
  402. * MSR_P4_MS_ESCR0: 4, 5
  403. * MSR_P4_MS_ESCR1: 6, 7
  404. */
  405. P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES) = P4_OPCODE_PACK(0x09, 0x00),
  406. /*
  407. * MSR_P4_MS_ESCR0: 4, 5
  408. * MSR_P4_MS_ESCR1: 6, 7
  409. */
  410. P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE) = P4_OPCODE_PACK(0x05, 0x02),
  411. /*
  412. * MSR_P4_TBPU_ESCR0: 4, 5
  413. * MSR_P4_TBPU_ESCR1: 6, 7
  414. */
  415. P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE) = P4_OPCODE_PACK(0x04, 0x02),
  416. /*
  417. * MSR_P4_TBPU_ESCR0: 4, 5
  418. * MSR_P4_TBPU_ESCR1: 6, 7
  419. */
  420. P4_OPCODE(P4_EVENT_RESOURCE_STALL) = P4_OPCODE_PACK(0x01, 0x01),
  421. /*
  422. * MSR_P4_ALF_ESCR0: 12, 13, 16
  423. * MSR_P4_ALF_ESCR1: 14, 15, 17
  424. */
  425. P4_OPCODE(P4_EVENT_WC_BUFFER) = P4_OPCODE_PACK(0x05, 0x05),
  426. /*
  427. * MSR_P4_DAC_ESCR0: 8, 9
  428. * MSR_P4_DAC_ESCR1: 10, 11
  429. */
  430. P4_OPCODE(P4_EVENT_B2B_CYCLES) = P4_OPCODE_PACK(0x16, 0x03),
  431. /*
  432. * MSR_P4_FSB_ESCR0: 0, 1
  433. * MSR_P4_FSB_ESCR1: 2, 3
  434. */
  435. P4_OPCODE(P4_EVENT_BNR) = P4_OPCODE_PACK(0x08, 0x03),
  436. /*
  437. * MSR_P4_FSB_ESCR0: 0, 1
  438. * MSR_P4_FSB_ESCR1: 2, 3
  439. */
  440. P4_OPCODE(P4_EVENT_SNOOP) = P4_OPCODE_PACK(0x06, 0x03),
  441. /*
  442. * MSR_P4_FSB_ESCR0: 0, 1
  443. * MSR_P4_FSB_ESCR1: 2, 3
  444. */
  445. P4_OPCODE(P4_EVENT_RESPONSE) = P4_OPCODE_PACK(0x04, 0x03),
  446. /*
  447. * MSR_P4_FSB_ESCR0: 0, 1
  448. * MSR_P4_FSB_ESCR1: 2, 3
  449. */
  450. P4_OPCODE(P4_EVENT_FRONT_END_EVENT) = P4_OPCODE_PACK(0x08, 0x05),
  451. /*
  452. * MSR_P4_CRU_ESCR2: 12, 13, 16
  453. * MSR_P4_CRU_ESCR3: 14, 15, 17
  454. */
  455. P4_OPCODE(P4_EVENT_EXECUTION_EVENT) = P4_OPCODE_PACK(0x0c, 0x05),
  456. /*
  457. * MSR_P4_CRU_ESCR2: 12, 13, 16
  458. * MSR_P4_CRU_ESCR3: 14, 15, 17
  459. */
  460. P4_OPCODE(P4_EVENT_REPLAY_EVENT) = P4_OPCODE_PACK(0x09, 0x05),
  461. /*
  462. * MSR_P4_CRU_ESCR2: 12, 13, 16
  463. * MSR_P4_CRU_ESCR3: 14, 15, 17
  464. */
  465. P4_OPCODE(P4_EVENT_INSTR_RETIRED) = P4_OPCODE_PACK(0x02, 0x04),
  466. /*
  467. * MSR_P4_CRU_ESCR0: 12, 13, 16
  468. * MSR_P4_CRU_ESCR1: 14, 15, 17
  469. */
  470. P4_OPCODE(P4_EVENT_UOPS_RETIRED) = P4_OPCODE_PACK(0x01, 0x04),
  471. /*
  472. * MSR_P4_CRU_ESCR0: 12, 13, 16
  473. * MSR_P4_CRU_ESCR1: 14, 15, 17
  474. */
  475. P4_OPCODE(P4_EVENT_UOP_TYPE) = P4_OPCODE_PACK(0x02, 0x02),
  476. /*
  477. * MSR_P4_RAT_ESCR0: 12, 13, 16
  478. * MSR_P4_RAT_ESCR1: 14, 15, 17
  479. */
  480. P4_OPCODE(P4_EVENT_BRANCH_RETIRED) = P4_OPCODE_PACK(0x06, 0x05),
  481. /*
  482. * MSR_P4_CRU_ESCR2: 12, 13, 16
  483. * MSR_P4_CRU_ESCR3: 14, 15, 17
  484. */
  485. P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED) = P4_OPCODE_PACK(0x03, 0x04),
  486. /*
  487. * MSR_P4_CRU_ESCR0: 12, 13, 16
  488. * MSR_P4_CRU_ESCR1: 14, 15, 17
  489. */
  490. P4_OPCODE(P4_EVENT_X87_ASSIST) = P4_OPCODE_PACK(0x03, 0x05),
  491. /*
  492. * MSR_P4_CRU_ESCR2: 12, 13, 16
  493. * MSR_P4_CRU_ESCR3: 14, 15, 17
  494. */
  495. P4_OPCODE(P4_EVENT_MACHINE_CLEAR) = P4_OPCODE_PACK(0x02, 0x05),
  496. /*
  497. * MSR_P4_CRU_ESCR2: 12, 13, 16
  498. * MSR_P4_CRU_ESCR3: 14, 15, 17
  499. */
  500. P4_OPCODE(P4_EVENT_INSTR_COMPLETED) = P4_OPCODE_PACK(0x07, 0x04),
  501. /*
  502. * MSR_P4_CRU_ESCR0: 12, 13, 16
  503. * MSR_P4_CRU_ESCR1: 14, 15, 17
  504. */
  505. };
  506. /*
  507. * a caller should use P4_ESCR_EMASK_NAME helper to
  508. * pick the EventMask needed, for example
  509. *
  510. * P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DD)
  511. */
  512. enum P4_ESCR_EMASKS {
  513. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DD, 0),
  514. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DB, 1),
  515. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DI, 2),
  516. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BD, 3),
  517. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BB, 4),
  518. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BI, 5),
  519. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, ID, 6),
  520. P4_GEN_ESCR_EMASK(P4_EVENT_BPU_FETCH_REQUEST, TCMISS, 0),
  521. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, HIT, 0),
  522. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, MISS, 1),
  523. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, HIT_UK, 2),
  524. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL, 2),
  525. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_CANCEL, 64K_CONF, 3),
  526. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_COMPLETE, LSC, 0),
  527. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_COMPLETE, SSC, 1),
  528. P4_GEN_ESCR_EMASK(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD, 1),
  529. P4_GEN_ESCR_EMASK(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST, 1),
  530. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, NO_STA, 1),
  531. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, NO_STD, 3),
  532. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA, 4),
  533. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR, 5),
  534. P4_GEN_ESCR_EMASK(P4_EVENT_PAGE_WALK_TYPE, DTMISS, 0),
  535. P4_GEN_ESCR_EMASK(P4_EVENT_PAGE_WALK_TYPE, ITMISS, 1),
  536. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS, 0),
  537. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE, 1),
  538. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM, 2),
  539. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS, 3),
  540. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE, 4),
  541. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM, 5),
  542. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS, 8),
  543. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS, 9),
  544. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS, 10),
  545. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, DEFAULT, 0),
  546. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, ALL_READ, 5),
  547. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE, 6),
  548. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_UC, 7),
  549. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WC, 8),
  550. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WT, 9),
  551. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WP, 10),
  552. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WB, 11),
  553. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, OWN, 13),
  554. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, OTHER, 14),
  555. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, PREFETCH, 15),
  556. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT, 0),
  557. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ, 5),
  558. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE, 6),
  559. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC, 7),
  560. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC, 8),
  561. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT, 9),
  562. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP, 10),
  563. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB, 11),
  564. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN, 13),
  565. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER, 14),
  566. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH, 15),
  567. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV, 0),
  568. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN, 1),
  569. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER, 2),
  570. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV, 3),
  571. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN, 4),
  572. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER, 5),
  573. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0, 0),
  574. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1, 1),
  575. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0, 2),
  576. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1, 3),
  577. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE, 5),
  578. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE, 6),
  579. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE, 7),
  580. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE, 8),
  581. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE, 9),
  582. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE, 10),
  583. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0, 11),
  584. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1, 12),
  585. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2, 13),
  586. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0, 0),
  587. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1, 1),
  588. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0, 2),
  589. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1, 3),
  590. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE, 5),
  591. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE, 6),
  592. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE, 7),
  593. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE, 8),
  594. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE, 9),
  595. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE, 10),
  596. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0, 11),
  597. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1, 12),
  598. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2, 13),
  599. P4_GEN_ESCR_EMASK(P4_EVENT_SSE_INPUT_ASSIST, ALL, 15),
  600. P4_GEN_ESCR_EMASK(P4_EVENT_PACKED_SP_UOP, ALL, 15),
  601. P4_GEN_ESCR_EMASK(P4_EVENT_PACKED_DP_UOP, ALL, 15),
  602. P4_GEN_ESCR_EMASK(P4_EVENT_SCALAR_SP_UOP, ALL, 15),
  603. P4_GEN_ESCR_EMASK(P4_EVENT_SCALAR_DP_UOP, ALL, 15),
  604. P4_GEN_ESCR_EMASK(P4_EVENT_64BIT_MMX_UOP, ALL, 15),
  605. P4_GEN_ESCR_EMASK(P4_EVENT_128BIT_MMX_UOP, ALL, 15),
  606. P4_GEN_ESCR_EMASK(P4_EVENT_X87_FP_UOP, ALL, 15),
  607. P4_GEN_ESCR_EMASK(P4_EVENT_TC_MISC, FLUSH, 4),
  608. P4_GEN_ESCR_EMASK(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING, 0),
  609. P4_GEN_ESCR_EMASK(P4_EVENT_TC_MS_XFER, CISC, 0),
  610. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD, 0),
  611. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER, 1),
  612. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM, 2),
  613. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL, 1),
  614. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL, 2),
  615. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN, 3),
  616. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT, 4),
  617. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL, 1),
  618. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, CALL, 2),
  619. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN, 3),
  620. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT, 4),
  621. P4_GEN_ESCR_EMASK(P4_EVENT_RESOURCE_STALL, SBFULL, 5),
  622. P4_GEN_ESCR_EMASK(P4_EVENT_WC_BUFFER, WCB_EVICTS, 0),
  623. P4_GEN_ESCR_EMASK(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS, 1),
  624. P4_GEN_ESCR_EMASK(P4_EVENT_FRONT_END_EVENT, NBOGUS, 0),
  625. P4_GEN_ESCR_EMASK(P4_EVENT_FRONT_END_EVENT, BOGUS, 1),
  626. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS0, 0),
  627. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS1, 1),
  628. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS2, 2),
  629. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS3, 3),
  630. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS0, 4),
  631. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS1, 5),
  632. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS2, 6),
  633. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS3, 7),
  634. P4_GEN_ESCR_EMASK(P4_EVENT_REPLAY_EVENT, NBOGUS, 0),
  635. P4_GEN_ESCR_EMASK(P4_EVENT_REPLAY_EVENT, BOGUS, 1),
  636. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG, 0),
  637. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, NBOGUSTAG, 1),
  638. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, BOGUSNTAG, 2),
  639. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, BOGUSTAG, 3),
  640. P4_GEN_ESCR_EMASK(P4_EVENT_UOPS_RETIRED, NBOGUS, 0),
  641. P4_GEN_ESCR_EMASK(P4_EVENT_UOPS_RETIRED, BOGUS, 1),
  642. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_TYPE, TAGLOADS, 1),
  643. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_TYPE, TAGSTORES, 2),
  644. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMNP, 0),
  645. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMNM, 1),
  646. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMTP, 2),
  647. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMTM, 3),
  648. P4_GEN_ESCR_EMASK(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS, 0),
  649. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, FPSU, 0),
  650. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, FPSO, 1),
  651. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, POAO, 2),
  652. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, POAU, 3),
  653. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, PREA, 4),
  654. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, CLEAR, 0),
  655. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, MOCLEAR, 1),
  656. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, SMCLEAR, 2),
  657. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_COMPLETED, NBOGUS, 0),
  658. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_COMPLETED, BOGUS, 1),
  659. };
  660. /*
  661. * Note we have UOP and PEBS bits reserved for now
  662. * just in case if we will need them once
  663. */
  664. #define P4_PEBS_CONFIG_ENABLE (1 << 7)
  665. #define P4_PEBS_CONFIG_UOP_TAG (1 << 8)
  666. #define P4_PEBS_CONFIG_METRIC_MASK 0x3f
  667. #define P4_PEBS_CONFIG_MASK 0xff
  668. /*
  669. * mem: Only counters MSR_IQ_COUNTER4 (16) and
  670. * MSR_IQ_COUNTER5 (17) are allowed for PEBS sampling
  671. */
  672. #define P4_PEBS_ENABLE 0x02000000U
  673. #define P4_PEBS_ENABLE_UOP_TAG 0x01000000U
  674. #define p4_config_unpack_metric(v) (((u64)(v)) & P4_PEBS_CONFIG_METRIC_MASK)
  675. #define p4_config_unpack_pebs(v) (((u64)(v)) & P4_PEBS_CONFIG_MASK)
  676. #define p4_config_pebs_has(v, mask) (p4_config_unpack_pebs(v) & (mask))
  677. enum P4_PEBS_METRIC {
  678. P4_PEBS_METRIC__none,
  679. P4_PEBS_METRIC__1stl_cache_load_miss_retired,
  680. P4_PEBS_METRIC__2ndl_cache_load_miss_retired,
  681. P4_PEBS_METRIC__dtlb_load_miss_retired,
  682. P4_PEBS_METRIC__dtlb_store_miss_retired,
  683. P4_PEBS_METRIC__dtlb_all_miss_retired,
  684. P4_PEBS_METRIC__tagged_mispred_branch,
  685. P4_PEBS_METRIC__mob_load_replay_retired,
  686. P4_PEBS_METRIC__split_load_retired,
  687. P4_PEBS_METRIC__split_store_retired,
  688. P4_PEBS_METRIC__max
  689. };
  690. /*
  691. * Notes on internal configuration of ESCR+CCCR tuples
  692. *
  693. * Since P4 has quite the different architecture of
  694. * performance registers in compare with "architectural"
  695. * once and we have on 64 bits to keep configuration
  696. * of performance event, the following trick is used.
  697. *
  698. * 1) Since both ESCR and CCCR registers have only low
  699. * 32 bits valuable, we pack them into a single 64 bit
  700. * configuration. Low 32 bits of such config correspond
  701. * to low 32 bits of CCCR register and high 32 bits
  702. * correspond to low 32 bits of ESCR register.
  703. *
  704. * 2) The meaning of every bit of such config field can
  705. * be found in Intel SDM but it should be noted that
  706. * we "borrow" some reserved bits for own usage and
  707. * clean them or set to a proper value when we do
  708. * a real write to hardware registers.
  709. *
  710. * 3) The format of bits of config is the following
  711. * and should be either 0 or set to some predefined
  712. * values:
  713. *
  714. * Low 32 bits
  715. * -----------
  716. * 0-6: P4_PEBS_METRIC enum
  717. * 7-11: reserved
  718. * 12: reserved (Enable)
  719. * 13-15: reserved (ESCR select)
  720. * 16-17: Active Thread
  721. * 18: Compare
  722. * 19: Complement
  723. * 20-23: Threshold
  724. * 24: Edge
  725. * 25: reserved (FORCE_OVF)
  726. * 26: reserved (OVF_PMI_T0)
  727. * 27: reserved (OVF_PMI_T1)
  728. * 28-29: reserved
  729. * 30: reserved (Cascade)
  730. * 31: reserved (OVF)
  731. *
  732. * High 32 bits
  733. * ------------
  734. * 0: reserved (T1_USR)
  735. * 1: reserved (T1_OS)
  736. * 2: reserved (T0_USR)
  737. * 3: reserved (T0_OS)
  738. * 4: Tag Enable
  739. * 5-8: Tag Value
  740. * 9-24: Event Mask (may use P4_ESCR_EMASK_BIT helper)
  741. * 25-30: enum P4_EVENTS
  742. * 31: reserved (HT thread)
  743. */
  744. #endif /* PERF_EVENT_P4_H */