paravirt.h 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/bug.h>
  11. #include <linux/types.h>
  12. #include <linux/cpumask.h>
  13. static inline int paravirt_enabled(void)
  14. {
  15. return pv_info.paravirt_enabled;
  16. }
  17. static inline void load_sp0(struct tss_struct *tss,
  18. struct thread_struct *thread)
  19. {
  20. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  21. }
  22. /* The paravirtualized CPUID instruction. */
  23. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  24. unsigned int *ecx, unsigned int *edx)
  25. {
  26. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  27. }
  28. /*
  29. * These special macros can be used to get or set a debugging register
  30. */
  31. static inline unsigned long paravirt_get_debugreg(int reg)
  32. {
  33. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  34. }
  35. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  36. static inline void set_debugreg(unsigned long val, int reg)
  37. {
  38. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  39. }
  40. static inline void clts(void)
  41. {
  42. PVOP_VCALL0(pv_cpu_ops.clts);
  43. }
  44. static inline unsigned long read_cr0(void)
  45. {
  46. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  47. }
  48. static inline void write_cr0(unsigned long x)
  49. {
  50. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  51. }
  52. static inline unsigned long read_cr2(void)
  53. {
  54. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  55. }
  56. static inline void write_cr2(unsigned long x)
  57. {
  58. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  59. }
  60. static inline unsigned long read_cr3(void)
  61. {
  62. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  63. }
  64. static inline void write_cr3(unsigned long x)
  65. {
  66. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  67. }
  68. static inline unsigned long read_cr4(void)
  69. {
  70. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  71. }
  72. static inline unsigned long read_cr4_safe(void)
  73. {
  74. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  75. }
  76. static inline void write_cr4(unsigned long x)
  77. {
  78. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  79. }
  80. #ifdef CONFIG_X86_64
  81. static inline unsigned long read_cr8(void)
  82. {
  83. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  84. }
  85. static inline void write_cr8(unsigned long x)
  86. {
  87. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  88. }
  89. #endif
  90. static inline void arch_safe_halt(void)
  91. {
  92. PVOP_VCALL0(pv_irq_ops.safe_halt);
  93. }
  94. static inline void halt(void)
  95. {
  96. PVOP_VCALL0(pv_irq_ops.halt);
  97. }
  98. static inline void wbinvd(void)
  99. {
  100. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  101. }
  102. #define get_kernel_rpl() (pv_info.kernel_rpl)
  103. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  104. {
  105. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  106. }
  107. static inline int paravirt_rdmsr_regs(u32 *regs)
  108. {
  109. return PVOP_CALL1(int, pv_cpu_ops.rdmsr_regs, regs);
  110. }
  111. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  112. {
  113. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  114. }
  115. static inline int paravirt_wrmsr_regs(u32 *regs)
  116. {
  117. return PVOP_CALL1(int, pv_cpu_ops.wrmsr_regs, regs);
  118. }
  119. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  120. #define rdmsr(msr, val1, val2) \
  121. do { \
  122. int _err; \
  123. u64 _l = paravirt_read_msr(msr, &_err); \
  124. val1 = (u32)_l; \
  125. val2 = _l >> 32; \
  126. } while (0)
  127. #define wrmsr(msr, val1, val2) \
  128. do { \
  129. paravirt_write_msr(msr, val1, val2); \
  130. } while (0)
  131. #define rdmsrl(msr, val) \
  132. do { \
  133. int _err; \
  134. val = paravirt_read_msr(msr, &_err); \
  135. } while (0)
  136. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  137. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  138. /* rdmsr with exception handling */
  139. #define rdmsr_safe(msr, a, b) \
  140. ({ \
  141. int _err; \
  142. u64 _l = paravirt_read_msr(msr, &_err); \
  143. (*a) = (u32)_l; \
  144. (*b) = _l >> 32; \
  145. _err; \
  146. })
  147. #define rdmsr_safe_regs(regs) paravirt_rdmsr_regs(regs)
  148. #define wrmsr_safe_regs(regs) paravirt_wrmsr_regs(regs)
  149. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  150. {
  151. int err;
  152. *p = paravirt_read_msr(msr, &err);
  153. return err;
  154. }
  155. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  156. {
  157. u32 gprs[8] = { 0 };
  158. int err;
  159. gprs[1] = msr;
  160. gprs[7] = 0x9c5a203a;
  161. err = paravirt_rdmsr_regs(gprs);
  162. *p = gprs[0] | ((u64)gprs[2] << 32);
  163. return err;
  164. }
  165. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  166. {
  167. u32 gprs[8] = { 0 };
  168. gprs[0] = (u32)val;
  169. gprs[1] = msr;
  170. gprs[2] = val >> 32;
  171. gprs[7] = 0x9c5a203a;
  172. return paravirt_wrmsr_regs(gprs);
  173. }
  174. static inline u64 paravirt_read_tsc(void)
  175. {
  176. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  177. }
  178. #define rdtscl(low) \
  179. do { \
  180. u64 _l = paravirt_read_tsc(); \
  181. low = (int)_l; \
  182. } while (0)
  183. #define rdtscll(val) (val = paravirt_read_tsc())
  184. static inline unsigned long long paravirt_sched_clock(void)
  185. {
  186. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  187. }
  188. struct static_key;
  189. extern struct static_key paravirt_steal_enabled;
  190. extern struct static_key paravirt_steal_rq_enabled;
  191. static inline u64 paravirt_steal_clock(int cpu)
  192. {
  193. return PVOP_CALL1(u64, pv_time_ops.steal_clock, cpu);
  194. }
  195. static inline unsigned long long paravirt_read_pmc(int counter)
  196. {
  197. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  198. }
  199. #define rdpmc(counter, low, high) \
  200. do { \
  201. u64 _l = paravirt_read_pmc(counter); \
  202. low = (u32)_l; \
  203. high = _l >> 32; \
  204. } while (0)
  205. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  206. {
  207. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  208. }
  209. #define rdtscp(low, high, aux) \
  210. do { \
  211. int __aux; \
  212. unsigned long __val = paravirt_rdtscp(&__aux); \
  213. (low) = (u32)__val; \
  214. (high) = (u32)(__val >> 32); \
  215. (aux) = __aux; \
  216. } while (0)
  217. #define rdtscpll(val, aux) \
  218. do { \
  219. unsigned long __aux; \
  220. val = paravirt_rdtscp(&__aux); \
  221. (aux) = __aux; \
  222. } while (0)
  223. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  224. {
  225. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  226. }
  227. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  228. {
  229. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  230. }
  231. static inline void load_TR_desc(void)
  232. {
  233. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  234. }
  235. static inline void load_gdt(const struct desc_ptr *dtr)
  236. {
  237. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  238. }
  239. static inline void load_idt(const struct desc_ptr *dtr)
  240. {
  241. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  242. }
  243. static inline void set_ldt(const void *addr, unsigned entries)
  244. {
  245. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  246. }
  247. static inline void store_gdt(struct desc_ptr *dtr)
  248. {
  249. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  250. }
  251. static inline void store_idt(struct desc_ptr *dtr)
  252. {
  253. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  254. }
  255. static inline unsigned long paravirt_store_tr(void)
  256. {
  257. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  258. }
  259. #define store_tr(tr) ((tr) = paravirt_store_tr())
  260. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  261. {
  262. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  263. }
  264. #ifdef CONFIG_X86_64
  265. static inline void load_gs_index(unsigned int gs)
  266. {
  267. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  268. }
  269. #endif
  270. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  271. const void *desc)
  272. {
  273. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  274. }
  275. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  276. void *desc, int type)
  277. {
  278. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  279. }
  280. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  281. {
  282. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  283. }
  284. static inline void set_iopl_mask(unsigned mask)
  285. {
  286. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  287. }
  288. /* The paravirtualized I/O functions */
  289. static inline void slow_down_io(void)
  290. {
  291. pv_cpu_ops.io_delay();
  292. #ifdef REALLY_SLOW_IO
  293. pv_cpu_ops.io_delay();
  294. pv_cpu_ops.io_delay();
  295. pv_cpu_ops.io_delay();
  296. #endif
  297. }
  298. #ifdef CONFIG_SMP
  299. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  300. unsigned long start_esp)
  301. {
  302. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  303. phys_apicid, start_eip, start_esp);
  304. }
  305. #endif
  306. static inline void paravirt_activate_mm(struct mm_struct *prev,
  307. struct mm_struct *next)
  308. {
  309. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  310. }
  311. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  312. struct mm_struct *mm)
  313. {
  314. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  315. }
  316. static inline void arch_exit_mmap(struct mm_struct *mm)
  317. {
  318. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  319. }
  320. static inline void __flush_tlb(void)
  321. {
  322. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  323. }
  324. static inline void __flush_tlb_global(void)
  325. {
  326. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  327. }
  328. static inline void __flush_tlb_single(unsigned long addr)
  329. {
  330. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  331. }
  332. static inline void flush_tlb_others(const struct cpumask *cpumask,
  333. struct mm_struct *mm,
  334. unsigned long va)
  335. {
  336. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  337. }
  338. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  339. {
  340. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  341. }
  342. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  343. {
  344. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  345. }
  346. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  347. {
  348. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  349. }
  350. static inline void paravirt_release_pte(unsigned long pfn)
  351. {
  352. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  353. }
  354. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  355. {
  356. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  357. }
  358. static inline void paravirt_release_pmd(unsigned long pfn)
  359. {
  360. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  361. }
  362. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  363. {
  364. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  365. }
  366. static inline void paravirt_release_pud(unsigned long pfn)
  367. {
  368. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  369. }
  370. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  371. pte_t *ptep)
  372. {
  373. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  374. }
  375. static inline void pmd_update(struct mm_struct *mm, unsigned long addr,
  376. pmd_t *pmdp)
  377. {
  378. PVOP_VCALL3(pv_mmu_ops.pmd_update, mm, addr, pmdp);
  379. }
  380. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  381. pte_t *ptep)
  382. {
  383. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  384. }
  385. static inline void pmd_update_defer(struct mm_struct *mm, unsigned long addr,
  386. pmd_t *pmdp)
  387. {
  388. PVOP_VCALL3(pv_mmu_ops.pmd_update_defer, mm, addr, pmdp);
  389. }
  390. static inline pte_t __pte(pteval_t val)
  391. {
  392. pteval_t ret;
  393. if (sizeof(pteval_t) > sizeof(long))
  394. ret = PVOP_CALLEE2(pteval_t,
  395. pv_mmu_ops.make_pte,
  396. val, (u64)val >> 32);
  397. else
  398. ret = PVOP_CALLEE1(pteval_t,
  399. pv_mmu_ops.make_pte,
  400. val);
  401. return (pte_t) { .pte = ret };
  402. }
  403. static inline pteval_t pte_val(pte_t pte)
  404. {
  405. pteval_t ret;
  406. if (sizeof(pteval_t) > sizeof(long))
  407. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  408. pte.pte, (u64)pte.pte >> 32);
  409. else
  410. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  411. pte.pte);
  412. return ret;
  413. }
  414. static inline pgd_t __pgd(pgdval_t val)
  415. {
  416. pgdval_t ret;
  417. if (sizeof(pgdval_t) > sizeof(long))
  418. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  419. val, (u64)val >> 32);
  420. else
  421. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  422. val);
  423. return (pgd_t) { ret };
  424. }
  425. static inline pgdval_t pgd_val(pgd_t pgd)
  426. {
  427. pgdval_t ret;
  428. if (sizeof(pgdval_t) > sizeof(long))
  429. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  430. pgd.pgd, (u64)pgd.pgd >> 32);
  431. else
  432. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  433. pgd.pgd);
  434. return ret;
  435. }
  436. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  437. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  438. pte_t *ptep)
  439. {
  440. pteval_t ret;
  441. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  442. mm, addr, ptep);
  443. return (pte_t) { .pte = ret };
  444. }
  445. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  446. pte_t *ptep, pte_t pte)
  447. {
  448. if (sizeof(pteval_t) > sizeof(long))
  449. /* 5 arg words */
  450. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  451. else
  452. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  453. mm, addr, ptep, pte.pte);
  454. }
  455. static inline void set_pte(pte_t *ptep, pte_t pte)
  456. {
  457. if (sizeof(pteval_t) > sizeof(long))
  458. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  459. pte.pte, (u64)pte.pte >> 32);
  460. else
  461. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  462. pte.pte);
  463. }
  464. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  465. pte_t *ptep, pte_t pte)
  466. {
  467. if (sizeof(pteval_t) > sizeof(long))
  468. /* 5 arg words */
  469. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  470. else
  471. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  472. }
  473. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  474. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  475. pmd_t *pmdp, pmd_t pmd)
  476. {
  477. if (sizeof(pmdval_t) > sizeof(long))
  478. /* 5 arg words */
  479. pv_mmu_ops.set_pmd_at(mm, addr, pmdp, pmd);
  480. else
  481. PVOP_VCALL4(pv_mmu_ops.set_pmd_at, mm, addr, pmdp,
  482. native_pmd_val(pmd));
  483. }
  484. #endif
  485. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  486. {
  487. pmdval_t val = native_pmd_val(pmd);
  488. if (sizeof(pmdval_t) > sizeof(long))
  489. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  490. else
  491. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  492. }
  493. #if PAGETABLE_LEVELS >= 3
  494. static inline pmd_t __pmd(pmdval_t val)
  495. {
  496. pmdval_t ret;
  497. if (sizeof(pmdval_t) > sizeof(long))
  498. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  499. val, (u64)val >> 32);
  500. else
  501. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  502. val);
  503. return (pmd_t) { ret };
  504. }
  505. static inline pmdval_t pmd_val(pmd_t pmd)
  506. {
  507. pmdval_t ret;
  508. if (sizeof(pmdval_t) > sizeof(long))
  509. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  510. pmd.pmd, (u64)pmd.pmd >> 32);
  511. else
  512. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  513. pmd.pmd);
  514. return ret;
  515. }
  516. static inline void set_pud(pud_t *pudp, pud_t pud)
  517. {
  518. pudval_t val = native_pud_val(pud);
  519. if (sizeof(pudval_t) > sizeof(long))
  520. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  521. val, (u64)val >> 32);
  522. else
  523. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  524. val);
  525. }
  526. #if PAGETABLE_LEVELS == 4
  527. static inline pud_t __pud(pudval_t val)
  528. {
  529. pudval_t ret;
  530. if (sizeof(pudval_t) > sizeof(long))
  531. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  532. val, (u64)val >> 32);
  533. else
  534. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  535. val);
  536. return (pud_t) { ret };
  537. }
  538. static inline pudval_t pud_val(pud_t pud)
  539. {
  540. pudval_t ret;
  541. if (sizeof(pudval_t) > sizeof(long))
  542. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  543. pud.pud, (u64)pud.pud >> 32);
  544. else
  545. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  546. pud.pud);
  547. return ret;
  548. }
  549. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  550. {
  551. pgdval_t val = native_pgd_val(pgd);
  552. if (sizeof(pgdval_t) > sizeof(long))
  553. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  554. val, (u64)val >> 32);
  555. else
  556. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  557. val);
  558. }
  559. static inline void pgd_clear(pgd_t *pgdp)
  560. {
  561. set_pgd(pgdp, __pgd(0));
  562. }
  563. static inline void pud_clear(pud_t *pudp)
  564. {
  565. set_pud(pudp, __pud(0));
  566. }
  567. #endif /* PAGETABLE_LEVELS == 4 */
  568. #endif /* PAGETABLE_LEVELS >= 3 */
  569. #ifdef CONFIG_X86_PAE
  570. /* Special-case pte-setting operations for PAE, which can't update a
  571. 64-bit pte atomically */
  572. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  573. {
  574. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  575. pte.pte, pte.pte >> 32);
  576. }
  577. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  578. pte_t *ptep)
  579. {
  580. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  581. }
  582. static inline void pmd_clear(pmd_t *pmdp)
  583. {
  584. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  585. }
  586. #else /* !CONFIG_X86_PAE */
  587. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  588. {
  589. set_pte(ptep, pte);
  590. }
  591. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  592. pte_t *ptep)
  593. {
  594. set_pte_at(mm, addr, ptep, __pte(0));
  595. }
  596. static inline void pmd_clear(pmd_t *pmdp)
  597. {
  598. set_pmd(pmdp, __pmd(0));
  599. }
  600. #endif /* CONFIG_X86_PAE */
  601. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  602. static inline void arch_start_context_switch(struct task_struct *prev)
  603. {
  604. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  605. }
  606. static inline void arch_end_context_switch(struct task_struct *next)
  607. {
  608. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  609. }
  610. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  611. static inline void arch_enter_lazy_mmu_mode(void)
  612. {
  613. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  614. }
  615. static inline void arch_leave_lazy_mmu_mode(void)
  616. {
  617. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  618. }
  619. static inline void arch_flush_lazy_mmu_mode(void)
  620. {
  621. PVOP_VCALL0(pv_mmu_ops.lazy_mode.flush);
  622. }
  623. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  624. phys_addr_t phys, pgprot_t flags)
  625. {
  626. pv_mmu_ops.set_fixmap(idx, phys, flags);
  627. }
  628. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  629. static inline int arch_spin_is_locked(struct arch_spinlock *lock)
  630. {
  631. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  632. }
  633. static inline int arch_spin_is_contended(struct arch_spinlock *lock)
  634. {
  635. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  636. }
  637. #define arch_spin_is_contended arch_spin_is_contended
  638. static __always_inline void arch_spin_lock(struct arch_spinlock *lock)
  639. {
  640. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  641. }
  642. static __always_inline void arch_spin_lock_flags(struct arch_spinlock *lock,
  643. unsigned long flags)
  644. {
  645. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  646. }
  647. static __always_inline int arch_spin_trylock(struct arch_spinlock *lock)
  648. {
  649. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  650. }
  651. static __always_inline void arch_spin_unlock(struct arch_spinlock *lock)
  652. {
  653. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  654. }
  655. #endif
  656. #ifdef CONFIG_X86_32
  657. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  658. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  659. /* save and restore all caller-save registers, except return value */
  660. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  661. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  662. #define PV_FLAGS_ARG "0"
  663. #define PV_EXTRA_CLOBBERS
  664. #define PV_VEXTRA_CLOBBERS
  665. #else
  666. /* save and restore all caller-save registers, except return value */
  667. #define PV_SAVE_ALL_CALLER_REGS \
  668. "push %rcx;" \
  669. "push %rdx;" \
  670. "push %rsi;" \
  671. "push %rdi;" \
  672. "push %r8;" \
  673. "push %r9;" \
  674. "push %r10;" \
  675. "push %r11;"
  676. #define PV_RESTORE_ALL_CALLER_REGS \
  677. "pop %r11;" \
  678. "pop %r10;" \
  679. "pop %r9;" \
  680. "pop %r8;" \
  681. "pop %rdi;" \
  682. "pop %rsi;" \
  683. "pop %rdx;" \
  684. "pop %rcx;"
  685. /* We save some registers, but all of them, that's too much. We clobber all
  686. * caller saved registers but the argument parameter */
  687. #define PV_SAVE_REGS "pushq %%rdi;"
  688. #define PV_RESTORE_REGS "popq %%rdi;"
  689. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  690. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  691. #define PV_FLAGS_ARG "D"
  692. #endif
  693. /*
  694. * Generate a thunk around a function which saves all caller-save
  695. * registers except for the return value. This allows C functions to
  696. * be called from assembler code where fewer than normal registers are
  697. * available. It may also help code generation around calls from C
  698. * code if the common case doesn't use many registers.
  699. *
  700. * When a callee is wrapped in a thunk, the caller can assume that all
  701. * arg regs and all scratch registers are preserved across the
  702. * call. The return value in rax/eax will not be saved, even for void
  703. * functions.
  704. */
  705. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  706. extern typeof(func) __raw_callee_save_##func; \
  707. static void *__##func##__ __used = func; \
  708. \
  709. asm(".pushsection .text;" \
  710. "__raw_callee_save_" #func ": " \
  711. PV_SAVE_ALL_CALLER_REGS \
  712. "call " #func ";" \
  713. PV_RESTORE_ALL_CALLER_REGS \
  714. "ret;" \
  715. ".popsection")
  716. /* Get a reference to a callee-save function */
  717. #define PV_CALLEE_SAVE(func) \
  718. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  719. /* Promise that "func" already uses the right calling convention */
  720. #define __PV_IS_CALLEE_SAVE(func) \
  721. ((struct paravirt_callee_save) { func })
  722. static inline notrace unsigned long arch_local_save_flags(void)
  723. {
  724. return PVOP_CALLEE0(unsigned long, pv_irq_ops.save_fl);
  725. }
  726. static inline notrace void arch_local_irq_restore(unsigned long f)
  727. {
  728. PVOP_VCALLEE1(pv_irq_ops.restore_fl, f);
  729. }
  730. static inline notrace void arch_local_irq_disable(void)
  731. {
  732. PVOP_VCALLEE0(pv_irq_ops.irq_disable);
  733. }
  734. static inline notrace void arch_local_irq_enable(void)
  735. {
  736. PVOP_VCALLEE0(pv_irq_ops.irq_enable);
  737. }
  738. static inline notrace unsigned long arch_local_irq_save(void)
  739. {
  740. unsigned long f;
  741. f = arch_local_save_flags();
  742. arch_local_irq_disable();
  743. return f;
  744. }
  745. /* Make sure as little as possible of this mess escapes. */
  746. #undef PARAVIRT_CALL
  747. #undef __PVOP_CALL
  748. #undef __PVOP_VCALL
  749. #undef PVOP_VCALL0
  750. #undef PVOP_CALL0
  751. #undef PVOP_VCALL1
  752. #undef PVOP_CALL1
  753. #undef PVOP_VCALL2
  754. #undef PVOP_CALL2
  755. #undef PVOP_VCALL3
  756. #undef PVOP_CALL3
  757. #undef PVOP_VCALL4
  758. #undef PVOP_CALL4
  759. extern void default_banner(void);
  760. #else /* __ASSEMBLY__ */
  761. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  762. 771:; \
  763. ops; \
  764. 772:; \
  765. .pushsection .parainstructions,"a"; \
  766. .align algn; \
  767. word 771b; \
  768. .byte ptype; \
  769. .byte 772b-771b; \
  770. .short clobbers; \
  771. .popsection
  772. #define COND_PUSH(set, mask, reg) \
  773. .if ((~(set)) & mask); push %reg; .endif
  774. #define COND_POP(set, mask, reg) \
  775. .if ((~(set)) & mask); pop %reg; .endif
  776. #ifdef CONFIG_X86_64
  777. #define PV_SAVE_REGS(set) \
  778. COND_PUSH(set, CLBR_RAX, rax); \
  779. COND_PUSH(set, CLBR_RCX, rcx); \
  780. COND_PUSH(set, CLBR_RDX, rdx); \
  781. COND_PUSH(set, CLBR_RSI, rsi); \
  782. COND_PUSH(set, CLBR_RDI, rdi); \
  783. COND_PUSH(set, CLBR_R8, r8); \
  784. COND_PUSH(set, CLBR_R9, r9); \
  785. COND_PUSH(set, CLBR_R10, r10); \
  786. COND_PUSH(set, CLBR_R11, r11)
  787. #define PV_RESTORE_REGS(set) \
  788. COND_POP(set, CLBR_R11, r11); \
  789. COND_POP(set, CLBR_R10, r10); \
  790. COND_POP(set, CLBR_R9, r9); \
  791. COND_POP(set, CLBR_R8, r8); \
  792. COND_POP(set, CLBR_RDI, rdi); \
  793. COND_POP(set, CLBR_RSI, rsi); \
  794. COND_POP(set, CLBR_RDX, rdx); \
  795. COND_POP(set, CLBR_RCX, rcx); \
  796. COND_POP(set, CLBR_RAX, rax)
  797. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  798. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  799. #define PARA_INDIRECT(addr) *addr(%rip)
  800. #else
  801. #define PV_SAVE_REGS(set) \
  802. COND_PUSH(set, CLBR_EAX, eax); \
  803. COND_PUSH(set, CLBR_EDI, edi); \
  804. COND_PUSH(set, CLBR_ECX, ecx); \
  805. COND_PUSH(set, CLBR_EDX, edx)
  806. #define PV_RESTORE_REGS(set) \
  807. COND_POP(set, CLBR_EDX, edx); \
  808. COND_POP(set, CLBR_ECX, ecx); \
  809. COND_POP(set, CLBR_EDI, edi); \
  810. COND_POP(set, CLBR_EAX, eax)
  811. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  812. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  813. #define PARA_INDIRECT(addr) *%cs:addr
  814. #endif
  815. #define INTERRUPT_RETURN \
  816. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  817. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  818. #define DISABLE_INTERRUPTS(clobbers) \
  819. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  820. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  821. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  822. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  823. #define ENABLE_INTERRUPTS(clobbers) \
  824. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  825. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  826. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  827. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  828. #define USERGS_SYSRET32 \
  829. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  830. CLBR_NONE, \
  831. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  832. #ifdef CONFIG_X86_32
  833. #define GET_CR0_INTO_EAX \
  834. push %ecx; push %edx; \
  835. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  836. pop %edx; pop %ecx
  837. #define ENABLE_INTERRUPTS_SYSEXIT \
  838. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  839. CLBR_NONE, \
  840. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  841. #else /* !CONFIG_X86_32 */
  842. /*
  843. * If swapgs is used while the userspace stack is still current,
  844. * there's no way to call a pvop. The PV replacement *must* be
  845. * inlined, or the swapgs instruction must be trapped and emulated.
  846. */
  847. #define SWAPGS_UNSAFE_STACK \
  848. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  849. swapgs)
  850. /*
  851. * Note: swapgs is very special, and in practise is either going to be
  852. * implemented with a single "swapgs" instruction or something very
  853. * special. Either way, we don't need to save any registers for
  854. * it.
  855. */
  856. #define SWAPGS \
  857. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  858. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  859. )
  860. #define GET_CR2_INTO_RCX \
  861. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  862. movq %rax, %rcx; \
  863. xorq %rax, %rax;
  864. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  865. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  866. CLBR_NONE, \
  867. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  868. #define USERGS_SYSRET64 \
  869. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  870. CLBR_NONE, \
  871. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  872. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  873. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  874. CLBR_NONE, \
  875. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  876. #endif /* CONFIG_X86_32 */
  877. #endif /* __ASSEMBLY__ */
  878. #else /* CONFIG_PARAVIRT */
  879. # define default_banner x86_init_noop
  880. #endif /* !CONFIG_PARAVIRT */
  881. #endif /* _ASM_X86_PARAVIRT_H */