entry.S 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069
  1. /*
  2. * arch/sh/kernel/cpu/sh5/entry.S
  3. *
  4. * Copyright (C) 2000, 2001 Paolo Alberelli
  5. * Copyright (C) 2004 - 2008 Paul Mundt
  6. * Copyright (C) 2003, 2004 Richard Curnow
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/init.h>
  14. #include <linux/sys.h>
  15. #include <cpu/registers.h>
  16. #include <asm/processor.h>
  17. #include <asm/unistd.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. /*
  21. * SR fields.
  22. */
  23. #define SR_ASID_MASK 0x00ff0000
  24. #define SR_FD_MASK 0x00008000
  25. #define SR_SS 0x08000000
  26. #define SR_BL 0x10000000
  27. #define SR_MD 0x40000000
  28. /*
  29. * Event code.
  30. */
  31. #define EVENT_INTERRUPT 0
  32. #define EVENT_FAULT_TLB 1
  33. #define EVENT_FAULT_NOT_TLB 2
  34. #define EVENT_DEBUG 3
  35. /* EXPEVT values */
  36. #define RESET_CAUSE 0x20
  37. #define DEBUGSS_CAUSE 0x980
  38. /*
  39. * Frame layout. Quad index.
  40. */
  41. #define FRAME_T(x) FRAME_TBASE+(x*8)
  42. #define FRAME_R(x) FRAME_RBASE+(x*8)
  43. #define FRAME_S(x) FRAME_SBASE+(x*8)
  44. #define FSPC 0
  45. #define FSSR 1
  46. #define FSYSCALL_ID 2
  47. /* Arrange the save frame to be a multiple of 32 bytes long */
  48. #define FRAME_SBASE 0
  49. #define FRAME_RBASE (FRAME_SBASE+(3*8)) /* SYSCALL_ID - SSR - SPC */
  50. #define FRAME_TBASE (FRAME_RBASE+(63*8)) /* r0 - r62 */
  51. #define FRAME_PBASE (FRAME_TBASE+(8*8)) /* tr0 -tr7 */
  52. #define FRAME_SIZE (FRAME_PBASE+(2*8)) /* pad0-pad1 */
  53. #define FP_FRAME_SIZE FP_FRAME_BASE+(33*8) /* dr0 - dr31 + fpscr */
  54. #define FP_FRAME_BASE 0
  55. #define SAVED_R2 0*8
  56. #define SAVED_R3 1*8
  57. #define SAVED_R4 2*8
  58. #define SAVED_R5 3*8
  59. #define SAVED_R18 4*8
  60. #define SAVED_R6 5*8
  61. #define SAVED_TR0 6*8
  62. /* These are the registers saved in the TLB path that aren't saved in the first
  63. level of the normal one. */
  64. #define TLB_SAVED_R25 7*8
  65. #define TLB_SAVED_TR1 8*8
  66. #define TLB_SAVED_TR2 9*8
  67. #define TLB_SAVED_TR3 10*8
  68. #define TLB_SAVED_TR4 11*8
  69. /* Save R0/R1 : PT-migrating compiler currently dishounours -ffixed-r0 and -ffixed-r1 causing
  70. breakage otherwise. */
  71. #define TLB_SAVED_R0 12*8
  72. #define TLB_SAVED_R1 13*8
  73. #define CLI() \
  74. getcon SR, r6; \
  75. ori r6, 0xf0, r6; \
  76. putcon r6, SR;
  77. #define STI() \
  78. getcon SR, r6; \
  79. andi r6, ~0xf0, r6; \
  80. putcon r6, SR;
  81. #ifdef CONFIG_PREEMPT
  82. # define preempt_stop() CLI()
  83. #else
  84. # define preempt_stop()
  85. # define resume_kernel restore_all
  86. #endif
  87. .section .data, "aw"
  88. #define FAST_TLBMISS_STACK_CACHELINES 4
  89. #define FAST_TLBMISS_STACK_QUADWORDS (4*FAST_TLBMISS_STACK_CACHELINES)
  90. /* Register back-up area for all exceptions */
  91. .balign 32
  92. /* Allow for 16 quadwords to be pushed by fast tlbmiss handling
  93. * register saves etc. */
  94. .fill FAST_TLBMISS_STACK_QUADWORDS, 8, 0x0
  95. /* This is 32 byte aligned by construction */
  96. /* Register back-up area for all exceptions */
  97. reg_save_area:
  98. .quad 0
  99. .quad 0
  100. .quad 0
  101. .quad 0
  102. .quad 0
  103. .quad 0
  104. .quad 0
  105. .quad 0
  106. .quad 0
  107. .quad 0
  108. .quad 0
  109. .quad 0
  110. .quad 0
  111. .quad 0
  112. /* Save area for RESVEC exceptions. We cannot use reg_save_area because of
  113. * reentrancy. Note this area may be accessed via physical address.
  114. * Align so this fits a whole single cache line, for ease of purging.
  115. */
  116. .balign 32,0,32
  117. resvec_save_area:
  118. .quad 0
  119. .quad 0
  120. .quad 0
  121. .quad 0
  122. .quad 0
  123. .balign 32,0,32
  124. /* Jump table of 3rd level handlers */
  125. trap_jtable:
  126. .long do_exception_error /* 0x000 */
  127. .long do_exception_error /* 0x020 */
  128. #ifdef CONFIG_MMU
  129. .long tlb_miss_load /* 0x040 */
  130. .long tlb_miss_store /* 0x060 */
  131. #else
  132. .long do_exception_error
  133. .long do_exception_error
  134. #endif
  135. ! ARTIFICIAL pseudo-EXPEVT setting
  136. .long do_debug_interrupt /* 0x080 */
  137. #ifdef CONFIG_MMU
  138. .long tlb_miss_load /* 0x0A0 */
  139. .long tlb_miss_store /* 0x0C0 */
  140. #else
  141. .long do_exception_error
  142. .long do_exception_error
  143. #endif
  144. .long do_address_error_load /* 0x0E0 */
  145. .long do_address_error_store /* 0x100 */
  146. #ifdef CONFIG_SH_FPU
  147. .long do_fpu_error /* 0x120 */
  148. #else
  149. .long do_exception_error /* 0x120 */
  150. #endif
  151. .long do_exception_error /* 0x140 */
  152. .long system_call /* 0x160 */
  153. .long do_reserved_inst /* 0x180 */
  154. .long do_illegal_slot_inst /* 0x1A0 */
  155. .long do_exception_error /* 0x1C0 - NMI */
  156. .long do_exception_error /* 0x1E0 */
  157. .rept 15
  158. .long do_IRQ /* 0x200 - 0x3C0 */
  159. .endr
  160. .long do_exception_error /* 0x3E0 */
  161. .rept 32
  162. .long do_IRQ /* 0x400 - 0x7E0 */
  163. .endr
  164. .long fpu_error_or_IRQA /* 0x800 */
  165. .long fpu_error_or_IRQB /* 0x820 */
  166. .long do_IRQ /* 0x840 */
  167. .long do_IRQ /* 0x860 */
  168. .rept 6
  169. .long do_exception_error /* 0x880 - 0x920 */
  170. .endr
  171. .long breakpoint_trap_handler /* 0x940 */
  172. .long do_exception_error /* 0x960 */
  173. .long do_single_step /* 0x980 */
  174. .rept 3
  175. .long do_exception_error /* 0x9A0 - 0x9E0 */
  176. .endr
  177. .long do_IRQ /* 0xA00 */
  178. .long do_IRQ /* 0xA20 */
  179. #ifdef CONFIG_MMU
  180. .long itlb_miss_or_IRQ /* 0xA40 */
  181. #else
  182. .long do_IRQ
  183. #endif
  184. .long do_IRQ /* 0xA60 */
  185. .long do_IRQ /* 0xA80 */
  186. #ifdef CONFIG_MMU
  187. .long itlb_miss_or_IRQ /* 0xAA0 */
  188. #else
  189. .long do_IRQ
  190. #endif
  191. .long do_exception_error /* 0xAC0 */
  192. .long do_address_error_exec /* 0xAE0 */
  193. .rept 8
  194. .long do_exception_error /* 0xB00 - 0xBE0 */
  195. .endr
  196. .rept 18
  197. .long do_IRQ /* 0xC00 - 0xE20 */
  198. .endr
  199. .section .text64, "ax"
  200. /*
  201. * --- Exception/Interrupt/Event Handling Section
  202. */
  203. /*
  204. * VBR and RESVEC blocks.
  205. *
  206. * First level handler for VBR-based exceptions.
  207. *
  208. * To avoid waste of space, align to the maximum text block size.
  209. * This is assumed to be at most 128 bytes or 32 instructions.
  210. * DO NOT EXCEED 32 instructions on the first level handlers !
  211. *
  212. * Also note that RESVEC is contained within the VBR block
  213. * where the room left (1KB - TEXT_SIZE) allows placing
  214. * the RESVEC block (at most 512B + TEXT_SIZE).
  215. *
  216. * So first (and only) level handler for RESVEC-based exceptions.
  217. *
  218. * Where the fault/interrupt is handled (not_a_tlb_miss, tlb_miss
  219. * and interrupt) we are a lot tight with register space until
  220. * saving onto the stack frame, which is done in handle_exception().
  221. *
  222. */
  223. #define TEXT_SIZE 128
  224. #define BLOCK_SIZE 1664 /* Dynamic check, 13*128 */
  225. .balign TEXT_SIZE
  226. LVBR_block:
  227. .space 256, 0 /* Power-on class handler, */
  228. /* not required here */
  229. not_a_tlb_miss:
  230. synco /* TAKum03020 (but probably a good idea anyway.) */
  231. /* Save original stack pointer into KCR1 */
  232. putcon SP, KCR1
  233. /* Save other original registers into reg_save_area */
  234. movi reg_save_area, SP
  235. st.q SP, SAVED_R2, r2
  236. st.q SP, SAVED_R3, r3
  237. st.q SP, SAVED_R4, r4
  238. st.q SP, SAVED_R5, r5
  239. st.q SP, SAVED_R6, r6
  240. st.q SP, SAVED_R18, r18
  241. gettr tr0, r3
  242. st.q SP, SAVED_TR0, r3
  243. /* Set args for Non-debug, Not a TLB miss class handler */
  244. getcon EXPEVT, r2
  245. movi ret_from_exception, r3
  246. ori r3, 1, r3
  247. movi EVENT_FAULT_NOT_TLB, r4
  248. or SP, ZERO, r5
  249. getcon KCR1, SP
  250. pta handle_exception, tr0
  251. blink tr0, ZERO
  252. .balign 256
  253. ! VBR+0x200
  254. nop
  255. .balign 256
  256. ! VBR+0x300
  257. nop
  258. .balign 256
  259. /*
  260. * Instead of the natural .balign 1024 place RESVEC here
  261. * respecting the final 1KB alignment.
  262. */
  263. .balign TEXT_SIZE
  264. /*
  265. * Instead of '.space 1024-TEXT_SIZE' place the RESVEC
  266. * block making sure the final alignment is correct.
  267. */
  268. #ifdef CONFIG_MMU
  269. tlb_miss:
  270. synco /* TAKum03020 (but probably a good idea anyway.) */
  271. putcon SP, KCR1
  272. movi reg_save_area, SP
  273. /* SP is guaranteed 32-byte aligned. */
  274. st.q SP, TLB_SAVED_R0 , r0
  275. st.q SP, TLB_SAVED_R1 , r1
  276. st.q SP, SAVED_R2 , r2
  277. st.q SP, SAVED_R3 , r3
  278. st.q SP, SAVED_R4 , r4
  279. st.q SP, SAVED_R5 , r5
  280. st.q SP, SAVED_R6 , r6
  281. st.q SP, SAVED_R18, r18
  282. /* Save R25 for safety; as/ld may want to use it to achieve the call to
  283. * the code in mm/tlbmiss.c */
  284. st.q SP, TLB_SAVED_R25, r25
  285. gettr tr0, r2
  286. gettr tr1, r3
  287. gettr tr2, r4
  288. gettr tr3, r5
  289. gettr tr4, r18
  290. st.q SP, SAVED_TR0 , r2
  291. st.q SP, TLB_SAVED_TR1 , r3
  292. st.q SP, TLB_SAVED_TR2 , r4
  293. st.q SP, TLB_SAVED_TR3 , r5
  294. st.q SP, TLB_SAVED_TR4 , r18
  295. pt do_fast_page_fault, tr0
  296. getcon SSR, r2
  297. getcon EXPEVT, r3
  298. getcon TEA, r4
  299. shlri r2, 30, r2
  300. andi r2, 1, r2 /* r2 = SSR.MD */
  301. blink tr0, LINK
  302. pt fixup_to_invoke_general_handler, tr1
  303. /* If the fast path handler fixed the fault, just drop through quickly
  304. to the restore code right away to return to the excepting context.
  305. */
  306. beqi/u r2, 0, tr1
  307. fast_tlb_miss_restore:
  308. ld.q SP, SAVED_TR0, r2
  309. ld.q SP, TLB_SAVED_TR1, r3
  310. ld.q SP, TLB_SAVED_TR2, r4
  311. ld.q SP, TLB_SAVED_TR3, r5
  312. ld.q SP, TLB_SAVED_TR4, r18
  313. ptabs r2, tr0
  314. ptabs r3, tr1
  315. ptabs r4, tr2
  316. ptabs r5, tr3
  317. ptabs r18, tr4
  318. ld.q SP, TLB_SAVED_R0, r0
  319. ld.q SP, TLB_SAVED_R1, r1
  320. ld.q SP, SAVED_R2, r2
  321. ld.q SP, SAVED_R3, r3
  322. ld.q SP, SAVED_R4, r4
  323. ld.q SP, SAVED_R5, r5
  324. ld.q SP, SAVED_R6, r6
  325. ld.q SP, SAVED_R18, r18
  326. ld.q SP, TLB_SAVED_R25, r25
  327. getcon KCR1, SP
  328. rte
  329. nop /* for safety, in case the code is run on sh5-101 cut1.x */
  330. fixup_to_invoke_general_handler:
  331. /* OK, new method. Restore stuff that's not expected to get saved into
  332. the 'first-level' reg save area, then just fall through to setting
  333. up the registers and calling the second-level handler. */
  334. /* 2nd level expects r2,3,4,5,6,18,tr0 to be saved. So we must restore
  335. r25,tr1-4 and save r6 to get into the right state. */
  336. ld.q SP, TLB_SAVED_TR1, r3
  337. ld.q SP, TLB_SAVED_TR2, r4
  338. ld.q SP, TLB_SAVED_TR3, r5
  339. ld.q SP, TLB_SAVED_TR4, r18
  340. ld.q SP, TLB_SAVED_R25, r25
  341. ld.q SP, TLB_SAVED_R0, r0
  342. ld.q SP, TLB_SAVED_R1, r1
  343. ptabs/u r3, tr1
  344. ptabs/u r4, tr2
  345. ptabs/u r5, tr3
  346. ptabs/u r18, tr4
  347. /* Set args for Non-debug, TLB miss class handler */
  348. getcon EXPEVT, r2
  349. movi ret_from_exception, r3
  350. ori r3, 1, r3
  351. movi EVENT_FAULT_TLB, r4
  352. or SP, ZERO, r5
  353. getcon KCR1, SP
  354. pta handle_exception, tr0
  355. blink tr0, ZERO
  356. #else /* CONFIG_MMU */
  357. .balign 256
  358. #endif
  359. /* NB TAKE GREAT CARE HERE TO ENSURE THAT THE INTERRUPT CODE
  360. DOES END UP AT VBR+0x600 */
  361. nop
  362. nop
  363. nop
  364. nop
  365. nop
  366. nop
  367. .balign 256
  368. /* VBR + 0x600 */
  369. interrupt:
  370. synco /* TAKum03020 (but probably a good idea anyway.) */
  371. /* Save original stack pointer into KCR1 */
  372. putcon SP, KCR1
  373. /* Save other original registers into reg_save_area */
  374. movi reg_save_area, SP
  375. st.q SP, SAVED_R2, r2
  376. st.q SP, SAVED_R3, r3
  377. st.q SP, SAVED_R4, r4
  378. st.q SP, SAVED_R5, r5
  379. st.q SP, SAVED_R6, r6
  380. st.q SP, SAVED_R18, r18
  381. gettr tr0, r3
  382. st.q SP, SAVED_TR0, r3
  383. /* Set args for interrupt class handler */
  384. getcon INTEVT, r2
  385. movi ret_from_irq, r3
  386. ori r3, 1, r3
  387. movi EVENT_INTERRUPT, r4
  388. or SP, ZERO, r5
  389. getcon KCR1, SP
  390. pta handle_exception, tr0
  391. blink tr0, ZERO
  392. .balign TEXT_SIZE /* let's waste the bare minimum */
  393. LVBR_block_end: /* Marker. Used for total checking */
  394. .balign 256
  395. LRESVEC_block:
  396. /* Panic handler. Called with MMU off. Possible causes/actions:
  397. * - Reset: Jump to program start.
  398. * - Single Step: Turn off Single Step & return.
  399. * - Others: Call panic handler, passing PC as arg.
  400. * (this may need to be extended...)
  401. */
  402. reset_or_panic:
  403. synco /* TAKum03020 (but probably a good idea anyway.) */
  404. putcon SP, DCR
  405. /* First save r0-1 and tr0, as we need to use these */
  406. movi resvec_save_area-CONFIG_PAGE_OFFSET, SP
  407. st.q SP, 0, r0
  408. st.q SP, 8, r1
  409. gettr tr0, r0
  410. st.q SP, 32, r0
  411. /* Check cause */
  412. getcon EXPEVT, r0
  413. movi RESET_CAUSE, r1
  414. sub r1, r0, r1 /* r1=0 if reset */
  415. movi _stext-CONFIG_PAGE_OFFSET, r0
  416. ori r0, 1, r0
  417. ptabs r0, tr0
  418. beqi r1, 0, tr0 /* Jump to start address if reset */
  419. getcon EXPEVT, r0
  420. movi DEBUGSS_CAUSE, r1
  421. sub r1, r0, r1 /* r1=0 if single step */
  422. pta single_step_panic, tr0
  423. beqi r1, 0, tr0 /* jump if single step */
  424. /* Now jump to where we save the registers. */
  425. movi panic_stash_regs-CONFIG_PAGE_OFFSET, r1
  426. ptabs r1, tr0
  427. blink tr0, r63
  428. single_step_panic:
  429. /* We are in a handler with Single Step set. We need to resume the
  430. * handler, by turning on MMU & turning off Single Step. */
  431. getcon SSR, r0
  432. movi SR_MMU, r1
  433. or r0, r1, r0
  434. movi ~SR_SS, r1
  435. and r0, r1, r0
  436. putcon r0, SSR
  437. /* Restore EXPEVT, as the rte won't do this */
  438. getcon PEXPEVT, r0
  439. putcon r0, EXPEVT
  440. /* Restore regs */
  441. ld.q SP, 32, r0
  442. ptabs r0, tr0
  443. ld.q SP, 0, r0
  444. ld.q SP, 8, r1
  445. getcon DCR, SP
  446. synco
  447. rte
  448. .balign 256
  449. debug_exception:
  450. synco /* TAKum03020 (but probably a good idea anyway.) */
  451. /*
  452. * Single step/software_break_point first level handler.
  453. * Called with MMU off, so the first thing we do is enable it
  454. * by doing an rte with appropriate SSR.
  455. */
  456. putcon SP, DCR
  457. /* Save SSR & SPC, together with R0 & R1, as we need to use 2 regs. */
  458. movi resvec_save_area-CONFIG_PAGE_OFFSET, SP
  459. /* With the MMU off, we are bypassing the cache, so purge any
  460. * data that will be made stale by the following stores.
  461. */
  462. ocbp SP, 0
  463. synco
  464. st.q SP, 0, r0
  465. st.q SP, 8, r1
  466. getcon SPC, r0
  467. st.q SP, 16, r0
  468. getcon SSR, r0
  469. st.q SP, 24, r0
  470. /* Enable MMU, block exceptions, set priv mode, disable single step */
  471. movi SR_MMU | SR_BL | SR_MD, r1
  472. or r0, r1, r0
  473. movi ~SR_SS, r1
  474. and r0, r1, r0
  475. putcon r0, SSR
  476. /* Force control to debug_exception_2 when rte is executed */
  477. movi debug_exeception_2, r0
  478. ori r0, 1, r0 /* force SHmedia, just in case */
  479. putcon r0, SPC
  480. getcon DCR, SP
  481. synco
  482. rte
  483. debug_exeception_2:
  484. /* Restore saved regs */
  485. putcon SP, KCR1
  486. movi resvec_save_area, SP
  487. ld.q SP, 24, r0
  488. putcon r0, SSR
  489. ld.q SP, 16, r0
  490. putcon r0, SPC
  491. ld.q SP, 0, r0
  492. ld.q SP, 8, r1
  493. /* Save other original registers into reg_save_area */
  494. movi reg_save_area, SP
  495. st.q SP, SAVED_R2, r2
  496. st.q SP, SAVED_R3, r3
  497. st.q SP, SAVED_R4, r4
  498. st.q SP, SAVED_R5, r5
  499. st.q SP, SAVED_R6, r6
  500. st.q SP, SAVED_R18, r18
  501. gettr tr0, r3
  502. st.q SP, SAVED_TR0, r3
  503. /* Set args for debug class handler */
  504. getcon EXPEVT, r2
  505. movi ret_from_exception, r3
  506. ori r3, 1, r3
  507. movi EVENT_DEBUG, r4
  508. or SP, ZERO, r5
  509. getcon KCR1, SP
  510. pta handle_exception, tr0
  511. blink tr0, ZERO
  512. .balign 256
  513. debug_interrupt:
  514. /* !!! WE COME HERE IN REAL MODE !!! */
  515. /* Hook-up debug interrupt to allow various debugging options to be
  516. * hooked into its handler. */
  517. /* Save original stack pointer into KCR1 */
  518. synco
  519. putcon SP, KCR1
  520. movi resvec_save_area-CONFIG_PAGE_OFFSET, SP
  521. ocbp SP, 0
  522. ocbp SP, 32
  523. synco
  524. /* Save other original registers into reg_save_area thru real addresses */
  525. st.q SP, SAVED_R2, r2
  526. st.q SP, SAVED_R3, r3
  527. st.q SP, SAVED_R4, r4
  528. st.q SP, SAVED_R5, r5
  529. st.q SP, SAVED_R6, r6
  530. st.q SP, SAVED_R18, r18
  531. gettr tr0, r3
  532. st.q SP, SAVED_TR0, r3
  533. /* move (spc,ssr)->(pspc,pssr). The rte will shift
  534. them back again, so that they look like the originals
  535. as far as the real handler code is concerned. */
  536. getcon spc, r6
  537. putcon r6, pspc
  538. getcon ssr, r6
  539. putcon r6, pssr
  540. ! construct useful SR for handle_exception
  541. movi 3, r6
  542. shlli r6, 30, r6
  543. getcon sr, r18
  544. or r18, r6, r6
  545. putcon r6, ssr
  546. ! SSR is now the current SR with the MD and MMU bits set
  547. ! i.e. the rte will switch back to priv mode and put
  548. ! the mmu back on
  549. ! construct spc
  550. movi handle_exception, r18
  551. ori r18, 1, r18 ! for safety (do we need this?)
  552. putcon r18, spc
  553. /* Set args for Non-debug, Not a TLB miss class handler */
  554. ! EXPEVT==0x80 is unused, so 'steal' this value to put the
  555. ! debug interrupt handler in the vectoring table
  556. movi 0x80, r2
  557. movi ret_from_exception, r3
  558. ori r3, 1, r3
  559. movi EVENT_FAULT_NOT_TLB, r4
  560. or SP, ZERO, r5
  561. movi CONFIG_PAGE_OFFSET, r6
  562. add r6, r5, r5
  563. getcon KCR1, SP
  564. synco ! for safety
  565. rte ! -> handle_exception, switch back to priv mode again
  566. LRESVEC_block_end: /* Marker. Unused. */
  567. .balign TEXT_SIZE
  568. /*
  569. * Second level handler for VBR-based exceptions. Pre-handler.
  570. * In common to all stack-frame sensitive handlers.
  571. *
  572. * Inputs:
  573. * (KCR0) Current [current task union]
  574. * (KCR1) Original SP
  575. * (r2) INTEVT/EXPEVT
  576. * (r3) appropriate return address
  577. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault, 3=debug)
  578. * (r5) Pointer to reg_save_area
  579. * (SP) Original SP
  580. *
  581. * Available registers:
  582. * (r6)
  583. * (r18)
  584. * (tr0)
  585. *
  586. */
  587. handle_exception:
  588. /* Common 2nd level handler. */
  589. /* First thing we need an appropriate stack pointer */
  590. getcon SSR, r6
  591. shlri r6, 30, r6
  592. andi r6, 1, r6
  593. pta stack_ok, tr0
  594. bne r6, ZERO, tr0 /* Original stack pointer is fine */
  595. /* Set stack pointer for user fault */
  596. getcon KCR0, SP
  597. movi THREAD_SIZE, r6 /* Point to the end */
  598. add SP, r6, SP
  599. stack_ok:
  600. /* DEBUG : check for underflow/overflow of the kernel stack */
  601. pta no_underflow, tr0
  602. getcon KCR0, r6
  603. movi 1024, r18
  604. add r6, r18, r6
  605. bge SP, r6, tr0 ! ? below 1k from bottom of stack : danger zone
  606. /* Just panic to cause a crash. */
  607. bad_sp:
  608. ld.b r63, 0, r6
  609. nop
  610. no_underflow:
  611. pta bad_sp, tr0
  612. getcon kcr0, r6
  613. movi THREAD_SIZE, r18
  614. add r18, r6, r6
  615. bgt SP, r6, tr0 ! sp above the stack
  616. /* Make some room for the BASIC frame. */
  617. movi -(FRAME_SIZE), r6
  618. add SP, r6, SP
  619. /* Could do this with no stalling if we had another spare register, but the
  620. code below will be OK. */
  621. ld.q r5, SAVED_R2, r6
  622. ld.q r5, SAVED_R3, r18
  623. st.q SP, FRAME_R(2), r6
  624. ld.q r5, SAVED_R4, r6
  625. st.q SP, FRAME_R(3), r18
  626. ld.q r5, SAVED_R5, r18
  627. st.q SP, FRAME_R(4), r6
  628. ld.q r5, SAVED_R6, r6
  629. st.q SP, FRAME_R(5), r18
  630. ld.q r5, SAVED_R18, r18
  631. st.q SP, FRAME_R(6), r6
  632. ld.q r5, SAVED_TR0, r6
  633. st.q SP, FRAME_R(18), r18
  634. st.q SP, FRAME_T(0), r6
  635. /* Keep old SP around */
  636. getcon KCR1, r6
  637. /* Save the rest of the general purpose registers */
  638. st.q SP, FRAME_R(0), r0
  639. st.q SP, FRAME_R(1), r1
  640. st.q SP, FRAME_R(7), r7
  641. st.q SP, FRAME_R(8), r8
  642. st.q SP, FRAME_R(9), r9
  643. st.q SP, FRAME_R(10), r10
  644. st.q SP, FRAME_R(11), r11
  645. st.q SP, FRAME_R(12), r12
  646. st.q SP, FRAME_R(13), r13
  647. st.q SP, FRAME_R(14), r14
  648. /* SP is somewhere else */
  649. st.q SP, FRAME_R(15), r6
  650. st.q SP, FRAME_R(16), r16
  651. st.q SP, FRAME_R(17), r17
  652. /* r18 is saved earlier. */
  653. st.q SP, FRAME_R(19), r19
  654. st.q SP, FRAME_R(20), r20
  655. st.q SP, FRAME_R(21), r21
  656. st.q SP, FRAME_R(22), r22
  657. st.q SP, FRAME_R(23), r23
  658. st.q SP, FRAME_R(24), r24
  659. st.q SP, FRAME_R(25), r25
  660. st.q SP, FRAME_R(26), r26
  661. st.q SP, FRAME_R(27), r27
  662. st.q SP, FRAME_R(28), r28
  663. st.q SP, FRAME_R(29), r29
  664. st.q SP, FRAME_R(30), r30
  665. st.q SP, FRAME_R(31), r31
  666. st.q SP, FRAME_R(32), r32
  667. st.q SP, FRAME_R(33), r33
  668. st.q SP, FRAME_R(34), r34
  669. st.q SP, FRAME_R(35), r35
  670. st.q SP, FRAME_R(36), r36
  671. st.q SP, FRAME_R(37), r37
  672. st.q SP, FRAME_R(38), r38
  673. st.q SP, FRAME_R(39), r39
  674. st.q SP, FRAME_R(40), r40
  675. st.q SP, FRAME_R(41), r41
  676. st.q SP, FRAME_R(42), r42
  677. st.q SP, FRAME_R(43), r43
  678. st.q SP, FRAME_R(44), r44
  679. st.q SP, FRAME_R(45), r45
  680. st.q SP, FRAME_R(46), r46
  681. st.q SP, FRAME_R(47), r47
  682. st.q SP, FRAME_R(48), r48
  683. st.q SP, FRAME_R(49), r49
  684. st.q SP, FRAME_R(50), r50
  685. st.q SP, FRAME_R(51), r51
  686. st.q SP, FRAME_R(52), r52
  687. st.q SP, FRAME_R(53), r53
  688. st.q SP, FRAME_R(54), r54
  689. st.q SP, FRAME_R(55), r55
  690. st.q SP, FRAME_R(56), r56
  691. st.q SP, FRAME_R(57), r57
  692. st.q SP, FRAME_R(58), r58
  693. st.q SP, FRAME_R(59), r59
  694. st.q SP, FRAME_R(60), r60
  695. st.q SP, FRAME_R(61), r61
  696. st.q SP, FRAME_R(62), r62
  697. /*
  698. * Save the S* registers.
  699. */
  700. getcon SSR, r61
  701. st.q SP, FRAME_S(FSSR), r61
  702. getcon SPC, r62
  703. st.q SP, FRAME_S(FSPC), r62
  704. movi -1, r62 /* Reset syscall_nr */
  705. st.q SP, FRAME_S(FSYSCALL_ID), r62
  706. /* Save the rest of the target registers */
  707. gettr tr1, r6
  708. st.q SP, FRAME_T(1), r6
  709. gettr tr2, r6
  710. st.q SP, FRAME_T(2), r6
  711. gettr tr3, r6
  712. st.q SP, FRAME_T(3), r6
  713. gettr tr4, r6
  714. st.q SP, FRAME_T(4), r6
  715. gettr tr5, r6
  716. st.q SP, FRAME_T(5), r6
  717. gettr tr6, r6
  718. st.q SP, FRAME_T(6), r6
  719. gettr tr7, r6
  720. st.q SP, FRAME_T(7), r6
  721. ! setup FP so that unwinder can wind back through nested kernel mode
  722. ! exceptions
  723. add SP, ZERO, r14
  724. /* For syscall and debug race condition, get TRA now */
  725. getcon TRA, r5
  726. /* We are in a safe position to turn SR.BL off, but set IMASK=0xf
  727. * Also set FD, to catch FPU usage in the kernel.
  728. *
  729. * benedict.gaster@superh.com 29/07/2002
  730. *
  731. * On all SH5-101 revisions it is unsafe to raise the IMASK and at the
  732. * same time change BL from 1->0, as any pending interrupt of a level
  733. * higher than he previous value of IMASK will leak through and be
  734. * taken unexpectedly.
  735. *
  736. * To avoid this we raise the IMASK and then issue another PUTCON to
  737. * enable interrupts.
  738. */
  739. getcon SR, r6
  740. movi SR_IMASK | SR_FD, r7
  741. or r6, r7, r6
  742. putcon r6, SR
  743. movi SR_UNBLOCK_EXC, r7
  744. and r6, r7, r6
  745. putcon r6, SR
  746. /* Now call the appropriate 3rd level handler */
  747. or r3, ZERO, LINK
  748. movi trap_jtable, r3
  749. shlri r2, 3, r2
  750. ldx.l r2, r3, r3
  751. shlri r2, 2, r2
  752. ptabs r3, tr0
  753. or SP, ZERO, r3
  754. blink tr0, ZERO
  755. /*
  756. * Second level handler for VBR-based exceptions. Post-handlers.
  757. *
  758. * Post-handlers for interrupts (ret_from_irq), exceptions
  759. * (ret_from_exception) and common reentrance doors (restore_all
  760. * to get back to the original context, ret_from_syscall loop to
  761. * check kernel exiting).
  762. *
  763. * ret_with_reschedule and work_notifysig are an inner lables of
  764. * the ret_from_syscall loop.
  765. *
  766. * In common to all stack-frame sensitive handlers.
  767. *
  768. * Inputs:
  769. * (SP) struct pt_regs *, original register's frame pointer (basic)
  770. *
  771. */
  772. .global ret_from_irq
  773. ret_from_irq:
  774. ld.q SP, FRAME_S(FSSR), r6
  775. shlri r6, 30, r6
  776. andi r6, 1, r6
  777. pta resume_kernel, tr0
  778. bne r6, ZERO, tr0 /* no further checks */
  779. STI()
  780. pta ret_with_reschedule, tr0
  781. blink tr0, ZERO /* Do not check softirqs */
  782. .global ret_from_exception
  783. ret_from_exception:
  784. preempt_stop()
  785. ld.q SP, FRAME_S(FSSR), r6
  786. shlri r6, 30, r6
  787. andi r6, 1, r6
  788. pta resume_kernel, tr0
  789. bne r6, ZERO, tr0 /* no further checks */
  790. /* Check softirqs */
  791. #ifdef CONFIG_PREEMPT
  792. pta ret_from_syscall, tr0
  793. blink tr0, ZERO
  794. resume_kernel:
  795. CLI()
  796. pta restore_all, tr0
  797. getcon KCR0, r6
  798. ld.l r6, TI_PRE_COUNT, r7
  799. beq/u r7, ZERO, tr0
  800. need_resched:
  801. ld.l r6, TI_FLAGS, r7
  802. movi (1 << TIF_NEED_RESCHED), r8
  803. and r8, r7, r8
  804. bne r8, ZERO, tr0
  805. getcon SR, r7
  806. andi r7, 0xf0, r7
  807. bne r7, ZERO, tr0
  808. movi preempt_schedule_irq, r7
  809. ori r7, 1, r7
  810. ptabs r7, tr1
  811. blink tr1, LINK
  812. pta need_resched, tr1
  813. blink tr1, ZERO
  814. #endif
  815. .global ret_from_syscall
  816. ret_from_syscall:
  817. ret_with_reschedule:
  818. getcon KCR0, r6 ! r6 contains current_thread_info
  819. ld.l r6, TI_FLAGS, r7 ! r7 contains current_thread_info->flags
  820. movi _TIF_NEED_RESCHED, r8
  821. and r8, r7, r8
  822. pta work_resched, tr0
  823. bne r8, ZERO, tr0
  824. pta restore_all, tr1
  825. movi _TIF_SIGPENDING, r8
  826. and r8, r7, r8
  827. pta work_notifysig, tr0
  828. bne r8, ZERO, tr0
  829. blink tr1, ZERO
  830. work_resched:
  831. pta ret_from_syscall, tr0
  832. gettr tr0, LINK
  833. movi schedule, r6
  834. ptabs r6, tr0
  835. blink tr0, ZERO /* Call schedule(), return on top */
  836. work_notifysig:
  837. gettr tr1, LINK
  838. movi do_notify_resume, r6
  839. ptabs r6, tr0
  840. or SP, ZERO, r2
  841. or r7, ZERO, r3
  842. blink tr0, LINK /* Call do_notify_resume(regs, current_thread_info->flags), return here */
  843. restore_all:
  844. /* Do prefetches */
  845. ld.q SP, FRAME_T(0), r6
  846. ld.q SP, FRAME_T(1), r7
  847. ld.q SP, FRAME_T(2), r8
  848. ld.q SP, FRAME_T(3), r9
  849. ptabs r6, tr0
  850. ptabs r7, tr1
  851. ptabs r8, tr2
  852. ptabs r9, tr3
  853. ld.q SP, FRAME_T(4), r6
  854. ld.q SP, FRAME_T(5), r7
  855. ld.q SP, FRAME_T(6), r8
  856. ld.q SP, FRAME_T(7), r9
  857. ptabs r6, tr4
  858. ptabs r7, tr5
  859. ptabs r8, tr6
  860. ptabs r9, tr7
  861. ld.q SP, FRAME_R(0), r0
  862. ld.q SP, FRAME_R(1), r1
  863. ld.q SP, FRAME_R(2), r2
  864. ld.q SP, FRAME_R(3), r3
  865. ld.q SP, FRAME_R(4), r4
  866. ld.q SP, FRAME_R(5), r5
  867. ld.q SP, FRAME_R(6), r6
  868. ld.q SP, FRAME_R(7), r7
  869. ld.q SP, FRAME_R(8), r8
  870. ld.q SP, FRAME_R(9), r9
  871. ld.q SP, FRAME_R(10), r10
  872. ld.q SP, FRAME_R(11), r11
  873. ld.q SP, FRAME_R(12), r12
  874. ld.q SP, FRAME_R(13), r13
  875. ld.q SP, FRAME_R(14), r14
  876. ld.q SP, FRAME_R(16), r16
  877. ld.q SP, FRAME_R(17), r17
  878. ld.q SP, FRAME_R(18), r18
  879. ld.q SP, FRAME_R(19), r19
  880. ld.q SP, FRAME_R(20), r20
  881. ld.q SP, FRAME_R(21), r21
  882. ld.q SP, FRAME_R(22), r22
  883. ld.q SP, FRAME_R(23), r23
  884. ld.q SP, FRAME_R(24), r24
  885. ld.q SP, FRAME_R(25), r25
  886. ld.q SP, FRAME_R(26), r26
  887. ld.q SP, FRAME_R(27), r27
  888. ld.q SP, FRAME_R(28), r28
  889. ld.q SP, FRAME_R(29), r29
  890. ld.q SP, FRAME_R(30), r30
  891. ld.q SP, FRAME_R(31), r31
  892. ld.q SP, FRAME_R(32), r32
  893. ld.q SP, FRAME_R(33), r33
  894. ld.q SP, FRAME_R(34), r34
  895. ld.q SP, FRAME_R(35), r35
  896. ld.q SP, FRAME_R(36), r36
  897. ld.q SP, FRAME_R(37), r37
  898. ld.q SP, FRAME_R(38), r38
  899. ld.q SP, FRAME_R(39), r39
  900. ld.q SP, FRAME_R(40), r40
  901. ld.q SP, FRAME_R(41), r41
  902. ld.q SP, FRAME_R(42), r42
  903. ld.q SP, FRAME_R(43), r43
  904. ld.q SP, FRAME_R(44), r44
  905. ld.q SP, FRAME_R(45), r45
  906. ld.q SP, FRAME_R(46), r46
  907. ld.q SP, FRAME_R(47), r47
  908. ld.q SP, FRAME_R(48), r48
  909. ld.q SP, FRAME_R(49), r49
  910. ld.q SP, FRAME_R(50), r50
  911. ld.q SP, FRAME_R(51), r51
  912. ld.q SP, FRAME_R(52), r52
  913. ld.q SP, FRAME_R(53), r53
  914. ld.q SP, FRAME_R(54), r54
  915. ld.q SP, FRAME_R(55), r55
  916. ld.q SP, FRAME_R(56), r56
  917. ld.q SP, FRAME_R(57), r57
  918. ld.q SP, FRAME_R(58), r58
  919. getcon SR, r59
  920. movi SR_BLOCK_EXC, r60
  921. or r59, r60, r59
  922. putcon r59, SR /* SR.BL = 1, keep nesting out */
  923. ld.q SP, FRAME_S(FSSR), r61
  924. ld.q SP, FRAME_S(FSPC), r62
  925. movi SR_ASID_MASK, r60
  926. and r59, r60, r59
  927. andc r61, r60, r61 /* Clear out older ASID */
  928. or r59, r61, r61 /* Retain current ASID */
  929. putcon r61, SSR
  930. putcon r62, SPC
  931. /* Ignore FSYSCALL_ID */
  932. ld.q SP, FRAME_R(59), r59
  933. ld.q SP, FRAME_R(60), r60
  934. ld.q SP, FRAME_R(61), r61
  935. ld.q SP, FRAME_R(62), r62
  936. /* Last touch */
  937. ld.q SP, FRAME_R(15), SP
  938. rte
  939. nop
  940. /*
  941. * Third level handlers for VBR-based exceptions. Adapting args to
  942. * and/or deflecting to fourth level handlers.
  943. *
  944. * Fourth level handlers interface.
  945. * Most are C-coded handlers directly pointed by the trap_jtable.
  946. * (Third = Fourth level)
  947. * Inputs:
  948. * (r2) fault/interrupt code, entry number (e.g. NMI = 14,
  949. * IRL0-3 (0000) = 16, RTLBMISS = 2, SYSCALL = 11, etc ...)
  950. * (r3) struct pt_regs *, original register's frame pointer
  951. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault)
  952. * (r5) TRA control register (for syscall/debug benefit only)
  953. * (LINK) return address
  954. * (SP) = r3
  955. *
  956. * Kernel TLB fault handlers will get a slightly different interface.
  957. * (r2) struct pt_regs *, original register's frame pointer
  958. * (r3) writeaccess, whether it's a store fault as opposed to load fault
  959. * (r4) execaccess, whether it's a ITLB fault as opposed to DTLB fault
  960. * (r5) Effective Address of fault
  961. * (LINK) return address
  962. * (SP) = r2
  963. *
  964. * fpu_error_or_IRQ? is a helper to deflect to the right cause.
  965. *
  966. */
  967. #ifdef CONFIG_MMU
  968. tlb_miss_load:
  969. or SP, ZERO, r2
  970. or ZERO, ZERO, r3 /* Read */
  971. or ZERO, ZERO, r4 /* Data */
  972. getcon TEA, r5
  973. pta call_do_page_fault, tr0
  974. beq ZERO, ZERO, tr0
  975. tlb_miss_store:
  976. or SP, ZERO, r2
  977. movi 1, r3 /* Write */
  978. or ZERO, ZERO, r4 /* Data */
  979. getcon TEA, r5
  980. pta call_do_page_fault, tr0
  981. beq ZERO, ZERO, tr0
  982. itlb_miss_or_IRQ:
  983. pta its_IRQ, tr0
  984. beqi/u r4, EVENT_INTERRUPT, tr0
  985. or SP, ZERO, r2
  986. or ZERO, ZERO, r3 /* Read */
  987. movi 1, r4 /* Text */
  988. getcon TEA, r5
  989. /* Fall through */
  990. call_do_page_fault:
  991. movi do_page_fault, r6
  992. ptabs r6, tr0
  993. blink tr0, ZERO
  994. #endif /* CONFIG_MMU */
  995. fpu_error_or_IRQA:
  996. pta its_IRQ, tr0
  997. beqi/l r4, EVENT_INTERRUPT, tr0
  998. #ifdef CONFIG_SH_FPU
  999. movi fpu_state_restore_trap_handler, r6
  1000. #else
  1001. movi do_exception_error, r6
  1002. #endif
  1003. ptabs r6, tr0
  1004. blink tr0, ZERO
  1005. fpu_error_or_IRQB:
  1006. pta its_IRQ, tr0
  1007. beqi/l r4, EVENT_INTERRUPT, tr0
  1008. #ifdef CONFIG_SH_FPU
  1009. movi fpu_state_restore_trap_handler, r6
  1010. #else
  1011. movi do_exception_error, r6
  1012. #endif
  1013. ptabs r6, tr0
  1014. blink tr0, ZERO
  1015. its_IRQ:
  1016. movi do_IRQ, r6
  1017. ptabs r6, tr0
  1018. blink tr0, ZERO
  1019. /*
  1020. * system_call/unknown_trap third level handler:
  1021. *
  1022. * Inputs:
  1023. * (r2) fault/interrupt code, entry number (TRAP = 11)
  1024. * (r3) struct pt_regs *, original register's frame pointer
  1025. * (r4) Not used. Event (0=interrupt, 1=TLB miss fault, 2=Not TLB miss fault)
  1026. * (r5) TRA Control Reg (0x00xyzzzz: x=1 SYSCALL, y = #args, z=nr)
  1027. * (SP) = r3
  1028. * (LINK) return address: ret_from_exception
  1029. * (*r3) Syscall parms: SC#, arg0, arg1, ..., arg5 in order (Saved r2/r7)
  1030. *
  1031. * Outputs:
  1032. * (*r3) Syscall reply (Saved r2)
  1033. * (LINK) In case of syscall only it can be scrapped.
  1034. * Common second level post handler will be ret_from_syscall.
  1035. * Common (non-trace) exit point to that is syscall_ret (saving
  1036. * result to r2). Common bad exit point is syscall_bad (returning
  1037. * ENOSYS then saved to r2).
  1038. *
  1039. */
  1040. unknown_trap:
  1041. /* Unknown Trap or User Trace */
  1042. movi do_unknown_trapa, r6
  1043. ptabs r6, tr0
  1044. ld.q r3, FRAME_R(9), r2 /* r2 = #arg << 16 | syscall # */
  1045. andi r2, 0x1ff, r2 /* r2 = syscall # */
  1046. blink tr0, LINK
  1047. pta syscall_ret, tr0
  1048. blink tr0, ZERO
  1049. /* New syscall implementation*/
  1050. system_call:
  1051. pta unknown_trap, tr0
  1052. or r5, ZERO, r4 /* TRA (=r5) -> r4 */
  1053. shlri r4, 20, r4
  1054. bnei r4, 1, tr0 /* unknown_trap if not 0x1yzzzz */
  1055. /* It's a system call */
  1056. st.q r3, FRAME_S(FSYSCALL_ID), r5 /* ID (0x1yzzzz) -> stack */
  1057. andi r5, 0x1ff, r5 /* syscall # -> r5 */
  1058. STI()
  1059. pta syscall_allowed, tr0
  1060. movi NR_syscalls - 1, r4 /* Last valid */
  1061. bgeu/l r4, r5, tr0
  1062. syscall_bad:
  1063. /* Return ENOSYS ! */
  1064. movi -(ENOSYS), r2 /* Fall-through */
  1065. .global syscall_ret
  1066. syscall_ret:
  1067. st.q SP, FRAME_R(9), r2 /* Expecting SP back to BASIC frame */
  1068. ld.q SP, FRAME_S(FSPC), r2
  1069. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1070. st.q SP, FRAME_S(FSPC), r2
  1071. pta ret_from_syscall, tr0
  1072. blink tr0, ZERO
  1073. /* A different return path for ret_from_fork, because we now need
  1074. * to call schedule_tail with the later kernels. Because prev is
  1075. * loaded into r2 by switch_to() means we can just call it straight away
  1076. */
  1077. .global ret_from_fork
  1078. ret_from_fork:
  1079. movi schedule_tail,r5
  1080. ori r5, 1, r5
  1081. ptabs r5, tr0
  1082. blink tr0, LINK
  1083. ld.q SP, FRAME_S(FSPC), r2
  1084. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1085. st.q SP, FRAME_S(FSPC), r2
  1086. pta ret_from_syscall, tr0
  1087. blink tr0, ZERO
  1088. syscall_allowed:
  1089. /* Use LINK to deflect the exit point, default is syscall_ret */
  1090. pta syscall_ret, tr0
  1091. gettr tr0, LINK
  1092. pta syscall_notrace, tr0
  1093. getcon KCR0, r2
  1094. ld.l r2, TI_FLAGS, r4
  1095. movi _TIF_WORK_SYSCALL_MASK, r6
  1096. and r6, r4, r6
  1097. beq/l r6, ZERO, tr0
  1098. /* Trace it by calling syscall_trace before and after */
  1099. movi do_syscall_trace_enter, r4
  1100. or SP, ZERO, r2
  1101. ptabs r4, tr0
  1102. blink tr0, LINK
  1103. /* Save the retval */
  1104. st.q SP, FRAME_R(2), r2
  1105. /* Reload syscall number as r5 is trashed by do_syscall_trace_enter */
  1106. ld.q SP, FRAME_S(FSYSCALL_ID), r5
  1107. andi r5, 0x1ff, r5
  1108. pta syscall_ret_trace, tr0
  1109. gettr tr0, LINK
  1110. syscall_notrace:
  1111. /* Now point to the appropriate 4th level syscall handler */
  1112. movi sys_call_table, r4
  1113. shlli r5, 2, r5
  1114. ldx.l r4, r5, r5
  1115. ptabs r5, tr0
  1116. /* Prepare original args */
  1117. ld.q SP, FRAME_R(2), r2
  1118. ld.q SP, FRAME_R(3), r3
  1119. ld.q SP, FRAME_R(4), r4
  1120. ld.q SP, FRAME_R(5), r5
  1121. ld.q SP, FRAME_R(6), r6
  1122. ld.q SP, FRAME_R(7), r7
  1123. /* And now the trick for those syscalls requiring regs * ! */
  1124. or SP, ZERO, r8
  1125. /* Call it */
  1126. blink tr0, ZERO /* LINK is already properly set */
  1127. syscall_ret_trace:
  1128. /* We get back here only if under trace */
  1129. st.q SP, FRAME_R(9), r2 /* Save return value */
  1130. movi do_syscall_trace_leave, LINK
  1131. or SP, ZERO, r2
  1132. ptabs LINK, tr0
  1133. blink tr0, LINK
  1134. /* This needs to be done after any syscall tracing */
  1135. ld.q SP, FRAME_S(FSPC), r2
  1136. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1137. st.q SP, FRAME_S(FSPC), r2
  1138. pta ret_from_syscall, tr0
  1139. blink tr0, ZERO /* Resume normal return sequence */
  1140. /*
  1141. * --- Switch to running under a particular ASID and return the previous ASID value
  1142. * --- The caller is assumed to have done a cli before calling this.
  1143. *
  1144. * Input r2 : new ASID
  1145. * Output r2 : old ASID
  1146. */
  1147. .global switch_and_save_asid
  1148. switch_and_save_asid:
  1149. getcon sr, r0
  1150. movi 255, r4
  1151. shlli r4, 16, r4 /* r4 = mask to select ASID */
  1152. and r0, r4, r3 /* r3 = shifted old ASID */
  1153. andi r2, 255, r2 /* mask down new ASID */
  1154. shlli r2, 16, r2 /* align new ASID against SR.ASID */
  1155. andc r0, r4, r0 /* efface old ASID from SR */
  1156. or r0, r2, r0 /* insert the new ASID */
  1157. putcon r0, ssr
  1158. movi 1f, r0
  1159. putcon r0, spc
  1160. rte
  1161. nop
  1162. 1:
  1163. ptabs LINK, tr0
  1164. shlri r3, 16, r2 /* r2 = old ASID */
  1165. blink tr0, r63
  1166. .global route_to_panic_handler
  1167. route_to_panic_handler:
  1168. /* Switch to real mode, goto panic_handler, don't return. Useful for
  1169. last-chance debugging, e.g. if no output wants to go to the console.
  1170. */
  1171. movi panic_handler - CONFIG_PAGE_OFFSET, r1
  1172. ptabs r1, tr0
  1173. pta 1f, tr1
  1174. gettr tr1, r0
  1175. putcon r0, spc
  1176. getcon sr, r0
  1177. movi 1, r1
  1178. shlli r1, 31, r1
  1179. andc r0, r1, r0
  1180. putcon r0, ssr
  1181. rte
  1182. nop
  1183. 1: /* Now in real mode */
  1184. blink tr0, r63
  1185. nop
  1186. .global peek_real_address_q
  1187. peek_real_address_q:
  1188. /* Two args:
  1189. r2 : real mode address to peek
  1190. r2(out) : result quadword
  1191. This is provided as a cheapskate way of manipulating device
  1192. registers for debugging (to avoid the need to ioremap the debug
  1193. module, and to avoid the need to ioremap the watchpoint
  1194. controller in a way that identity maps sufficient bits to avoid the
  1195. SH5-101 cut2 silicon defect).
  1196. This code is not performance critical
  1197. */
  1198. add.l r2, r63, r2 /* sign extend address */
  1199. getcon sr, r0 /* r0 = saved original SR */
  1200. movi 1, r1
  1201. shlli r1, 28, r1
  1202. or r0, r1, r1 /* r0 with block bit set */
  1203. putcon r1, sr /* now in critical section */
  1204. movi 1, r36
  1205. shlli r36, 31, r36
  1206. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1207. putcon r1, ssr
  1208. movi .peek0 - CONFIG_PAGE_OFFSET, r36 /* real mode target address */
  1209. movi 1f, r37 /* virtual mode return addr */
  1210. putcon r36, spc
  1211. synco
  1212. rte
  1213. nop
  1214. .peek0: /* come here in real mode, don't touch caches!!
  1215. still in critical section (sr.bl==1) */
  1216. putcon r0, ssr
  1217. putcon r37, spc
  1218. /* Here's the actual peek. If the address is bad, all bets are now off
  1219. * what will happen (handlers invoked in real-mode = bad news) */
  1220. ld.q r2, 0, r2
  1221. synco
  1222. rte /* Back to virtual mode */
  1223. nop
  1224. 1:
  1225. ptabs LINK, tr0
  1226. blink tr0, r63
  1227. .global poke_real_address_q
  1228. poke_real_address_q:
  1229. /* Two args:
  1230. r2 : real mode address to poke
  1231. r3 : quadword value to write.
  1232. This is provided as a cheapskate way of manipulating device
  1233. registers for debugging (to avoid the need to ioremap the debug
  1234. module, and to avoid the need to ioremap the watchpoint
  1235. controller in a way that identity maps sufficient bits to avoid the
  1236. SH5-101 cut2 silicon defect).
  1237. This code is not performance critical
  1238. */
  1239. add.l r2, r63, r2 /* sign extend address */
  1240. getcon sr, r0 /* r0 = saved original SR */
  1241. movi 1, r1
  1242. shlli r1, 28, r1
  1243. or r0, r1, r1 /* r0 with block bit set */
  1244. putcon r1, sr /* now in critical section */
  1245. movi 1, r36
  1246. shlli r36, 31, r36
  1247. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1248. putcon r1, ssr
  1249. movi .poke0-CONFIG_PAGE_OFFSET, r36 /* real mode target address */
  1250. movi 1f, r37 /* virtual mode return addr */
  1251. putcon r36, spc
  1252. synco
  1253. rte
  1254. nop
  1255. .poke0: /* come here in real mode, don't touch caches!!
  1256. still in critical section (sr.bl==1) */
  1257. putcon r0, ssr
  1258. putcon r37, spc
  1259. /* Here's the actual poke. If the address is bad, all bets are now off
  1260. * what will happen (handlers invoked in real-mode = bad news) */
  1261. st.q r2, 0, r3
  1262. synco
  1263. rte /* Back to virtual mode */
  1264. nop
  1265. 1:
  1266. ptabs LINK, tr0
  1267. blink tr0, r63
  1268. #ifdef CONFIG_MMU
  1269. /*
  1270. * --- User Access Handling Section
  1271. */
  1272. /*
  1273. * User Access support. It all moved to non inlined Assembler
  1274. * functions in here.
  1275. *
  1276. * __kernel_size_t __copy_user(void *__to, const void *__from,
  1277. * __kernel_size_t __n)
  1278. *
  1279. * Inputs:
  1280. * (r2) target address
  1281. * (r3) source address
  1282. * (r4) size in bytes
  1283. *
  1284. * Ouputs:
  1285. * (*r2) target data
  1286. * (r2) non-copied bytes
  1287. *
  1288. * If a fault occurs on the user pointer, bail out early and return the
  1289. * number of bytes not copied in r2.
  1290. * Strategy : for large blocks, call a real memcpy function which can
  1291. * move >1 byte at a time using unaligned ld/st instructions, and can
  1292. * manipulate the cache using prefetch + alloco to improve the speed
  1293. * further. If a fault occurs in that function, just revert to the
  1294. * byte-by-byte approach used for small blocks; this is rare so the
  1295. * performance hit for that case does not matter.
  1296. *
  1297. * For small blocks it's not worth the overhead of setting up and calling
  1298. * the memcpy routine; do the copy a byte at a time.
  1299. *
  1300. */
  1301. .global __copy_user
  1302. __copy_user:
  1303. pta __copy_user_byte_by_byte, tr1
  1304. movi 16, r0 ! this value is a best guess, should tune it by benchmarking
  1305. bge/u r0, r4, tr1
  1306. pta copy_user_memcpy, tr0
  1307. addi SP, -32, SP
  1308. /* Save arguments in case we have to fix-up unhandled page fault */
  1309. st.q SP, 0, r2
  1310. st.q SP, 8, r3
  1311. st.q SP, 16, r4
  1312. st.q SP, 24, r35 ! r35 is callee-save
  1313. /* Save LINK in a register to reduce RTS time later (otherwise
  1314. ld SP,*,LINK;ptabs LINK;trn;blink trn,r63 becomes a critical path) */
  1315. ori LINK, 0, r35
  1316. blink tr0, LINK
  1317. /* Copy completed normally if we get back here */
  1318. ptabs r35, tr0
  1319. ld.q SP, 24, r35
  1320. /* don't restore r2-r4, pointless */
  1321. /* set result=r2 to zero as the copy must have succeeded. */
  1322. or r63, r63, r2
  1323. addi SP, 32, SP
  1324. blink tr0, r63 ! RTS
  1325. .global __copy_user_fixup
  1326. __copy_user_fixup:
  1327. /* Restore stack frame */
  1328. ori r35, 0, LINK
  1329. ld.q SP, 24, r35
  1330. ld.q SP, 16, r4
  1331. ld.q SP, 8, r3
  1332. ld.q SP, 0, r2
  1333. addi SP, 32, SP
  1334. /* Fall through to original code, in the 'same' state we entered with */
  1335. /* The slow byte-by-byte method is used if the fast copy traps due to a bad
  1336. user address. In that rare case, the speed drop can be tolerated. */
  1337. __copy_user_byte_by_byte:
  1338. pta ___copy_user_exit, tr1
  1339. pta ___copy_user1, tr0
  1340. beq/u r4, r63, tr1 /* early exit for zero length copy */
  1341. sub r2, r3, r0
  1342. addi r0, -1, r0
  1343. ___copy_user1:
  1344. ld.b r3, 0, r5 /* Fault address 1 */
  1345. /* Could rewrite this to use just 1 add, but the second comes 'free'
  1346. due to load latency */
  1347. addi r3, 1, r3
  1348. addi r4, -1, r4 /* No real fixup required */
  1349. ___copy_user2:
  1350. stx.b r3, r0, r5 /* Fault address 2 */
  1351. bne r4, ZERO, tr0
  1352. ___copy_user_exit:
  1353. or r4, ZERO, r2
  1354. ptabs LINK, tr0
  1355. blink tr0, ZERO
  1356. /*
  1357. * __kernel_size_t __clear_user(void *addr, __kernel_size_t size)
  1358. *
  1359. * Inputs:
  1360. * (r2) target address
  1361. * (r3) size in bytes
  1362. *
  1363. * Ouputs:
  1364. * (*r2) zero-ed target data
  1365. * (r2) non-zero-ed bytes
  1366. */
  1367. .global __clear_user
  1368. __clear_user:
  1369. pta ___clear_user_exit, tr1
  1370. pta ___clear_user1, tr0
  1371. beq/u r3, r63, tr1
  1372. ___clear_user1:
  1373. st.b r2, 0, ZERO /* Fault address */
  1374. addi r2, 1, r2
  1375. addi r3, -1, r3 /* No real fixup required */
  1376. bne r3, ZERO, tr0
  1377. ___clear_user_exit:
  1378. or r3, ZERO, r2
  1379. ptabs LINK, tr0
  1380. blink tr0, ZERO
  1381. #endif /* CONFIG_MMU */
  1382. /*
  1383. * int __strncpy_from_user(unsigned long __dest, unsigned long __src,
  1384. * int __count)
  1385. *
  1386. * Inputs:
  1387. * (r2) target address
  1388. * (r3) source address
  1389. * (r4) maximum size in bytes
  1390. *
  1391. * Ouputs:
  1392. * (*r2) copied data
  1393. * (r2) -EFAULT (in case of faulting)
  1394. * copied data (otherwise)
  1395. */
  1396. .global __strncpy_from_user
  1397. __strncpy_from_user:
  1398. pta ___strncpy_from_user1, tr0
  1399. pta ___strncpy_from_user_done, tr1
  1400. or r4, ZERO, r5 /* r5 = original count */
  1401. beq/u r4, r63, tr1 /* early exit if r4==0 */
  1402. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1403. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1404. ___strncpy_from_user1:
  1405. ld.b r3, 0, r7 /* Fault address: only in reading */
  1406. st.b r2, 0, r7
  1407. addi r2, 1, r2
  1408. addi r3, 1, r3
  1409. beq/u ZERO, r7, tr1
  1410. addi r4, -1, r4 /* return real number of copied bytes */
  1411. bne/l ZERO, r4, tr0
  1412. ___strncpy_from_user_done:
  1413. sub r5, r4, r6 /* If done, return copied */
  1414. ___strncpy_from_user_exit:
  1415. or r6, ZERO, r2
  1416. ptabs LINK, tr0
  1417. blink tr0, ZERO
  1418. /*
  1419. * extern long __strnlen_user(const char *__s, long __n)
  1420. *
  1421. * Inputs:
  1422. * (r2) source address
  1423. * (r3) source size in bytes
  1424. *
  1425. * Ouputs:
  1426. * (r2) -EFAULT (in case of faulting)
  1427. * string length (otherwise)
  1428. */
  1429. .global __strnlen_user
  1430. __strnlen_user:
  1431. pta ___strnlen_user_set_reply, tr0
  1432. pta ___strnlen_user1, tr1
  1433. or ZERO, ZERO, r5 /* r5 = counter */
  1434. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1435. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1436. beq r3, ZERO, tr0
  1437. ___strnlen_user1:
  1438. ldx.b r2, r5, r7 /* Fault address: only in reading */
  1439. addi r3, -1, r3 /* No real fixup */
  1440. addi r5, 1, r5
  1441. beq r3, ZERO, tr0
  1442. bne r7, ZERO, tr1
  1443. ! The line below used to be active. This meant led to a junk byte lying between each pair
  1444. ! of entries in the argv & envp structures in memory. Whilst the program saw the right data
  1445. ! via the argv and envp arguments to main, it meant the 'flat' representation visible through
  1446. ! /proc/$pid/cmdline was corrupt, causing trouble with ps, for example.
  1447. ! addi r5, 1, r5 /* Include '\0' */
  1448. ___strnlen_user_set_reply:
  1449. or r5, ZERO, r6 /* If done, return counter */
  1450. ___strnlen_user_exit:
  1451. or r6, ZERO, r2
  1452. ptabs LINK, tr0
  1453. blink tr0, ZERO
  1454. /*
  1455. * extern long __get_user_asm_?(void *val, long addr)
  1456. *
  1457. * Inputs:
  1458. * (r2) dest address
  1459. * (r3) source address (in User Space)
  1460. *
  1461. * Ouputs:
  1462. * (r2) -EFAULT (faulting)
  1463. * 0 (not faulting)
  1464. */
  1465. .global __get_user_asm_b
  1466. __get_user_asm_b:
  1467. or r2, ZERO, r4
  1468. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1469. ___get_user_asm_b1:
  1470. ld.b r3, 0, r5 /* r5 = data */
  1471. st.b r4, 0, r5
  1472. or ZERO, ZERO, r2
  1473. ___get_user_asm_b_exit:
  1474. ptabs LINK, tr0
  1475. blink tr0, ZERO
  1476. .global __get_user_asm_w
  1477. __get_user_asm_w:
  1478. or r2, ZERO, r4
  1479. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1480. ___get_user_asm_w1:
  1481. ld.w r3, 0, r5 /* r5 = data */
  1482. st.w r4, 0, r5
  1483. or ZERO, ZERO, r2
  1484. ___get_user_asm_w_exit:
  1485. ptabs LINK, tr0
  1486. blink tr0, ZERO
  1487. .global __get_user_asm_l
  1488. __get_user_asm_l:
  1489. or r2, ZERO, r4
  1490. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1491. ___get_user_asm_l1:
  1492. ld.l r3, 0, r5 /* r5 = data */
  1493. st.l r4, 0, r5
  1494. or ZERO, ZERO, r2
  1495. ___get_user_asm_l_exit:
  1496. ptabs LINK, tr0
  1497. blink tr0, ZERO
  1498. .global __get_user_asm_q
  1499. __get_user_asm_q:
  1500. or r2, ZERO, r4
  1501. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1502. ___get_user_asm_q1:
  1503. ld.q r3, 0, r5 /* r5 = data */
  1504. st.q r4, 0, r5
  1505. or ZERO, ZERO, r2
  1506. ___get_user_asm_q_exit:
  1507. ptabs LINK, tr0
  1508. blink tr0, ZERO
  1509. /*
  1510. * extern long __put_user_asm_?(void *pval, long addr)
  1511. *
  1512. * Inputs:
  1513. * (r2) kernel pointer to value
  1514. * (r3) dest address (in User Space)
  1515. *
  1516. * Ouputs:
  1517. * (r2) -EFAULT (faulting)
  1518. * 0 (not faulting)
  1519. */
  1520. .global __put_user_asm_b
  1521. __put_user_asm_b:
  1522. ld.b r2, 0, r4 /* r4 = data */
  1523. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1524. ___put_user_asm_b1:
  1525. st.b r3, 0, r4
  1526. or ZERO, ZERO, r2
  1527. ___put_user_asm_b_exit:
  1528. ptabs LINK, tr0
  1529. blink tr0, ZERO
  1530. .global __put_user_asm_w
  1531. __put_user_asm_w:
  1532. ld.w r2, 0, r4 /* r4 = data */
  1533. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1534. ___put_user_asm_w1:
  1535. st.w r3, 0, r4
  1536. or ZERO, ZERO, r2
  1537. ___put_user_asm_w_exit:
  1538. ptabs LINK, tr0
  1539. blink tr0, ZERO
  1540. .global __put_user_asm_l
  1541. __put_user_asm_l:
  1542. ld.l r2, 0, r4 /* r4 = data */
  1543. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1544. ___put_user_asm_l1:
  1545. st.l r3, 0, r4
  1546. or ZERO, ZERO, r2
  1547. ___put_user_asm_l_exit:
  1548. ptabs LINK, tr0
  1549. blink tr0, ZERO
  1550. .global __put_user_asm_q
  1551. __put_user_asm_q:
  1552. ld.q r2, 0, r4 /* r4 = data */
  1553. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1554. ___put_user_asm_q1:
  1555. st.q r3, 0, r4
  1556. or ZERO, ZERO, r2
  1557. ___put_user_asm_q_exit:
  1558. ptabs LINK, tr0
  1559. blink tr0, ZERO
  1560. panic_stash_regs:
  1561. /* The idea is : when we get an unhandled panic, we dump the registers
  1562. to a known memory location, the just sit in a tight loop.
  1563. This allows the human to look at the memory region through the GDB
  1564. session (assuming the debug module's SHwy initiator isn't locked up
  1565. or anything), to hopefully analyze the cause of the panic. */
  1566. /* On entry, former r15 (SP) is in DCR
  1567. former r0 is at resvec_saved_area + 0
  1568. former r1 is at resvec_saved_area + 8
  1569. former tr0 is at resvec_saved_area + 32
  1570. DCR is the only register whose value is lost altogether.
  1571. */
  1572. movi 0xffffffff80000000, r0 ! phy of dump area
  1573. ld.q SP, 0x000, r1 ! former r0
  1574. st.q r0, 0x000, r1
  1575. ld.q SP, 0x008, r1 ! former r1
  1576. st.q r0, 0x008, r1
  1577. st.q r0, 0x010, r2
  1578. st.q r0, 0x018, r3
  1579. st.q r0, 0x020, r4
  1580. st.q r0, 0x028, r5
  1581. st.q r0, 0x030, r6
  1582. st.q r0, 0x038, r7
  1583. st.q r0, 0x040, r8
  1584. st.q r0, 0x048, r9
  1585. st.q r0, 0x050, r10
  1586. st.q r0, 0x058, r11
  1587. st.q r0, 0x060, r12
  1588. st.q r0, 0x068, r13
  1589. st.q r0, 0x070, r14
  1590. getcon dcr, r14
  1591. st.q r0, 0x078, r14
  1592. st.q r0, 0x080, r16
  1593. st.q r0, 0x088, r17
  1594. st.q r0, 0x090, r18
  1595. st.q r0, 0x098, r19
  1596. st.q r0, 0x0a0, r20
  1597. st.q r0, 0x0a8, r21
  1598. st.q r0, 0x0b0, r22
  1599. st.q r0, 0x0b8, r23
  1600. st.q r0, 0x0c0, r24
  1601. st.q r0, 0x0c8, r25
  1602. st.q r0, 0x0d0, r26
  1603. st.q r0, 0x0d8, r27
  1604. st.q r0, 0x0e0, r28
  1605. st.q r0, 0x0e8, r29
  1606. st.q r0, 0x0f0, r30
  1607. st.q r0, 0x0f8, r31
  1608. st.q r0, 0x100, r32
  1609. st.q r0, 0x108, r33
  1610. st.q r0, 0x110, r34
  1611. st.q r0, 0x118, r35
  1612. st.q r0, 0x120, r36
  1613. st.q r0, 0x128, r37
  1614. st.q r0, 0x130, r38
  1615. st.q r0, 0x138, r39
  1616. st.q r0, 0x140, r40
  1617. st.q r0, 0x148, r41
  1618. st.q r0, 0x150, r42
  1619. st.q r0, 0x158, r43
  1620. st.q r0, 0x160, r44
  1621. st.q r0, 0x168, r45
  1622. st.q r0, 0x170, r46
  1623. st.q r0, 0x178, r47
  1624. st.q r0, 0x180, r48
  1625. st.q r0, 0x188, r49
  1626. st.q r0, 0x190, r50
  1627. st.q r0, 0x198, r51
  1628. st.q r0, 0x1a0, r52
  1629. st.q r0, 0x1a8, r53
  1630. st.q r0, 0x1b0, r54
  1631. st.q r0, 0x1b8, r55
  1632. st.q r0, 0x1c0, r56
  1633. st.q r0, 0x1c8, r57
  1634. st.q r0, 0x1d0, r58
  1635. st.q r0, 0x1d8, r59
  1636. st.q r0, 0x1e0, r60
  1637. st.q r0, 0x1e8, r61
  1638. st.q r0, 0x1f0, r62
  1639. st.q r0, 0x1f8, r63 ! bogus, but for consistency's sake...
  1640. ld.q SP, 0x020, r1 ! former tr0
  1641. st.q r0, 0x200, r1
  1642. gettr tr1, r1
  1643. st.q r0, 0x208, r1
  1644. gettr tr2, r1
  1645. st.q r0, 0x210, r1
  1646. gettr tr3, r1
  1647. st.q r0, 0x218, r1
  1648. gettr tr4, r1
  1649. st.q r0, 0x220, r1
  1650. gettr tr5, r1
  1651. st.q r0, 0x228, r1
  1652. gettr tr6, r1
  1653. st.q r0, 0x230, r1
  1654. gettr tr7, r1
  1655. st.q r0, 0x238, r1
  1656. getcon sr, r1
  1657. getcon ssr, r2
  1658. getcon pssr, r3
  1659. getcon spc, r4
  1660. getcon pspc, r5
  1661. getcon intevt, r6
  1662. getcon expevt, r7
  1663. getcon pexpevt, r8
  1664. getcon tra, r9
  1665. getcon tea, r10
  1666. getcon kcr0, r11
  1667. getcon kcr1, r12
  1668. getcon vbr, r13
  1669. getcon resvec, r14
  1670. st.q r0, 0x240, r1
  1671. st.q r0, 0x248, r2
  1672. st.q r0, 0x250, r3
  1673. st.q r0, 0x258, r4
  1674. st.q r0, 0x260, r5
  1675. st.q r0, 0x268, r6
  1676. st.q r0, 0x270, r7
  1677. st.q r0, 0x278, r8
  1678. st.q r0, 0x280, r9
  1679. st.q r0, 0x288, r10
  1680. st.q r0, 0x290, r11
  1681. st.q r0, 0x298, r12
  1682. st.q r0, 0x2a0, r13
  1683. st.q r0, 0x2a8, r14
  1684. getcon SPC,r2
  1685. getcon SSR,r3
  1686. getcon EXPEVT,r4
  1687. /* Prepare to jump to C - physical address */
  1688. movi panic_handler-CONFIG_PAGE_OFFSET, r1
  1689. ori r1, 1, r1
  1690. ptabs r1, tr0
  1691. getcon DCR, SP
  1692. blink tr0, ZERO
  1693. nop
  1694. nop
  1695. nop
  1696. nop
  1697. /*
  1698. * --- Signal Handling Section
  1699. */
  1700. /*
  1701. * extern long long _sa_default_rt_restorer
  1702. * extern long long _sa_default_restorer
  1703. *
  1704. * or, better,
  1705. *
  1706. * extern void _sa_default_rt_restorer(void)
  1707. * extern void _sa_default_restorer(void)
  1708. *
  1709. * Code prototypes to do a sys_rt_sigreturn() or sys_sysreturn()
  1710. * from user space. Copied into user space by signal management.
  1711. * Both must be quad aligned and 2 quad long (4 instructions).
  1712. *
  1713. */
  1714. .balign 8
  1715. .global sa_default_rt_restorer
  1716. sa_default_rt_restorer:
  1717. movi 0x10, r9
  1718. shori __NR_rt_sigreturn, r9
  1719. trapa r9
  1720. nop
  1721. .balign 8
  1722. .global sa_default_restorer
  1723. sa_default_restorer:
  1724. movi 0x10, r9
  1725. shori __NR_sigreturn, r9
  1726. trapa r9
  1727. nop
  1728. /*
  1729. * --- __ex_table Section
  1730. */
  1731. /*
  1732. * User Access Exception Table.
  1733. */
  1734. .section __ex_table, "a"
  1735. .global asm_uaccess_start /* Just a marker */
  1736. asm_uaccess_start:
  1737. #ifdef CONFIG_MMU
  1738. .long ___copy_user1, ___copy_user_exit
  1739. .long ___copy_user2, ___copy_user_exit
  1740. .long ___clear_user1, ___clear_user_exit
  1741. #endif
  1742. .long ___strncpy_from_user1, ___strncpy_from_user_exit
  1743. .long ___strnlen_user1, ___strnlen_user_exit
  1744. .long ___get_user_asm_b1, ___get_user_asm_b_exit
  1745. .long ___get_user_asm_w1, ___get_user_asm_w_exit
  1746. .long ___get_user_asm_l1, ___get_user_asm_l_exit
  1747. .long ___get_user_asm_q1, ___get_user_asm_q_exit
  1748. .long ___put_user_asm_b1, ___put_user_asm_b_exit
  1749. .long ___put_user_asm_w1, ___put_user_asm_w_exit
  1750. .long ___put_user_asm_l1, ___put_user_asm_l_exit
  1751. .long ___put_user_asm_q1, ___put_user_asm_q_exit
  1752. .global asm_uaccess_end /* Just a marker */
  1753. asm_uaccess_end:
  1754. /*
  1755. * --- .init.text Section
  1756. */
  1757. __INIT
  1758. /*
  1759. * void trap_init (void)
  1760. *
  1761. */
  1762. .global trap_init
  1763. trap_init:
  1764. addi SP, -24, SP /* Room to save r28/r29/r30 */
  1765. st.q SP, 0, r28
  1766. st.q SP, 8, r29
  1767. st.q SP, 16, r30
  1768. /* Set VBR and RESVEC */
  1769. movi LVBR_block, r19
  1770. andi r19, -4, r19 /* reset MMUOFF + reserved */
  1771. /* For RESVEC exceptions we force the MMU off, which means we need the
  1772. physical address. */
  1773. movi LRESVEC_block-CONFIG_PAGE_OFFSET, r20
  1774. andi r20, -4, r20 /* reset reserved */
  1775. ori r20, 1, r20 /* set MMUOFF */
  1776. putcon r19, VBR
  1777. putcon r20, RESVEC
  1778. /* Sanity check */
  1779. movi LVBR_block_end, r21
  1780. andi r21, -4, r21
  1781. movi BLOCK_SIZE, r29 /* r29 = expected size */
  1782. or r19, ZERO, r30
  1783. add r19, r29, r19
  1784. /*
  1785. * Ugly, but better loop forever now than crash afterwards.
  1786. * We should print a message, but if we touch LVBR or
  1787. * LRESVEC blocks we should not be surprised if we get stuck
  1788. * in trap_init().
  1789. */
  1790. pta trap_init_loop, tr1
  1791. gettr tr1, r28 /* r28 = trap_init_loop */
  1792. sub r21, r30, r30 /* r30 = actual size */
  1793. /*
  1794. * VBR/RESVEC handlers overlap by being bigger than
  1795. * allowed. Very bad. Just loop forever.
  1796. * (r28) panic/loop address
  1797. * (r29) expected size
  1798. * (r30) actual size
  1799. */
  1800. trap_init_loop:
  1801. bne r19, r21, tr1
  1802. /* Now that exception vectors are set up reset SR.BL */
  1803. getcon SR, r22
  1804. movi SR_UNBLOCK_EXC, r23
  1805. and r22, r23, r22
  1806. putcon r22, SR
  1807. addi SP, 24, SP
  1808. ptabs LINK, tr0
  1809. blink tr0, ZERO