mpc85xx_ds.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * MPC85xx DS Board Setup
  3. *
  4. * Author Xianghua Xiao (x.xiao@freescale.com)
  5. * Roy Zang <tie-fei.zang@freescale.com>
  6. * - Add PCI/PCI Exprees support
  7. * Copyright 2007 Freescale Semiconductor Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/stddef.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/kdev_t.h>
  18. #include <linux/delay.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/memblock.h>
  23. #include <asm/time.h>
  24. #include <asm/machdep.h>
  25. #include <asm/pci-bridge.h>
  26. #include <mm/mmu_decl.h>
  27. #include <asm/prom.h>
  28. #include <asm/udbg.h>
  29. #include <asm/mpic.h>
  30. #include <asm/i8259.h>
  31. #include <asm/swiotlb.h>
  32. #include <sysdev/fsl_soc.h>
  33. #include <sysdev/fsl_pci.h>
  34. #include "smp.h"
  35. #include "mpc85xx.h"
  36. #undef DEBUG
  37. #ifdef DEBUG
  38. #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
  39. #else
  40. #define DBG(fmt, args...)
  41. #endif
  42. #ifdef CONFIG_PPC_I8259
  43. static void mpc85xx_8259_cascade(unsigned int irq, struct irq_desc *desc)
  44. {
  45. struct irq_chip *chip = irq_desc_get_chip(desc);
  46. unsigned int cascade_irq = i8259_irq();
  47. if (cascade_irq != NO_IRQ) {
  48. generic_handle_irq(cascade_irq);
  49. }
  50. chip->irq_eoi(&desc->irq_data);
  51. }
  52. #endif /* CONFIG_PPC_I8259 */
  53. void __init mpc85xx_ds_pic_init(void)
  54. {
  55. struct mpic *mpic;
  56. #ifdef CONFIG_PPC_I8259
  57. struct device_node *np;
  58. struct device_node *cascade_node = NULL;
  59. int cascade_irq;
  60. #endif
  61. unsigned long root = of_get_flat_dt_root();
  62. if (of_flat_dt_is_compatible(root, "fsl,MPC8572DS-CAMP")) {
  63. mpic = mpic_alloc(NULL, 0,
  64. MPIC_NO_RESET |
  65. MPIC_BIG_ENDIAN |
  66. MPIC_SINGLE_DEST_CPU,
  67. 0, 256, " OpenPIC ");
  68. } else {
  69. mpic = mpic_alloc(NULL, 0,
  70. MPIC_BIG_ENDIAN |
  71. MPIC_SINGLE_DEST_CPU,
  72. 0, 256, " OpenPIC ");
  73. }
  74. BUG_ON(mpic == NULL);
  75. mpic_init(mpic);
  76. #ifdef CONFIG_PPC_I8259
  77. /* Initialize the i8259 controller */
  78. for_each_node_by_type(np, "interrupt-controller")
  79. if (of_device_is_compatible(np, "chrp,iic")) {
  80. cascade_node = np;
  81. break;
  82. }
  83. if (cascade_node == NULL) {
  84. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  85. return;
  86. }
  87. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  88. if (cascade_irq == NO_IRQ) {
  89. printk(KERN_ERR "Failed to map cascade interrupt\n");
  90. return;
  91. }
  92. DBG("mpc85xxds: cascade mapped to irq %d\n", cascade_irq);
  93. i8259_init(cascade_node, 0);
  94. of_node_put(cascade_node);
  95. irq_set_chained_handler(cascade_irq, mpc85xx_8259_cascade);
  96. #endif /* CONFIG_PPC_I8259 */
  97. }
  98. #ifdef CONFIG_PCI
  99. static int primary_phb_addr;
  100. extern int uli_exclude_device(struct pci_controller *hose,
  101. u_char bus, u_char devfn);
  102. static int mpc85xx_exclude_device(struct pci_controller *hose,
  103. u_char bus, u_char devfn)
  104. {
  105. struct device_node* node;
  106. struct resource rsrc;
  107. node = hose->dn;
  108. of_address_to_resource(node, 0, &rsrc);
  109. if ((rsrc.start & 0xfffff) == primary_phb_addr) {
  110. return uli_exclude_device(hose, bus, devfn);
  111. }
  112. return PCIBIOS_SUCCESSFUL;
  113. }
  114. #endif /* CONFIG_PCI */
  115. /*
  116. * Setup the architecture
  117. */
  118. static void __init mpc85xx_ds_setup_arch(void)
  119. {
  120. #ifdef CONFIG_PCI
  121. struct device_node *np;
  122. struct pci_controller *hose;
  123. #endif
  124. dma_addr_t max = 0xffffffff;
  125. if (ppc_md.progress)
  126. ppc_md.progress("mpc85xx_ds_setup_arch()", 0);
  127. #ifdef CONFIG_PCI
  128. for_each_node_by_type(np, "pci") {
  129. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  130. of_device_is_compatible(np, "fsl,mpc8548-pcie") ||
  131. of_device_is_compatible(np, "fsl,p2020-pcie")) {
  132. struct resource rsrc;
  133. of_address_to_resource(np, 0, &rsrc);
  134. if ((rsrc.start & 0xfffff) == primary_phb_addr)
  135. fsl_add_bridge(np, 1);
  136. else
  137. fsl_add_bridge(np, 0);
  138. hose = pci_find_hose_for_OF_device(np);
  139. max = min(max, hose->dma_window_base_cur +
  140. hose->dma_window_size);
  141. }
  142. }
  143. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  144. #endif
  145. mpc85xx_smp_init();
  146. #ifdef CONFIG_SWIOTLB
  147. if (memblock_end_of_DRAM() > max) {
  148. ppc_swiotlb_enable = 1;
  149. set_pci_dma_ops(&swiotlb_dma_ops);
  150. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
  151. }
  152. #endif
  153. printk("MPC85xx DS board from Freescale Semiconductor\n");
  154. }
  155. /*
  156. * Called very early, device-tree isn't unflattened
  157. */
  158. static int __init mpc8544_ds_probe(void)
  159. {
  160. unsigned long root = of_get_flat_dt_root();
  161. if (of_flat_dt_is_compatible(root, "MPC8544DS")) {
  162. #ifdef CONFIG_PCI
  163. primary_phb_addr = 0xb000;
  164. #endif
  165. return 1;
  166. }
  167. return 0;
  168. }
  169. machine_device_initcall(mpc8544_ds, mpc85xx_common_publish_devices);
  170. machine_device_initcall(mpc8572_ds, mpc85xx_common_publish_devices);
  171. machine_device_initcall(p2020_ds, mpc85xx_common_publish_devices);
  172. machine_arch_initcall(mpc8544_ds, swiotlb_setup_bus_notifier);
  173. machine_arch_initcall(mpc8572_ds, swiotlb_setup_bus_notifier);
  174. machine_arch_initcall(p2020_ds, swiotlb_setup_bus_notifier);
  175. /*
  176. * Called very early, device-tree isn't unflattened
  177. */
  178. static int __init mpc8572_ds_probe(void)
  179. {
  180. unsigned long root = of_get_flat_dt_root();
  181. if (of_flat_dt_is_compatible(root, "fsl,MPC8572DS")) {
  182. #ifdef CONFIG_PCI
  183. primary_phb_addr = 0x8000;
  184. #endif
  185. return 1;
  186. }
  187. return 0;
  188. }
  189. /*
  190. * Called very early, device-tree isn't unflattened
  191. */
  192. static int __init p2020_ds_probe(void)
  193. {
  194. unsigned long root = of_get_flat_dt_root();
  195. if (of_flat_dt_is_compatible(root, "fsl,P2020DS")) {
  196. #ifdef CONFIG_PCI
  197. primary_phb_addr = 0x9000;
  198. #endif
  199. return 1;
  200. }
  201. return 0;
  202. }
  203. define_machine(mpc8544_ds) {
  204. .name = "MPC8544 DS",
  205. .probe = mpc8544_ds_probe,
  206. .setup_arch = mpc85xx_ds_setup_arch,
  207. .init_IRQ = mpc85xx_ds_pic_init,
  208. #ifdef CONFIG_PCI
  209. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  210. #endif
  211. .get_irq = mpic_get_irq,
  212. .restart = fsl_rstcr_restart,
  213. .calibrate_decr = generic_calibrate_decr,
  214. .progress = udbg_progress,
  215. };
  216. define_machine(mpc8572_ds) {
  217. .name = "MPC8572 DS",
  218. .probe = mpc8572_ds_probe,
  219. .setup_arch = mpc85xx_ds_setup_arch,
  220. .init_IRQ = mpc85xx_ds_pic_init,
  221. #ifdef CONFIG_PCI
  222. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  223. #endif
  224. .get_irq = mpic_get_irq,
  225. .restart = fsl_rstcr_restart,
  226. .calibrate_decr = generic_calibrate_decr,
  227. .progress = udbg_progress,
  228. };
  229. define_machine(p2020_ds) {
  230. .name = "P2020 DS",
  231. .probe = p2020_ds_probe,
  232. .setup_arch = mpc85xx_ds_setup_arch,
  233. .init_IRQ = mpc85xx_ds_pic_init,
  234. #ifdef CONFIG_PCI
  235. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  236. #endif
  237. .get_irq = mpic_get_irq,
  238. .restart = fsl_rstcr_restart,
  239. .calibrate_decr = generic_calibrate_decr,
  240. .progress = udbg_progress,
  241. };