booke_interrupts.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. * Copyright 2011 Freescale Semiconductor, Inc.
  17. *
  18. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  19. */
  20. #include <asm/ppc_asm.h>
  21. #include <asm/kvm_asm.h>
  22. #include <asm/reg.h>
  23. #include <asm/mmu-44x.h>
  24. #include <asm/page.h>
  25. #include <asm/asm-offsets.h>
  26. #define VCPU_GPR(n) (VCPU_GPRS + (n * 4))
  27. /* The host stack layout: */
  28. #define HOST_R1 0 /* Implied by stwu. */
  29. #define HOST_CALLEE_LR 4
  30. #define HOST_RUN 8
  31. /* r2 is special: it holds 'current', and it made nonvolatile in the
  32. * kernel with the -ffixed-r2 gcc option. */
  33. #define HOST_R2 12
  34. #define HOST_CR 16
  35. #define HOST_NV_GPRS 20
  36. #define HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * 4))
  37. #define HOST_MIN_STACK_SIZE (HOST_NV_GPR(31) + 4)
  38. #define HOST_STACK_SIZE (((HOST_MIN_STACK_SIZE + 15) / 16) * 16) /* Align. */
  39. #define HOST_STACK_LR (HOST_STACK_SIZE + 4) /* In caller stack frame. */
  40. #define NEED_INST_MASK ((1<<BOOKE_INTERRUPT_PROGRAM) | \
  41. (1<<BOOKE_INTERRUPT_DTLB_MISS) | \
  42. (1<<BOOKE_INTERRUPT_DEBUG))
  43. #define NEED_DEAR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
  44. (1<<BOOKE_INTERRUPT_DTLB_MISS))
  45. #define NEED_ESR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
  46. (1<<BOOKE_INTERRUPT_INST_STORAGE) | \
  47. (1<<BOOKE_INTERRUPT_PROGRAM) | \
  48. (1<<BOOKE_INTERRUPT_DTLB_MISS))
  49. .macro KVM_HANDLER ivor_nr
  50. _GLOBAL(kvmppc_handler_\ivor_nr)
  51. /* Get pointer to vcpu and record exit number. */
  52. mtspr SPRN_SPRG_WSCRATCH0, r4
  53. mfspr r4, SPRN_SPRG_RVCPU
  54. stw r5, VCPU_GPR(r5)(r4)
  55. stw r6, VCPU_GPR(r6)(r4)
  56. mfctr r5
  57. lis r6, kvmppc_resume_host@h
  58. stw r5, VCPU_CTR(r4)
  59. li r5, \ivor_nr
  60. ori r6, r6, kvmppc_resume_host@l
  61. mtctr r6
  62. bctr
  63. .endm
  64. _GLOBAL(kvmppc_handlers_start)
  65. KVM_HANDLER BOOKE_INTERRUPT_CRITICAL
  66. KVM_HANDLER BOOKE_INTERRUPT_MACHINE_CHECK
  67. KVM_HANDLER BOOKE_INTERRUPT_DATA_STORAGE
  68. KVM_HANDLER BOOKE_INTERRUPT_INST_STORAGE
  69. KVM_HANDLER BOOKE_INTERRUPT_EXTERNAL
  70. KVM_HANDLER BOOKE_INTERRUPT_ALIGNMENT
  71. KVM_HANDLER BOOKE_INTERRUPT_PROGRAM
  72. KVM_HANDLER BOOKE_INTERRUPT_FP_UNAVAIL
  73. KVM_HANDLER BOOKE_INTERRUPT_SYSCALL
  74. KVM_HANDLER BOOKE_INTERRUPT_AP_UNAVAIL
  75. KVM_HANDLER BOOKE_INTERRUPT_DECREMENTER
  76. KVM_HANDLER BOOKE_INTERRUPT_FIT
  77. KVM_HANDLER BOOKE_INTERRUPT_WATCHDOG
  78. KVM_HANDLER BOOKE_INTERRUPT_DTLB_MISS
  79. KVM_HANDLER BOOKE_INTERRUPT_ITLB_MISS
  80. KVM_HANDLER BOOKE_INTERRUPT_DEBUG
  81. KVM_HANDLER BOOKE_INTERRUPT_SPE_UNAVAIL
  82. KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_DATA
  83. KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_ROUND
  84. _GLOBAL(kvmppc_handler_len)
  85. .long kvmppc_handler_1 - kvmppc_handler_0
  86. /* Registers:
  87. * SPRG_SCRATCH0: guest r4
  88. * r4: vcpu pointer
  89. * r5: KVM exit number
  90. */
  91. _GLOBAL(kvmppc_resume_host)
  92. stw r3, VCPU_GPR(r3)(r4)
  93. mfcr r3
  94. stw r3, VCPU_CR(r4)
  95. stw r7, VCPU_GPR(r7)(r4)
  96. stw r8, VCPU_GPR(r8)(r4)
  97. stw r9, VCPU_GPR(r9)(r4)
  98. li r6, 1
  99. slw r6, r6, r5
  100. #ifdef CONFIG_KVM_EXIT_TIMING
  101. /* save exit time */
  102. 1:
  103. mfspr r7, SPRN_TBRU
  104. mfspr r8, SPRN_TBRL
  105. mfspr r9, SPRN_TBRU
  106. cmpw r9, r7
  107. bne 1b
  108. stw r8, VCPU_TIMING_EXIT_TBL(r4)
  109. stw r9, VCPU_TIMING_EXIT_TBU(r4)
  110. #endif
  111. /* Save the faulting instruction and all GPRs for emulation. */
  112. andi. r7, r6, NEED_INST_MASK
  113. beq ..skip_inst_copy
  114. mfspr r9, SPRN_SRR0
  115. mfmsr r8
  116. ori r7, r8, MSR_DS
  117. mtmsr r7
  118. isync
  119. lwz r9, 0(r9)
  120. mtmsr r8
  121. isync
  122. stw r9, VCPU_LAST_INST(r4)
  123. stw r15, VCPU_GPR(r15)(r4)
  124. stw r16, VCPU_GPR(r16)(r4)
  125. stw r17, VCPU_GPR(r17)(r4)
  126. stw r18, VCPU_GPR(r18)(r4)
  127. stw r19, VCPU_GPR(r19)(r4)
  128. stw r20, VCPU_GPR(r20)(r4)
  129. stw r21, VCPU_GPR(r21)(r4)
  130. stw r22, VCPU_GPR(r22)(r4)
  131. stw r23, VCPU_GPR(r23)(r4)
  132. stw r24, VCPU_GPR(r24)(r4)
  133. stw r25, VCPU_GPR(r25)(r4)
  134. stw r26, VCPU_GPR(r26)(r4)
  135. stw r27, VCPU_GPR(r27)(r4)
  136. stw r28, VCPU_GPR(r28)(r4)
  137. stw r29, VCPU_GPR(r29)(r4)
  138. stw r30, VCPU_GPR(r30)(r4)
  139. stw r31, VCPU_GPR(r31)(r4)
  140. ..skip_inst_copy:
  141. /* Also grab DEAR and ESR before the host can clobber them. */
  142. andi. r7, r6, NEED_DEAR_MASK
  143. beq ..skip_dear
  144. mfspr r9, SPRN_DEAR
  145. stw r9, VCPU_FAULT_DEAR(r4)
  146. ..skip_dear:
  147. andi. r7, r6, NEED_ESR_MASK
  148. beq ..skip_esr
  149. mfspr r9, SPRN_ESR
  150. stw r9, VCPU_FAULT_ESR(r4)
  151. ..skip_esr:
  152. /* Save remaining volatile guest register state to vcpu. */
  153. stw r0, VCPU_GPR(r0)(r4)
  154. stw r1, VCPU_GPR(r1)(r4)
  155. stw r2, VCPU_GPR(r2)(r4)
  156. stw r10, VCPU_GPR(r10)(r4)
  157. stw r11, VCPU_GPR(r11)(r4)
  158. stw r12, VCPU_GPR(r12)(r4)
  159. stw r13, VCPU_GPR(r13)(r4)
  160. stw r14, VCPU_GPR(r14)(r4) /* We need a NV GPR below. */
  161. mflr r3
  162. stw r3, VCPU_LR(r4)
  163. mfxer r3
  164. stw r3, VCPU_XER(r4)
  165. mfspr r3, SPRN_SPRG_RSCRATCH0
  166. stw r3, VCPU_GPR(r4)(r4)
  167. mfspr r3, SPRN_SRR0
  168. stw r3, VCPU_PC(r4)
  169. /* Restore host stack pointer and PID before IVPR, since the host
  170. * exception handlers use them. */
  171. lwz r1, VCPU_HOST_STACK(r4)
  172. lwz r3, VCPU_HOST_PID(r4)
  173. mtspr SPRN_PID, r3
  174. #ifdef CONFIG_FSL_BOOKE
  175. /* we cheat and know that Linux doesn't use PID1 which is always 0 */
  176. lis r3, 0
  177. mtspr SPRN_PID1, r3
  178. #endif
  179. /* Restore host IVPR before re-enabling interrupts. We cheat and know
  180. * that Linux IVPR is always 0xc0000000. */
  181. lis r3, 0xc000
  182. mtspr SPRN_IVPR, r3
  183. /* Switch to kernel stack and jump to handler. */
  184. LOAD_REG_ADDR(r3, kvmppc_handle_exit)
  185. mtctr r3
  186. lwz r3, HOST_RUN(r1)
  187. lwz r2, HOST_R2(r1)
  188. mr r14, r4 /* Save vcpu pointer. */
  189. bctrl /* kvmppc_handle_exit() */
  190. /* Restore vcpu pointer and the nonvolatiles we used. */
  191. mr r4, r14
  192. lwz r14, VCPU_GPR(r14)(r4)
  193. /* Sometimes instruction emulation must restore complete GPR state. */
  194. andi. r5, r3, RESUME_FLAG_NV
  195. beq ..skip_nv_load
  196. lwz r15, VCPU_GPR(r15)(r4)
  197. lwz r16, VCPU_GPR(r16)(r4)
  198. lwz r17, VCPU_GPR(r17)(r4)
  199. lwz r18, VCPU_GPR(r18)(r4)
  200. lwz r19, VCPU_GPR(r19)(r4)
  201. lwz r20, VCPU_GPR(r20)(r4)
  202. lwz r21, VCPU_GPR(r21)(r4)
  203. lwz r22, VCPU_GPR(r22)(r4)
  204. lwz r23, VCPU_GPR(r23)(r4)
  205. lwz r24, VCPU_GPR(r24)(r4)
  206. lwz r25, VCPU_GPR(r25)(r4)
  207. lwz r26, VCPU_GPR(r26)(r4)
  208. lwz r27, VCPU_GPR(r27)(r4)
  209. lwz r28, VCPU_GPR(r28)(r4)
  210. lwz r29, VCPU_GPR(r29)(r4)
  211. lwz r30, VCPU_GPR(r30)(r4)
  212. lwz r31, VCPU_GPR(r31)(r4)
  213. ..skip_nv_load:
  214. /* Should we return to the guest? */
  215. andi. r5, r3, RESUME_FLAG_HOST
  216. beq lightweight_exit
  217. srawi r3, r3, 2 /* Shift -ERR back down. */
  218. heavyweight_exit:
  219. /* Not returning to guest. */
  220. #ifdef CONFIG_SPE
  221. /* save guest SPEFSCR and load host SPEFSCR */
  222. mfspr r9, SPRN_SPEFSCR
  223. stw r9, VCPU_SPEFSCR(r4)
  224. lwz r9, VCPU_HOST_SPEFSCR(r4)
  225. mtspr SPRN_SPEFSCR, r9
  226. #endif
  227. /* We already saved guest volatile register state; now save the
  228. * non-volatiles. */
  229. stw r15, VCPU_GPR(r15)(r4)
  230. stw r16, VCPU_GPR(r16)(r4)
  231. stw r17, VCPU_GPR(r17)(r4)
  232. stw r18, VCPU_GPR(r18)(r4)
  233. stw r19, VCPU_GPR(r19)(r4)
  234. stw r20, VCPU_GPR(r20)(r4)
  235. stw r21, VCPU_GPR(r21)(r4)
  236. stw r22, VCPU_GPR(r22)(r4)
  237. stw r23, VCPU_GPR(r23)(r4)
  238. stw r24, VCPU_GPR(r24)(r4)
  239. stw r25, VCPU_GPR(r25)(r4)
  240. stw r26, VCPU_GPR(r26)(r4)
  241. stw r27, VCPU_GPR(r27)(r4)
  242. stw r28, VCPU_GPR(r28)(r4)
  243. stw r29, VCPU_GPR(r29)(r4)
  244. stw r30, VCPU_GPR(r30)(r4)
  245. stw r31, VCPU_GPR(r31)(r4)
  246. /* Load host non-volatile register state from host stack. */
  247. lwz r14, HOST_NV_GPR(r14)(r1)
  248. lwz r15, HOST_NV_GPR(r15)(r1)
  249. lwz r16, HOST_NV_GPR(r16)(r1)
  250. lwz r17, HOST_NV_GPR(r17)(r1)
  251. lwz r18, HOST_NV_GPR(r18)(r1)
  252. lwz r19, HOST_NV_GPR(r19)(r1)
  253. lwz r20, HOST_NV_GPR(r20)(r1)
  254. lwz r21, HOST_NV_GPR(r21)(r1)
  255. lwz r22, HOST_NV_GPR(r22)(r1)
  256. lwz r23, HOST_NV_GPR(r23)(r1)
  257. lwz r24, HOST_NV_GPR(r24)(r1)
  258. lwz r25, HOST_NV_GPR(r25)(r1)
  259. lwz r26, HOST_NV_GPR(r26)(r1)
  260. lwz r27, HOST_NV_GPR(r27)(r1)
  261. lwz r28, HOST_NV_GPR(r28)(r1)
  262. lwz r29, HOST_NV_GPR(r29)(r1)
  263. lwz r30, HOST_NV_GPR(r30)(r1)
  264. lwz r31, HOST_NV_GPR(r31)(r1)
  265. /* Return to kvm_vcpu_run(). */
  266. lwz r4, HOST_STACK_LR(r1)
  267. lwz r5, HOST_CR(r1)
  268. addi r1, r1, HOST_STACK_SIZE
  269. mtlr r4
  270. mtcr r5
  271. /* r3 still contains the return code from kvmppc_handle_exit(). */
  272. blr
  273. /* Registers:
  274. * r3: kvm_run pointer
  275. * r4: vcpu pointer
  276. */
  277. _GLOBAL(__kvmppc_vcpu_run)
  278. stwu r1, -HOST_STACK_SIZE(r1)
  279. stw r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
  280. /* Save host state to stack. */
  281. stw r3, HOST_RUN(r1)
  282. mflr r3
  283. stw r3, HOST_STACK_LR(r1)
  284. mfcr r5
  285. stw r5, HOST_CR(r1)
  286. /* Save host non-volatile register state to stack. */
  287. stw r14, HOST_NV_GPR(r14)(r1)
  288. stw r15, HOST_NV_GPR(r15)(r1)
  289. stw r16, HOST_NV_GPR(r16)(r1)
  290. stw r17, HOST_NV_GPR(r17)(r1)
  291. stw r18, HOST_NV_GPR(r18)(r1)
  292. stw r19, HOST_NV_GPR(r19)(r1)
  293. stw r20, HOST_NV_GPR(r20)(r1)
  294. stw r21, HOST_NV_GPR(r21)(r1)
  295. stw r22, HOST_NV_GPR(r22)(r1)
  296. stw r23, HOST_NV_GPR(r23)(r1)
  297. stw r24, HOST_NV_GPR(r24)(r1)
  298. stw r25, HOST_NV_GPR(r25)(r1)
  299. stw r26, HOST_NV_GPR(r26)(r1)
  300. stw r27, HOST_NV_GPR(r27)(r1)
  301. stw r28, HOST_NV_GPR(r28)(r1)
  302. stw r29, HOST_NV_GPR(r29)(r1)
  303. stw r30, HOST_NV_GPR(r30)(r1)
  304. stw r31, HOST_NV_GPR(r31)(r1)
  305. /* Load guest non-volatiles. */
  306. lwz r14, VCPU_GPR(r14)(r4)
  307. lwz r15, VCPU_GPR(r15)(r4)
  308. lwz r16, VCPU_GPR(r16)(r4)
  309. lwz r17, VCPU_GPR(r17)(r4)
  310. lwz r18, VCPU_GPR(r18)(r4)
  311. lwz r19, VCPU_GPR(r19)(r4)
  312. lwz r20, VCPU_GPR(r20)(r4)
  313. lwz r21, VCPU_GPR(r21)(r4)
  314. lwz r22, VCPU_GPR(r22)(r4)
  315. lwz r23, VCPU_GPR(r23)(r4)
  316. lwz r24, VCPU_GPR(r24)(r4)
  317. lwz r25, VCPU_GPR(r25)(r4)
  318. lwz r26, VCPU_GPR(r26)(r4)
  319. lwz r27, VCPU_GPR(r27)(r4)
  320. lwz r28, VCPU_GPR(r28)(r4)
  321. lwz r29, VCPU_GPR(r29)(r4)
  322. lwz r30, VCPU_GPR(r30)(r4)
  323. lwz r31, VCPU_GPR(r31)(r4)
  324. #ifdef CONFIG_SPE
  325. /* save host SPEFSCR and load guest SPEFSCR */
  326. mfspr r3, SPRN_SPEFSCR
  327. stw r3, VCPU_HOST_SPEFSCR(r4)
  328. lwz r3, VCPU_SPEFSCR(r4)
  329. mtspr SPRN_SPEFSCR, r3
  330. #endif
  331. lightweight_exit:
  332. stw r2, HOST_R2(r1)
  333. mfspr r3, SPRN_PID
  334. stw r3, VCPU_HOST_PID(r4)
  335. lwz r3, VCPU_SHADOW_PID(r4)
  336. mtspr SPRN_PID, r3
  337. #ifdef CONFIG_FSL_BOOKE
  338. lwz r3, VCPU_SHADOW_PID1(r4)
  339. mtspr SPRN_PID1, r3
  340. #endif
  341. #ifdef CONFIG_44x
  342. iccci 0, 0 /* XXX hack */
  343. #endif
  344. /* Load some guest volatiles. */
  345. lwz r0, VCPU_GPR(r0)(r4)
  346. lwz r2, VCPU_GPR(r2)(r4)
  347. lwz r9, VCPU_GPR(r9)(r4)
  348. lwz r10, VCPU_GPR(r10)(r4)
  349. lwz r11, VCPU_GPR(r11)(r4)
  350. lwz r12, VCPU_GPR(r12)(r4)
  351. lwz r13, VCPU_GPR(r13)(r4)
  352. lwz r3, VCPU_LR(r4)
  353. mtlr r3
  354. lwz r3, VCPU_XER(r4)
  355. mtxer r3
  356. /* Switch the IVPR. XXX If we take a TLB miss after this we're screwed,
  357. * so how do we make sure vcpu won't fault? */
  358. lis r8, kvmppc_booke_handlers@ha
  359. lwz r8, kvmppc_booke_handlers@l(r8)
  360. mtspr SPRN_IVPR, r8
  361. /* Save vcpu pointer for the exception handlers. */
  362. mtspr SPRN_SPRG_WVCPU, r4
  363. lwz r5, VCPU_SHARED(r4)
  364. /* Can't switch the stack pointer until after IVPR is switched,
  365. * because host interrupt handlers would get confused. */
  366. lwz r1, VCPU_GPR(r1)(r4)
  367. /*
  368. * Host interrupt handlers may have clobbered these
  369. * guest-readable SPRGs, or the guest kernel may have
  370. * written directly to the shared area, so we
  371. * need to reload them here with the guest's values.
  372. */
  373. lwz r3, VCPU_SHARED_SPRG4(r5)
  374. mtspr SPRN_SPRG4W, r3
  375. lwz r3, VCPU_SHARED_SPRG5(r5)
  376. mtspr SPRN_SPRG5W, r3
  377. lwz r3, VCPU_SHARED_SPRG6(r5)
  378. mtspr SPRN_SPRG6W, r3
  379. lwz r3, VCPU_SHARED_SPRG7(r5)
  380. mtspr SPRN_SPRG7W, r3
  381. #ifdef CONFIG_KVM_EXIT_TIMING
  382. /* save enter time */
  383. 1:
  384. mfspr r6, SPRN_TBRU
  385. mfspr r7, SPRN_TBRL
  386. mfspr r8, SPRN_TBRU
  387. cmpw r8, r6
  388. bne 1b
  389. stw r7, VCPU_TIMING_LAST_ENTER_TBL(r4)
  390. stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
  391. #endif
  392. /* Finish loading guest volatiles and jump to guest. */
  393. lwz r3, VCPU_CTR(r4)
  394. lwz r5, VCPU_CR(r4)
  395. lwz r6, VCPU_PC(r4)
  396. lwz r7, VCPU_SHADOW_MSR(r4)
  397. mtctr r3
  398. mtcr r5
  399. mtsrr0 r6
  400. mtsrr1 r7
  401. lwz r5, VCPU_GPR(r5)(r4)
  402. lwz r6, VCPU_GPR(r6)(r4)
  403. lwz r7, VCPU_GPR(r7)(r4)
  404. lwz r8, VCPU_GPR(r8)(r4)
  405. /* Clear any debug events which occurred since we disabled MSR[DE].
  406. * XXX This gives us a 3-instruction window in which a breakpoint
  407. * intended for guest context could fire in the host instead. */
  408. lis r3, 0xffff
  409. ori r3, r3, 0xffff
  410. mtspr SPRN_DBSR, r3
  411. lwz r3, VCPU_GPR(r3)(r4)
  412. lwz r4, VCPU_GPR(r4)(r4)
  413. rfi
  414. #ifdef CONFIG_SPE
  415. _GLOBAL(kvmppc_save_guest_spe)
  416. cmpi 0,r3,0
  417. beqlr-
  418. SAVE_32EVRS(0, r4, r3, VCPU_EVR)
  419. evxor evr6, evr6, evr6
  420. evmwumiaa evr6, evr6, evr6
  421. li r4,VCPU_ACC
  422. evstddx evr6, r4, r3 /* save acc */
  423. blr
  424. _GLOBAL(kvmppc_load_guest_spe)
  425. cmpi 0,r3,0
  426. beqlr-
  427. li r4,VCPU_ACC
  428. evlddx evr6,r4,r3
  429. evmra evr6,evr6 /* load acc */
  430. REST_32EVRS(0, r4, r3, VCPU_EVR)
  431. blr
  432. #endif