loongson2_clock.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * Copyright (C) 2006 - 2008 Lemote Inc. & Insititute of Computing Technology
  3. * Author: Yanhua, yanh@lemote.com
  4. *
  5. * This file is subject to the terms and conditions of the GNU General Public
  6. * License. See the file "COPYING" in the main directory of this archive
  7. * for more details.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/cpufreq.h>
  11. #include <linux/platform_device.h>
  12. #include <asm/clock.h>
  13. #include <loongson.h>
  14. static LIST_HEAD(clock_list);
  15. static DEFINE_SPINLOCK(clock_lock);
  16. static DEFINE_MUTEX(clock_list_sem);
  17. /* Minimum CLK support */
  18. enum {
  19. DC_ZERO, DC_25PT = 2, DC_37PT, DC_50PT, DC_62PT, DC_75PT,
  20. DC_87PT, DC_DISABLE, DC_RESV
  21. };
  22. struct cpufreq_frequency_table loongson2_clockmod_table[] = {
  23. {DC_RESV, CPUFREQ_ENTRY_INVALID},
  24. {DC_ZERO, CPUFREQ_ENTRY_INVALID},
  25. {DC_25PT, 0},
  26. {DC_37PT, 0},
  27. {DC_50PT, 0},
  28. {DC_62PT, 0},
  29. {DC_75PT, 0},
  30. {DC_87PT, 0},
  31. {DC_DISABLE, 0},
  32. {DC_RESV, CPUFREQ_TABLE_END},
  33. };
  34. EXPORT_SYMBOL_GPL(loongson2_clockmod_table);
  35. static struct clk cpu_clk = {
  36. .name = "cpu_clk",
  37. .flags = CLK_ALWAYS_ENABLED | CLK_RATE_PROPAGATES,
  38. .rate = 800000000,
  39. };
  40. struct clk *clk_get(struct device *dev, const char *id)
  41. {
  42. return &cpu_clk;
  43. }
  44. EXPORT_SYMBOL(clk_get);
  45. static void propagate_rate(struct clk *clk)
  46. {
  47. struct clk *clkp;
  48. list_for_each_entry(clkp, &clock_list, node) {
  49. if (likely(clkp->parent != clk))
  50. continue;
  51. if (likely(clkp->ops && clkp->ops->recalc))
  52. clkp->ops->recalc(clkp);
  53. if (unlikely(clkp->flags & CLK_RATE_PROPAGATES))
  54. propagate_rate(clkp);
  55. }
  56. }
  57. int clk_enable(struct clk *clk)
  58. {
  59. return 0;
  60. }
  61. EXPORT_SYMBOL(clk_enable);
  62. void clk_disable(struct clk *clk)
  63. {
  64. }
  65. EXPORT_SYMBOL(clk_disable);
  66. unsigned long clk_get_rate(struct clk *clk)
  67. {
  68. return (unsigned long)clk->rate;
  69. }
  70. EXPORT_SYMBOL(clk_get_rate);
  71. void clk_put(struct clk *clk)
  72. {
  73. }
  74. EXPORT_SYMBOL(clk_put);
  75. int clk_set_rate(struct clk *clk, unsigned long rate)
  76. {
  77. return clk_set_rate_ex(clk, rate, 0);
  78. }
  79. EXPORT_SYMBOL_GPL(clk_set_rate);
  80. int clk_set_rate_ex(struct clk *clk, unsigned long rate, int algo_id)
  81. {
  82. int ret = 0;
  83. int regval;
  84. int i;
  85. if (likely(clk->ops && clk->ops->set_rate)) {
  86. unsigned long flags;
  87. spin_lock_irqsave(&clock_lock, flags);
  88. ret = clk->ops->set_rate(clk, rate, algo_id);
  89. spin_unlock_irqrestore(&clock_lock, flags);
  90. }
  91. if (unlikely(clk->flags & CLK_RATE_PROPAGATES))
  92. propagate_rate(clk);
  93. for (i = 0; loongson2_clockmod_table[i].frequency != CPUFREQ_TABLE_END;
  94. i++) {
  95. if (loongson2_clockmod_table[i].frequency ==
  96. CPUFREQ_ENTRY_INVALID)
  97. continue;
  98. if (rate == loongson2_clockmod_table[i].frequency)
  99. break;
  100. }
  101. if (rate != loongson2_clockmod_table[i].frequency)
  102. return -ENOTSUPP;
  103. clk->rate = rate;
  104. regval = LOONGSON_CHIPCFG0;
  105. regval = (regval & ~0x7) | (loongson2_clockmod_table[i].index - 1);
  106. LOONGSON_CHIPCFG0 = regval;
  107. return ret;
  108. }
  109. EXPORT_SYMBOL_GPL(clk_set_rate_ex);
  110. long clk_round_rate(struct clk *clk, unsigned long rate)
  111. {
  112. if (likely(clk->ops && clk->ops->round_rate)) {
  113. unsigned long flags, rounded;
  114. spin_lock_irqsave(&clock_lock, flags);
  115. rounded = clk->ops->round_rate(clk, rate);
  116. spin_unlock_irqrestore(&clock_lock, flags);
  117. return rounded;
  118. }
  119. return rate;
  120. }
  121. EXPORT_SYMBOL_GPL(clk_round_rate);
  122. /*
  123. * This is the simple version of Loongson-2 wait, Maybe we need do this in
  124. * interrupt disabled content
  125. */
  126. DEFINE_SPINLOCK(loongson2_wait_lock);
  127. void loongson2_cpu_wait(void)
  128. {
  129. u32 cpu_freq;
  130. unsigned long flags;
  131. spin_lock_irqsave(&loongson2_wait_lock, flags);
  132. cpu_freq = LOONGSON_CHIPCFG0;
  133. LOONGSON_CHIPCFG0 &= ~0x7; /* Put CPU into wait mode */
  134. LOONGSON_CHIPCFG0 = cpu_freq; /* Restore CPU state */
  135. spin_unlock_irqrestore(&loongson2_wait_lock, flags);
  136. }
  137. EXPORT_SYMBOL_GPL(loongson2_cpu_wait);
  138. MODULE_AUTHOR("Yanhua <yanh@lemote.com>");
  139. MODULE_DESCRIPTION("cpufreq driver for Loongson 2F");
  140. MODULE_LICENSE("GPL");