sdrc.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. #ifndef ____ASM_ARCH_SDRC_H
  2. #define ____ASM_ARCH_SDRC_H
  3. /*
  4. * OMAP2/3 SDRC/SMS register definitions
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Tony Lindgren
  10. * Paul Walmsley
  11. * Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
  18. #define SDRC_SYSCONFIG 0x010
  19. #define SDRC_CS_CFG 0x040
  20. #define SDRC_SHARING 0x044
  21. #define SDRC_ERR_TYPE 0x04C
  22. #define SDRC_DLLA_CTRL 0x060
  23. #define SDRC_DLLA_STATUS 0x064
  24. #define SDRC_DLLB_CTRL 0x068
  25. #define SDRC_DLLB_STATUS 0x06C
  26. #define SDRC_POWER 0x070
  27. #define SDRC_MCFG_0 0x080
  28. #define SDRC_MR_0 0x084
  29. #define SDRC_EMR2_0 0x08c
  30. #define SDRC_ACTIM_CTRL_A_0 0x09c
  31. #define SDRC_ACTIM_CTRL_B_0 0x0a0
  32. #define SDRC_RFR_CTRL_0 0x0a4
  33. #define SDRC_MANUAL_0 0x0a8
  34. #define SDRC_MCFG_1 0x0B0
  35. #define SDRC_MR_1 0x0B4
  36. #define SDRC_EMR2_1 0x0BC
  37. #define SDRC_ACTIM_CTRL_A_1 0x0C4
  38. #define SDRC_ACTIM_CTRL_B_1 0x0C8
  39. #define SDRC_RFR_CTRL_1 0x0D4
  40. #define SDRC_MANUAL_1 0x0D8
  41. #define SDRC_POWER_AUTOCOUNT_SHIFT 8
  42. #define SDRC_POWER_AUTOCOUNT_MASK (0xffff << SDRC_POWER_AUTOCOUNT_SHIFT)
  43. #define SDRC_POWER_CLKCTRL_SHIFT 4
  44. #define SDRC_POWER_CLKCTRL_MASK (0x3 << SDRC_POWER_CLKCTRL_SHIFT)
  45. #define SDRC_SELF_REFRESH_ON_AUTOCOUNT (0x2 << SDRC_POWER_CLKCTRL_SHIFT)
  46. /*
  47. * These values represent the number of memory clock cycles between
  48. * autorefresh initiation. They assume 1 refresh per 64 ms (JEDEC), 8192
  49. * rows per device, and include a subtraction of a 50 cycle window in the
  50. * event that the autorefresh command is delayed due to other SDRC activity.
  51. * The '| 1' sets the ARE field to send one autorefresh when the autorefresh
  52. * counter reaches 0.
  53. *
  54. * These represent optimal values for common parts, it won't work for all.
  55. * As long as you scale down, most parameters are still work, they just
  56. * become sub-optimal. The RFR value goes in the opposite direction. If you
  57. * don't adjust it down as your clock period increases the refresh interval
  58. * will not be met. Setting all parameters for complete worst case may work,
  59. * but may cut memory performance by 2x. Due to errata the DLLs need to be
  60. * unlocked and their value needs run time calibration. A dynamic call is
  61. * need for that as no single right value exists acorss production samples.
  62. *
  63. * Only the FULL speed values are given. Current code is such that rate
  64. * changes must be made at DPLLoutx2. The actual value adjustment for low
  65. * frequency operation will be handled by omap_set_performance()
  66. *
  67. * By having the boot loader boot up in the fastest L4 speed available likely
  68. * will result in something which you can switch between.
  69. */
  70. #define SDRC_RFR_CTRL_165MHz (0x00044c00 | 1)
  71. #define SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
  72. #define SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
  73. #define SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
  74. #define SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
  75. /*
  76. * SMS register access
  77. */
  78. #define OMAP242X_SMS_REGADDR(reg) \
  79. (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE + reg)
  80. #define OMAP243X_SMS_REGADDR(reg) \
  81. (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE + reg)
  82. #define OMAP343X_SMS_REGADDR(reg) \
  83. (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE + reg)
  84. /* SMS register offsets - read/write with sms_{read,write}_reg() */
  85. #define SMS_SYSCONFIG 0x010
  86. #define SMS_ROT_CONTROL(context) (0x180 + 0x10 * context)
  87. #define SMS_ROT_SIZE(context) (0x184 + 0x10 * context)
  88. #define SMS_ROT_PHYSICAL_BA(context) (0x188 + 0x10 * context)
  89. /* REVISIT: fill in other SMS registers here */
  90. #ifndef __ASSEMBLER__
  91. /**
  92. * struct omap_sdrc_params - SDRC parameters for a given SDRC clock rate
  93. * @rate: SDRC clock rate (in Hz)
  94. * @actim_ctrla: Value to program to SDRC_ACTIM_CTRLA for this rate
  95. * @actim_ctrlb: Value to program to SDRC_ACTIM_CTRLB for this rate
  96. * @rfr_ctrl: Value to program to SDRC_RFR_CTRL for this rate
  97. * @mr: Value to program to SDRC_MR for this rate
  98. *
  99. * This structure holds a pre-computed set of register values for the
  100. * SDRC for a given SDRC clock rate and SDRAM chip. These are
  101. * intended to be pre-computed and specified in an array in the board-*.c
  102. * files. The structure is keyed off the 'rate' field.
  103. */
  104. struct omap_sdrc_params {
  105. unsigned long rate;
  106. u32 actim_ctrla;
  107. u32 actim_ctrlb;
  108. u32 rfr_ctrl;
  109. u32 mr;
  110. };
  111. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  112. void omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  113. struct omap_sdrc_params *sdrc_cs1);
  114. #else
  115. static inline void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  116. struct omap_sdrc_params *sdrc_cs1) {};
  117. #endif
  118. int omap2_sdrc_get_params(unsigned long r,
  119. struct omap_sdrc_params **sdrc_cs0,
  120. struct omap_sdrc_params **sdrc_cs1);
  121. void omap2_sms_save_context(void);
  122. void omap2_sms_restore_context(void);
  123. void omap2_sms_write_rot_control(u32 val, unsigned ctx);
  124. void omap2_sms_write_rot_size(u32 val, unsigned ctx);
  125. void omap2_sms_write_rot_physical_ba(u32 val, unsigned ctx);
  126. #ifdef CONFIG_ARCH_OMAP2
  127. struct memory_timings {
  128. u32 m_type; /* ddr = 1, sdr = 0 */
  129. u32 dll_mode; /* use lock mode = 1, unlock mode = 0 */
  130. u32 slow_dll_ctrl; /* unlock mode, dll value for slow speed */
  131. u32 fast_dll_ctrl; /* unlock mode, dll value for fast speed */
  132. u32 base_cs; /* base chip select to use for calculations */
  133. };
  134. extern void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode);
  135. struct omap_sdrc_params *rx51_get_sdram_timings(void);
  136. u32 omap2xxx_sdrc_dll_is_unlocked(void);
  137. u32 omap2xxx_sdrc_reprogram(u32 level, u32 force);
  138. #endif /* CONFIG_ARCH_OMAP2 */
  139. #endif /* __ASSEMBLER__ */
  140. #endif