hardware.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*
  2. * arch/arm/plat-omap/include/mach/hardware.h
  3. *
  4. * Hardware definitions for TI OMAP processors and boards
  5. *
  6. * NOTE: Please put device driver specific defines into a separate header
  7. * file for each driver.
  8. *
  9. * Copyright (C) 2001 RidgeRun, Inc.
  10. * Author: RidgeRun, Inc. Greg Lonnon <glonnon@ridgerun.com>
  11. *
  12. * Reorganized for Linux-2.6 by Tony Lindgren <tony@atomide.com>
  13. * and Dirk Behme <dirk.behme@de.bosch.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  21. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  22. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  23. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  25. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  26. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  29. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * You should have received a copy of the GNU General Public License along
  32. * with this program; if not, write to the Free Software Foundation, Inc.,
  33. * 675 Mass Ave, Cambridge, MA 02139, USA.
  34. */
  35. #ifndef __ASM_ARCH_OMAP_HARDWARE_H
  36. #define __ASM_ARCH_OMAP_HARDWARE_H
  37. #include <asm/sizes.h>
  38. #ifndef __ASSEMBLER__
  39. #include <asm/types.h>
  40. #include <plat/cpu.h>
  41. #endif
  42. #include <plat/serial.h>
  43. /*
  44. * ---------------------------------------------------------------------------
  45. * Common definitions for all OMAP processors
  46. * NOTE: Put all processor or board specific parts to the special header
  47. * files.
  48. * ---------------------------------------------------------------------------
  49. */
  50. /*
  51. * ----------------------------------------------------------------------------
  52. * Timers
  53. * ----------------------------------------------------------------------------
  54. */
  55. #define OMAP_MPU_TIMER1_BASE (0xfffec500)
  56. #define OMAP_MPU_TIMER2_BASE (0xfffec600)
  57. #define OMAP_MPU_TIMER3_BASE (0xfffec700)
  58. #define MPU_TIMER_FREE (1 << 6)
  59. #define MPU_TIMER_CLOCK_ENABLE (1 << 5)
  60. #define MPU_TIMER_AR (1 << 1)
  61. #define MPU_TIMER_ST (1 << 0)
  62. /*
  63. * ----------------------------------------------------------------------------
  64. * Clocks
  65. * ----------------------------------------------------------------------------
  66. */
  67. #define CLKGEN_REG_BASE (0xfffece00)
  68. #define ARM_CKCTL (CLKGEN_REG_BASE + 0x0)
  69. #define ARM_IDLECT1 (CLKGEN_REG_BASE + 0x4)
  70. #define ARM_IDLECT2 (CLKGEN_REG_BASE + 0x8)
  71. #define ARM_EWUPCT (CLKGEN_REG_BASE + 0xC)
  72. #define ARM_RSTCT1 (CLKGEN_REG_BASE + 0x10)
  73. #define ARM_RSTCT2 (CLKGEN_REG_BASE + 0x14)
  74. #define ARM_SYSST (CLKGEN_REG_BASE + 0x18)
  75. #define ARM_IDLECT3 (CLKGEN_REG_BASE + 0x24)
  76. #define CK_RATEF 1
  77. #define CK_IDLEF 2
  78. #define CK_ENABLEF 4
  79. #define CK_SELECTF 8
  80. #define SETARM_IDLE_SHIFT
  81. /* DPLL control registers */
  82. #define DPLL_CTL (0xfffecf00)
  83. /* DSP clock control. Must use __raw_readw() and __raw_writew() with these */
  84. #define DSP_CONFIG_REG_BASE IOMEM(0xe1008000)
  85. #define DSP_CKCTL (DSP_CONFIG_REG_BASE + 0x0)
  86. #define DSP_IDLECT1 (DSP_CONFIG_REG_BASE + 0x4)
  87. #define DSP_IDLECT2 (DSP_CONFIG_REG_BASE + 0x8)
  88. #define DSP_RSTCT2 (DSP_CONFIG_REG_BASE + 0x14)
  89. /*
  90. * ---------------------------------------------------------------------------
  91. * UPLD
  92. * ---------------------------------------------------------------------------
  93. */
  94. #define ULPD_REG_BASE (0xfffe0800)
  95. #define ULPD_IT_STATUS (ULPD_REG_BASE + 0x14)
  96. #define ULPD_SETUP_ANALOG_CELL_3 (ULPD_REG_BASE + 0x24)
  97. #define ULPD_CLOCK_CTRL (ULPD_REG_BASE + 0x30)
  98. # define DIS_USB_PVCI_CLK (1 << 5) /* no USB/FAC synch */
  99. # define USB_MCLK_EN (1 << 4) /* enable W4_USB_CLKO */
  100. #define ULPD_SOFT_REQ (ULPD_REG_BASE + 0x34)
  101. # define SOFT_UDC_REQ (1 << 4)
  102. # define SOFT_USB_CLK_REQ (1 << 3)
  103. # define SOFT_DPLL_REQ (1 << 0)
  104. #define ULPD_DPLL_CTRL (ULPD_REG_BASE + 0x3c)
  105. #define ULPD_STATUS_REQ (ULPD_REG_BASE + 0x40)
  106. #define ULPD_APLL_CTRL (ULPD_REG_BASE + 0x4c)
  107. #define ULPD_POWER_CTRL (ULPD_REG_BASE + 0x50)
  108. #define ULPD_SOFT_DISABLE_REQ_REG (ULPD_REG_BASE + 0x68)
  109. # define DIS_MMC2_DPLL_REQ (1 << 11)
  110. # define DIS_MMC1_DPLL_REQ (1 << 10)
  111. # define DIS_UART3_DPLL_REQ (1 << 9)
  112. # define DIS_UART2_DPLL_REQ (1 << 8)
  113. # define DIS_UART1_DPLL_REQ (1 << 7)
  114. # define DIS_USB_HOST_DPLL_REQ (1 << 6)
  115. #define ULPD_SDW_CLK_DIV_CTRL_SEL (ULPD_REG_BASE + 0x74)
  116. #define ULPD_CAM_CLK_CTRL (ULPD_REG_BASE + 0x7c)
  117. /*
  118. * ---------------------------------------------------------------------------
  119. * Watchdog timer
  120. * ---------------------------------------------------------------------------
  121. */
  122. /* Watchdog timer within the OMAP3.2 gigacell */
  123. #define OMAP_MPU_WATCHDOG_BASE (0xfffec800)
  124. #define OMAP_WDT_TIMER (OMAP_MPU_WATCHDOG_BASE + 0x0)
  125. #define OMAP_WDT_LOAD_TIM (OMAP_MPU_WATCHDOG_BASE + 0x4)
  126. #define OMAP_WDT_READ_TIM (OMAP_MPU_WATCHDOG_BASE + 0x4)
  127. #define OMAP_WDT_TIMER_MODE (OMAP_MPU_WATCHDOG_BASE + 0x8)
  128. /*
  129. * ---------------------------------------------------------------------------
  130. * Interrupts
  131. * ---------------------------------------------------------------------------
  132. */
  133. #ifdef CONFIG_ARCH_OMAP1
  134. /*
  135. * XXX: These probably want to be moved to arch/arm/mach-omap/omap1/irq.c
  136. * or something similar.. -- PFM.
  137. */
  138. #define OMAP_IH1_BASE 0xfffecb00
  139. #define OMAP_IH2_BASE 0xfffe0000
  140. #define OMAP_IH1_ITR (OMAP_IH1_BASE + 0x00)
  141. #define OMAP_IH1_MIR (OMAP_IH1_BASE + 0x04)
  142. #define OMAP_IH1_SIR_IRQ (OMAP_IH1_BASE + 0x10)
  143. #define OMAP_IH1_SIR_FIQ (OMAP_IH1_BASE + 0x14)
  144. #define OMAP_IH1_CONTROL (OMAP_IH1_BASE + 0x18)
  145. #define OMAP_IH1_ILR0 (OMAP_IH1_BASE + 0x1c)
  146. #define OMAP_IH1_ISR (OMAP_IH1_BASE + 0x9c)
  147. #define OMAP_IH2_ITR (OMAP_IH2_BASE + 0x00)
  148. #define OMAP_IH2_MIR (OMAP_IH2_BASE + 0x04)
  149. #define OMAP_IH2_SIR_IRQ (OMAP_IH2_BASE + 0x10)
  150. #define OMAP_IH2_SIR_FIQ (OMAP_IH2_BASE + 0x14)
  151. #define OMAP_IH2_CONTROL (OMAP_IH2_BASE + 0x18)
  152. #define OMAP_IH2_ILR0 (OMAP_IH2_BASE + 0x1c)
  153. #define OMAP_IH2_ISR (OMAP_IH2_BASE + 0x9c)
  154. #define IRQ_ITR_REG_OFFSET 0x00
  155. #define IRQ_MIR_REG_OFFSET 0x04
  156. #define IRQ_SIR_IRQ_REG_OFFSET 0x10
  157. #define IRQ_SIR_FIQ_REG_OFFSET 0x14
  158. #define IRQ_CONTROL_REG_OFFSET 0x18
  159. #define IRQ_ISR_REG_OFFSET 0x9c
  160. #define IRQ_ILR0_REG_OFFSET 0x1c
  161. #define IRQ_GMR_REG_OFFSET 0xa0
  162. #endif
  163. /*
  164. * ----------------------------------------------------------------------------
  165. * System control registers
  166. * ----------------------------------------------------------------------------
  167. */
  168. #define MOD_CONF_CTRL_0 0xfffe1080
  169. #define MOD_CONF_CTRL_1 0xfffe1110
  170. /*
  171. * ----------------------------------------------------------------------------
  172. * Pin multiplexing registers
  173. * ----------------------------------------------------------------------------
  174. */
  175. #define FUNC_MUX_CTRL_0 0xfffe1000
  176. #define FUNC_MUX_CTRL_1 0xfffe1004
  177. #define FUNC_MUX_CTRL_2 0xfffe1008
  178. #define COMP_MODE_CTRL_0 0xfffe100c
  179. #define FUNC_MUX_CTRL_3 0xfffe1010
  180. #define FUNC_MUX_CTRL_4 0xfffe1014
  181. #define FUNC_MUX_CTRL_5 0xfffe1018
  182. #define FUNC_MUX_CTRL_6 0xfffe101C
  183. #define FUNC_MUX_CTRL_7 0xfffe1020
  184. #define FUNC_MUX_CTRL_8 0xfffe1024
  185. #define FUNC_MUX_CTRL_9 0xfffe1028
  186. #define FUNC_MUX_CTRL_A 0xfffe102C
  187. #define FUNC_MUX_CTRL_B 0xfffe1030
  188. #define FUNC_MUX_CTRL_C 0xfffe1034
  189. #define FUNC_MUX_CTRL_D 0xfffe1038
  190. #define PULL_DWN_CTRL_0 0xfffe1040
  191. #define PULL_DWN_CTRL_1 0xfffe1044
  192. #define PULL_DWN_CTRL_2 0xfffe1048
  193. #define PULL_DWN_CTRL_3 0xfffe104c
  194. #define PULL_DWN_CTRL_4 0xfffe10ac
  195. /* OMAP-1610 specific multiplexing registers */
  196. #define FUNC_MUX_CTRL_E 0xfffe1090
  197. #define FUNC_MUX_CTRL_F 0xfffe1094
  198. #define FUNC_MUX_CTRL_10 0xfffe1098
  199. #define FUNC_MUX_CTRL_11 0xfffe109c
  200. #define FUNC_MUX_CTRL_12 0xfffe10a0
  201. #define PU_PD_SEL_0 0xfffe10b4
  202. #define PU_PD_SEL_1 0xfffe10b8
  203. #define PU_PD_SEL_2 0xfffe10bc
  204. #define PU_PD_SEL_3 0xfffe10c0
  205. #define PU_PD_SEL_4 0xfffe10c4
  206. /* Timer32K for 1610 and 1710*/
  207. #define OMAP_TIMER32K_BASE 0xFFFBC400
  208. /*
  209. * ---------------------------------------------------------------------------
  210. * TIPB bus interface
  211. * ---------------------------------------------------------------------------
  212. */
  213. #define TIPB_PUBLIC_CNTL_BASE 0xfffed300
  214. #define MPU_PUBLIC_TIPB_CNTL (TIPB_PUBLIC_CNTL_BASE + 0x8)
  215. #define TIPB_PRIVATE_CNTL_BASE 0xfffeca00
  216. #define MPU_PRIVATE_TIPB_CNTL (TIPB_PRIVATE_CNTL_BASE + 0x8)
  217. /*
  218. * ----------------------------------------------------------------------------
  219. * MPUI interface
  220. * ----------------------------------------------------------------------------
  221. */
  222. #define MPUI_BASE (0xfffec900)
  223. #define MPUI_CTRL (MPUI_BASE + 0x0)
  224. #define MPUI_DEBUG_ADDR (MPUI_BASE + 0x4)
  225. #define MPUI_DEBUG_DATA (MPUI_BASE + 0x8)
  226. #define MPUI_DEBUG_FLAG (MPUI_BASE + 0xc)
  227. #define MPUI_STATUS_REG (MPUI_BASE + 0x10)
  228. #define MPUI_DSP_STATUS (MPUI_BASE + 0x14)
  229. #define MPUI_DSP_BOOT_CONFIG (MPUI_BASE + 0x18)
  230. #define MPUI_DSP_API_CONFIG (MPUI_BASE + 0x1c)
  231. /*
  232. * ----------------------------------------------------------------------------
  233. * LED Pulse Generator
  234. * ----------------------------------------------------------------------------
  235. */
  236. #define OMAP_LPG1_BASE 0xfffbd000
  237. #define OMAP_LPG2_BASE 0xfffbd800
  238. #define OMAP_LPG1_LCR (OMAP_LPG1_BASE + 0x00)
  239. #define OMAP_LPG1_PMR (OMAP_LPG1_BASE + 0x04)
  240. #define OMAP_LPG2_LCR (OMAP_LPG2_BASE + 0x00)
  241. #define OMAP_LPG2_PMR (OMAP_LPG2_BASE + 0x04)
  242. /*
  243. * ----------------------------------------------------------------------------
  244. * Pulse-Width Light
  245. * ----------------------------------------------------------------------------
  246. */
  247. #define OMAP_PWL_BASE 0xfffb5800
  248. #define OMAP_PWL_ENABLE (OMAP_PWL_BASE + 0x00)
  249. #define OMAP_PWL_CLK_ENABLE (OMAP_PWL_BASE + 0x04)
  250. /*
  251. * ---------------------------------------------------------------------------
  252. * Processor specific defines
  253. * ---------------------------------------------------------------------------
  254. */
  255. #include <plat/omap7xx.h>
  256. #include <plat/omap1510.h>
  257. #include <plat/omap16xx.h>
  258. #include <plat/omap24xx.h>
  259. #include <plat/omap34xx.h>
  260. #include <plat/omap44xx.h>
  261. #include <plat/ti81xx.h>
  262. #include <plat/am33xx.h>
  263. #endif /* __ASM_ARCH_OMAP_HARDWARE_H */