pm.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /* linux/arch/arm/plat-s3c64xx/pm.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX CPU PM support.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/suspend.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/io.h>
  18. #include <linux/gpio.h>
  19. #include <linux/pm_domain.h>
  20. #include <mach/map.h>
  21. #include <mach/irqs.h>
  22. #include <plat/devs.h>
  23. #include <plat/pm.h>
  24. #include <plat/wakeup-mask.h>
  25. #include <mach/regs-sys.h>
  26. #include <mach/regs-gpio.h>
  27. #include <mach/regs-clock.h>
  28. #include <mach/regs-syscon-power.h>
  29. #include <mach/regs-gpio-memport.h>
  30. #include <mach/regs-modem.h>
  31. struct s3c64xx_pm_domain {
  32. char *const name;
  33. u32 ena;
  34. u32 pwr_stat;
  35. struct generic_pm_domain pd;
  36. };
  37. static int s3c64xx_pd_off(struct generic_pm_domain *domain)
  38. {
  39. struct s3c64xx_pm_domain *pd;
  40. u32 val;
  41. pd = container_of(domain, struct s3c64xx_pm_domain, pd);
  42. val = __raw_readl(S3C64XX_NORMAL_CFG);
  43. val &= ~(pd->ena);
  44. __raw_writel(val, S3C64XX_NORMAL_CFG);
  45. return 0;
  46. }
  47. static int s3c64xx_pd_on(struct generic_pm_domain *domain)
  48. {
  49. struct s3c64xx_pm_domain *pd;
  50. u32 val;
  51. long retry = 1000000L;
  52. pd = container_of(domain, struct s3c64xx_pm_domain, pd);
  53. val = __raw_readl(S3C64XX_NORMAL_CFG);
  54. val |= pd->ena;
  55. __raw_writel(val, S3C64XX_NORMAL_CFG);
  56. /* Not all domains provide power status readback */
  57. if (pd->pwr_stat) {
  58. do {
  59. cpu_relax();
  60. if (__raw_readl(S3C64XX_BLK_PWR_STAT) & pd->pwr_stat)
  61. break;
  62. } while (retry--);
  63. if (!retry) {
  64. pr_err("Failed to start domain %s\n", pd->name);
  65. return -EBUSY;
  66. }
  67. }
  68. return 0;
  69. }
  70. static struct s3c64xx_pm_domain s3c64xx_pm_irom = {
  71. .name = "IROM",
  72. .ena = S3C64XX_NORMALCFG_IROM_ON,
  73. .pd = {
  74. .power_off = s3c64xx_pd_off,
  75. .power_on = s3c64xx_pd_on,
  76. },
  77. };
  78. static struct s3c64xx_pm_domain s3c64xx_pm_etm = {
  79. .name = "ETM",
  80. .ena = S3C64XX_NORMALCFG_DOMAIN_ETM_ON,
  81. .pwr_stat = S3C64XX_BLKPWRSTAT_ETM,
  82. .pd = {
  83. .power_off = s3c64xx_pd_off,
  84. .power_on = s3c64xx_pd_on,
  85. },
  86. };
  87. static struct s3c64xx_pm_domain s3c64xx_pm_s = {
  88. .name = "S",
  89. .ena = S3C64XX_NORMALCFG_DOMAIN_S_ON,
  90. .pwr_stat = S3C64XX_BLKPWRSTAT_S,
  91. .pd = {
  92. .power_off = s3c64xx_pd_off,
  93. .power_on = s3c64xx_pd_on,
  94. },
  95. };
  96. static struct s3c64xx_pm_domain s3c64xx_pm_f = {
  97. .name = "F",
  98. .ena = S3C64XX_NORMALCFG_DOMAIN_F_ON,
  99. .pwr_stat = S3C64XX_BLKPWRSTAT_F,
  100. .pd = {
  101. .power_off = s3c64xx_pd_off,
  102. .power_on = s3c64xx_pd_on,
  103. },
  104. };
  105. static struct s3c64xx_pm_domain s3c64xx_pm_p = {
  106. .name = "P",
  107. .ena = S3C64XX_NORMALCFG_DOMAIN_P_ON,
  108. .pwr_stat = S3C64XX_BLKPWRSTAT_P,
  109. .pd = {
  110. .power_off = s3c64xx_pd_off,
  111. .power_on = s3c64xx_pd_on,
  112. },
  113. };
  114. static struct s3c64xx_pm_domain s3c64xx_pm_i = {
  115. .name = "I",
  116. .ena = S3C64XX_NORMALCFG_DOMAIN_I_ON,
  117. .pwr_stat = S3C64XX_BLKPWRSTAT_I,
  118. .pd = {
  119. .power_off = s3c64xx_pd_off,
  120. .power_on = s3c64xx_pd_on,
  121. },
  122. };
  123. static struct s3c64xx_pm_domain s3c64xx_pm_g = {
  124. .name = "G",
  125. .ena = S3C64XX_NORMALCFG_DOMAIN_G_ON,
  126. .pd = {
  127. .power_off = s3c64xx_pd_off,
  128. .power_on = s3c64xx_pd_on,
  129. },
  130. };
  131. static struct s3c64xx_pm_domain s3c64xx_pm_v = {
  132. .name = "V",
  133. .ena = S3C64XX_NORMALCFG_DOMAIN_V_ON,
  134. .pwr_stat = S3C64XX_BLKPWRSTAT_V,
  135. .pd = {
  136. .power_off = s3c64xx_pd_off,
  137. .power_on = s3c64xx_pd_on,
  138. },
  139. };
  140. static struct s3c64xx_pm_domain *s3c64xx_always_on_pm_domains[] = {
  141. &s3c64xx_pm_irom,
  142. };
  143. static struct s3c64xx_pm_domain *s3c64xx_pm_domains[] = {
  144. &s3c64xx_pm_etm,
  145. &s3c64xx_pm_g,
  146. &s3c64xx_pm_v,
  147. &s3c64xx_pm_i,
  148. &s3c64xx_pm_p,
  149. &s3c64xx_pm_s,
  150. &s3c64xx_pm_f,
  151. };
  152. #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
  153. void s3c_pm_debug_smdkled(u32 set, u32 clear)
  154. {
  155. unsigned long flags;
  156. int i;
  157. local_irq_save(flags);
  158. for (i = 0; i < 4; i++) {
  159. if (clear & (1 << i))
  160. gpio_set_value(S3C64XX_GPN(12 + i), 0);
  161. if (set & (1 << i))
  162. gpio_set_value(S3C64XX_GPN(12 + i), 1);
  163. }
  164. local_irq_restore(flags);
  165. }
  166. #endif
  167. static struct sleep_save core_save[] = {
  168. SAVE_ITEM(S3C_APLL_LOCK),
  169. SAVE_ITEM(S3C_MPLL_LOCK),
  170. SAVE_ITEM(S3C_EPLL_LOCK),
  171. SAVE_ITEM(S3C_CLK_SRC),
  172. SAVE_ITEM(S3C_CLK_DIV0),
  173. SAVE_ITEM(S3C_CLK_DIV1),
  174. SAVE_ITEM(S3C_CLK_DIV2),
  175. SAVE_ITEM(S3C_CLK_OUT),
  176. SAVE_ITEM(S3C_HCLK_GATE),
  177. SAVE_ITEM(S3C_PCLK_GATE),
  178. SAVE_ITEM(S3C_SCLK_GATE),
  179. SAVE_ITEM(S3C_MEM0_GATE),
  180. SAVE_ITEM(S3C_EPLL_CON1),
  181. SAVE_ITEM(S3C_EPLL_CON0),
  182. SAVE_ITEM(S3C64XX_MEM0DRVCON),
  183. SAVE_ITEM(S3C64XX_MEM1DRVCON),
  184. #ifndef CONFIG_CPU_FREQ
  185. SAVE_ITEM(S3C_APLL_CON),
  186. SAVE_ITEM(S3C_MPLL_CON),
  187. #endif
  188. };
  189. static struct sleep_save misc_save[] = {
  190. SAVE_ITEM(S3C64XX_AHB_CON0),
  191. SAVE_ITEM(S3C64XX_AHB_CON1),
  192. SAVE_ITEM(S3C64XX_AHB_CON2),
  193. SAVE_ITEM(S3C64XX_SPCON),
  194. SAVE_ITEM(S3C64XX_MEM0CONSTOP),
  195. SAVE_ITEM(S3C64XX_MEM1CONSTOP),
  196. SAVE_ITEM(S3C64XX_MEM0CONSLP0),
  197. SAVE_ITEM(S3C64XX_MEM0CONSLP1),
  198. SAVE_ITEM(S3C64XX_MEM1CONSLP),
  199. SAVE_ITEM(S3C64XX_SDMA_SEL),
  200. SAVE_ITEM(S3C64XX_MODEM_MIFPCON),
  201. SAVE_ITEM(S3C64XX_NORMAL_CFG),
  202. };
  203. void s3c_pm_configure_extint(void)
  204. {
  205. __raw_writel(s3c_irqwake_eintmask, S3C64XX_EINT_MASK);
  206. }
  207. void s3c_pm_restore_core(void)
  208. {
  209. __raw_writel(0, S3C64XX_EINT_MASK);
  210. s3c_pm_debug_smdkled(1 << 2, 0);
  211. s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
  212. s3c_pm_do_restore(misc_save, ARRAY_SIZE(misc_save));
  213. }
  214. void s3c_pm_save_core(void)
  215. {
  216. s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
  217. s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
  218. }
  219. /* since both s3c6400 and s3c6410 share the same sleep pm calls, we
  220. * put the per-cpu code in here until any new cpu comes along and changes
  221. * this.
  222. */
  223. static int s3c64xx_cpu_suspend(unsigned long arg)
  224. {
  225. unsigned long tmp;
  226. /* set our standby method to sleep */
  227. tmp = __raw_readl(S3C64XX_PWR_CFG);
  228. tmp &= ~S3C64XX_PWRCFG_CFG_WFI_MASK;
  229. tmp |= S3C64XX_PWRCFG_CFG_WFI_SLEEP;
  230. __raw_writel(tmp, S3C64XX_PWR_CFG);
  231. /* clear any old wakeup */
  232. __raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT),
  233. S3C64XX_WAKEUP_STAT);
  234. /* set the LED state to 0110 over sleep */
  235. s3c_pm_debug_smdkled(3 << 1, 0xf);
  236. /* issue the standby signal into the pm unit. Note, we
  237. * issue a write-buffer drain just in case */
  238. tmp = 0;
  239. asm("b 1f\n\t"
  240. ".align 5\n\t"
  241. "1:\n\t"
  242. "mcr p15, 0, %0, c7, c10, 5\n\t"
  243. "mcr p15, 0, %0, c7, c10, 4\n\t"
  244. "mcr p15, 0, %0, c7, c0, 4" :: "r" (tmp));
  245. /* we should never get past here */
  246. panic("sleep resumed to originator?");
  247. }
  248. /* mapping of interrupts to parts of the wakeup mask */
  249. static struct samsung_wakeup_mask wake_irqs[] = {
  250. { .irq = IRQ_RTC_ALARM, .bit = S3C64XX_PWRCFG_RTC_ALARM_DISABLE, },
  251. { .irq = IRQ_RTC_TIC, .bit = S3C64XX_PWRCFG_RTC_TICK_DISABLE, },
  252. { .irq = IRQ_PENDN, .bit = S3C64XX_PWRCFG_TS_DISABLE, },
  253. { .irq = IRQ_HSMMC0, .bit = S3C64XX_PWRCFG_MMC0_DISABLE, },
  254. { .irq = IRQ_HSMMC1, .bit = S3C64XX_PWRCFG_MMC1_DISABLE, },
  255. { .irq = IRQ_HSMMC2, .bit = S3C64XX_PWRCFG_MMC2_DISABLE, },
  256. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_BATF_DISABLE},
  257. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_MSM_DISABLE },
  258. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_HSI_DISABLE },
  259. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_MSM_DISABLE },
  260. };
  261. static void s3c64xx_pm_prepare(void)
  262. {
  263. samsung_sync_wakemask(S3C64XX_PWR_CFG,
  264. wake_irqs, ARRAY_SIZE(wake_irqs));
  265. /* store address of resume. */
  266. __raw_writel(virt_to_phys(s3c_cpu_resume), S3C64XX_INFORM0);
  267. /* ensure previous wakeup state is cleared before sleeping */
  268. __raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT), S3C64XX_WAKEUP_STAT);
  269. }
  270. int __init s3c64xx_pm_init(void)
  271. {
  272. int i;
  273. s3c_pm_init();
  274. for (i = 0; i < ARRAY_SIZE(s3c64xx_always_on_pm_domains); i++)
  275. pm_genpd_init(&s3c64xx_always_on_pm_domains[i]->pd,
  276. &pm_domain_always_on_gov, false);
  277. for (i = 0; i < ARRAY_SIZE(s3c64xx_pm_domains); i++)
  278. pm_genpd_init(&s3c64xx_pm_domains[i]->pd, NULL, false);
  279. if (dev_get_platdata(&s3c_device_fb.dev))
  280. pm_genpd_add_device(&s3c64xx_pm_f.pd, &s3c_device_fb.dev);
  281. return 0;
  282. }
  283. static __init int s3c64xx_pm_initcall(void)
  284. {
  285. pm_cpu_prep = s3c64xx_pm_prepare;
  286. pm_cpu_sleep = s3c64xx_cpu_suspend;
  287. pm_uart_udivslot = 1;
  288. #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
  289. gpio_request(S3C64XX_GPN(12), "DEBUG_LED0");
  290. gpio_request(S3C64XX_GPN(13), "DEBUG_LED1");
  291. gpio_request(S3C64XX_GPN(14), "DEBUG_LED2");
  292. gpio_request(S3C64XX_GPN(15), "DEBUG_LED3");
  293. gpio_direction_output(S3C64XX_GPN(12), 0);
  294. gpio_direction_output(S3C64XX_GPN(13), 0);
  295. gpio_direction_output(S3C64XX_GPN(14), 0);
  296. gpio_direction_output(S3C64XX_GPN(15), 0);
  297. #endif
  298. return 0;
  299. }
  300. arch_initcall(s3c64xx_pm_initcall);
  301. static __init int s3c64xx_pm_late_initcall(void)
  302. {
  303. pm_genpd_poweroff_unused();
  304. return 0;
  305. }
  306. late_initcall(s3c64xx_pm_late_initcall);