regs-gpio.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /* arch/arm/mach-s3c2410/include/mach/regs-gpio.h
  2. *
  3. * Copyright (c) 2003-2004 Simtec Electronics <linux@simtec.co.uk>
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 GPIO register definitions
  11. */
  12. #ifndef __ASM_ARCH_REGS_GPIO_H
  13. #define __ASM_ARCH_REGS_GPIO_H
  14. #include <mach/gpio-nrs.h>
  15. #define S3C24XX_MISCCR S3C24XX_GPIOREG2(0x80)
  16. /* general configuration options */
  17. #define S3C2410_GPIO_LEAVE (0xFFFFFFFF)
  18. #define S3C2410_GPIO_INPUT (0xFFFFFFF0) /* not available on A */
  19. #define S3C2410_GPIO_OUTPUT (0xFFFFFFF1)
  20. #define S3C2410_GPIO_IRQ (0xFFFFFFF2) /* not available for all */
  21. #define S3C2410_GPIO_SFN2 (0xFFFFFFF2) /* bank A => addr/cs/nand */
  22. #define S3C2410_GPIO_SFN3 (0xFFFFFFF3) /* not available on A */
  23. /* register address for the GPIO registers.
  24. * S3C24XX_GPIOREG2 is for the second set of registers in the
  25. * GPIO which move between s3c2410 and s3c2412 type systems */
  26. #define S3C2410_GPIOREG(x) ((x) + S3C24XX_VA_GPIO)
  27. #define S3C24XX_GPIOREG2(x) ((x) + S3C24XX_VA_GPIO2)
  28. /* configure GPIO ports A..G */
  29. /* port A - S3C2410: 22bits, zero in bit X makes pin X output
  30. * 1 makes port special function, this is default
  31. */
  32. #define S3C2410_GPACON S3C2410_GPIOREG(0x00)
  33. #define S3C2410_GPADAT S3C2410_GPIOREG(0x04)
  34. #define S3C2410_GPA0_ADDR0 (1<<0)
  35. #define S3C2410_GPA1_ADDR16 (1<<1)
  36. #define S3C2410_GPA2_ADDR17 (1<<2)
  37. #define S3C2410_GPA3_ADDR18 (1<<3)
  38. #define S3C2410_GPA4_ADDR19 (1<<4)
  39. #define S3C2410_GPA5_ADDR20 (1<<5)
  40. #define S3C2410_GPA6_ADDR21 (1<<6)
  41. #define S3C2410_GPA7_ADDR22 (1<<7)
  42. #define S3C2410_GPA8_ADDR23 (1<<8)
  43. #define S3C2410_GPA9_ADDR24 (1<<9)
  44. #define S3C2410_GPA10_ADDR25 (1<<10)
  45. #define S3C2410_GPA11_ADDR26 (1<<11)
  46. #define S3C2410_GPA12_nGCS1 (1<<12)
  47. #define S3C2410_GPA13_nGCS2 (1<<13)
  48. #define S3C2410_GPA14_nGCS3 (1<<14)
  49. #define S3C2410_GPA15_nGCS4 (1<<15)
  50. #define S3C2410_GPA16_nGCS5 (1<<16)
  51. #define S3C2410_GPA17_CLE (1<<17)
  52. #define S3C2410_GPA18_ALE (1<<18)
  53. #define S3C2410_GPA19_nFWE (1<<19)
  54. #define S3C2410_GPA20_nFRE (1<<20)
  55. #define S3C2410_GPA21_nRSTOUT (1<<21)
  56. #define S3C2410_GPA22_nFCE (1<<22)
  57. /* 0x08 and 0x0c are reserved on S3C2410 */
  58. /* S3C2410:
  59. * GPB is 10 IO pins, each configured by 2 bits each in GPBCON.
  60. * 00 = input, 01 = output, 10=special function, 11=reserved
  61. * bit 0,1 = pin 0, 2,3= pin 1...
  62. *
  63. * CPBUP = pull up resistor control, 1=disabled, 0=enabled
  64. */
  65. #define S3C2410_GPBCON S3C2410_GPIOREG(0x10)
  66. #define S3C2410_GPBDAT S3C2410_GPIOREG(0x14)
  67. #define S3C2410_GPBUP S3C2410_GPIOREG(0x18)
  68. /* no i/o pin in port b can have value 3 (unless it is a s3c2443) ! */
  69. #define S3C2410_GPB0_TOUT0 (0x02 << 0)
  70. #define S3C2410_GPB1_TOUT1 (0x02 << 2)
  71. #define S3C2410_GPB2_TOUT2 (0x02 << 4)
  72. #define S3C2410_GPB3_TOUT3 (0x02 << 6)
  73. #define S3C2410_GPB4_TCLK0 (0x02 << 8)
  74. #define S3C2410_GPB4_MASK (0x03 << 8)
  75. #define S3C2410_GPB5_nXBACK (0x02 << 10)
  76. #define S3C2443_GPB5_XBACK (0x03 << 10)
  77. #define S3C2410_GPB6_nXBREQ (0x02 << 12)
  78. #define S3C2443_GPB6_XBREQ (0x03 << 12)
  79. #define S3C2410_GPB7_nXDACK1 (0x02 << 14)
  80. #define S3C2443_GPB7_XDACK1 (0x03 << 14)
  81. #define S3C2410_GPB8_nXDREQ1 (0x02 << 16)
  82. #define S3C2410_GPB9_nXDACK0 (0x02 << 18)
  83. #define S3C2443_GPB9_XDACK0 (0x03 << 18)
  84. #define S3C2410_GPB10_nXDRE0 (0x02 << 20)
  85. #define S3C2443_GPB10_XDREQ0 (0x03 << 20)
  86. #define S3C2410_GPB_PUPDIS(x) (1<<(x))
  87. /* Port C consits of 16 GPIO/Special function
  88. *
  89. * almost identical setup to port b, but the special functions are mostly
  90. * to do with the video system's sync/etc.
  91. */
  92. #define S3C2410_GPCCON S3C2410_GPIOREG(0x20)
  93. #define S3C2410_GPCDAT S3C2410_GPIOREG(0x24)
  94. #define S3C2410_GPCUP S3C2410_GPIOREG(0x28)
  95. #define S3C2410_GPC0_LEND (0x02 << 0)
  96. #define S3C2410_GPC1_VCLK (0x02 << 2)
  97. #define S3C2410_GPC2_VLINE (0x02 << 4)
  98. #define S3C2410_GPC3_VFRAME (0x02 << 6)
  99. #define S3C2410_GPC4_VM (0x02 << 8)
  100. #define S3C2410_GPC5_LCDVF0 (0x02 << 10)
  101. #define S3C2410_GPC6_LCDVF1 (0x02 << 12)
  102. #define S3C2410_GPC7_LCDVF2 (0x02 << 14)
  103. #define S3C2410_GPC8_VD0 (0x02 << 16)
  104. #define S3C2410_GPC9_VD1 (0x02 << 18)
  105. #define S3C2410_GPC10_VD2 (0x02 << 20)
  106. #define S3C2410_GPC11_VD3 (0x02 << 22)
  107. #define S3C2410_GPC12_VD4 (0x02 << 24)
  108. #define S3C2410_GPC13_VD5 (0x02 << 26)
  109. #define S3C2410_GPC14_VD6 (0x02 << 28)
  110. #define S3C2410_GPC15_VD7 (0x02 << 30)
  111. #define S3C2410_GPC_PUPDIS(x) (1<<(x))
  112. /*
  113. * S3C2410: Port D consists of 16 GPIO/Special function
  114. *
  115. * almost identical setup to port b, but the special functions are mostly
  116. * to do with the video system's data.
  117. *
  118. * almost identical setup to port c
  119. */
  120. #define S3C2410_GPDCON S3C2410_GPIOREG(0x30)
  121. #define S3C2410_GPDDAT S3C2410_GPIOREG(0x34)
  122. #define S3C2410_GPDUP S3C2410_GPIOREG(0x38)
  123. #define S3C2410_GPD0_VD8 (0x02 << 0)
  124. #define S3C2442_GPD0_nSPICS1 (0x03 << 0)
  125. #define S3C2410_GPD1_VD9 (0x02 << 2)
  126. #define S3C2442_GPD1_SPICLK1 (0x03 << 2)
  127. #define S3C2410_GPD2_VD10 (0x02 << 4)
  128. #define S3C2410_GPD3_VD11 (0x02 << 6)
  129. #define S3C2410_GPD4_VD12 (0x02 << 8)
  130. #define S3C2410_GPD5_VD13 (0x02 << 10)
  131. #define S3C2410_GPD6_VD14 (0x02 << 12)
  132. #define S3C2410_GPD7_VD15 (0x02 << 14)
  133. #define S3C2410_GPD8_VD16 (0x02 << 16)
  134. #define S3C2440_GPD8_SPIMISO1 (0x03 << 16)
  135. #define S3C2410_GPD9_VD17 (0x02 << 18)
  136. #define S3C2440_GPD9_SPIMOSI1 (0x03 << 18)
  137. #define S3C2410_GPD10_VD18 (0x02 << 20)
  138. #define S3C2440_GPD10_SPICLK1 (0x03 << 20)
  139. #define S3C2410_GPD11_VD19 (0x02 << 22)
  140. #define S3C2410_GPD12_VD20 (0x02 << 24)
  141. #define S3C2410_GPD13_VD21 (0x02 << 26)
  142. #define S3C2410_GPD14_VD22 (0x02 << 28)
  143. #define S3C2410_GPD14_nSS1 (0x03 << 28)
  144. #define S3C2410_GPD15_VD23 (0x02 << 30)
  145. #define S3C2410_GPD15_nSS0 (0x03 << 30)
  146. #define S3C2410_GPD_PUPDIS(x) (1<<(x))
  147. /* S3C2410:
  148. * Port E consists of 16 GPIO/Special function
  149. *
  150. * again, the same as port B, but dealing with I2S, SDI, and
  151. * more miscellaneous functions
  152. *
  153. * GPIO / interrupt inputs
  154. */
  155. #define S3C2410_GPECON S3C2410_GPIOREG(0x40)
  156. #define S3C2410_GPEDAT S3C2410_GPIOREG(0x44)
  157. #define S3C2410_GPEUP S3C2410_GPIOREG(0x48)
  158. #define S3C2410_GPE0_I2SLRCK (0x02 << 0)
  159. #define S3C2443_GPE0_AC_nRESET (0x03 << 0)
  160. #define S3C2410_GPE0_MASK (0x03 << 0)
  161. #define S3C2410_GPE1_I2SSCLK (0x02 << 2)
  162. #define S3C2443_GPE1_AC_SYNC (0x03 << 2)
  163. #define S3C2410_GPE1_MASK (0x03 << 2)
  164. #define S3C2410_GPE2_CDCLK (0x02 << 4)
  165. #define S3C2443_GPE2_AC_BITCLK (0x03 << 4)
  166. #define S3C2410_GPE3_I2SSDI (0x02 << 6)
  167. #define S3C2443_GPE3_AC_SDI (0x03 << 6)
  168. #define S3C2410_GPE3_nSS0 (0x03 << 6)
  169. #define S3C2410_GPE3_MASK (0x03 << 6)
  170. #define S3C2410_GPE4_I2SSDO (0x02 << 8)
  171. #define S3C2443_GPE4_AC_SDO (0x03 << 8)
  172. #define S3C2410_GPE4_I2SSDI (0x03 << 8)
  173. #define S3C2410_GPE4_MASK (0x03 << 8)
  174. #define S3C2410_GPE5_SDCLK (0x02 << 10)
  175. #define S3C2443_GPE5_SD1_CLK (0x02 << 10)
  176. #define S3C2443_GPE5_AC_BITCLK (0x03 << 10)
  177. #define S3C2410_GPE6_SDCMD (0x02 << 12)
  178. #define S3C2443_GPE6_SD1_CMD (0x02 << 12)
  179. #define S3C2443_GPE6_AC_SDI (0x03 << 12)
  180. #define S3C2410_GPE7_SDDAT0 (0x02 << 14)
  181. #define S3C2443_GPE5_SD1_DAT0 (0x02 << 14)
  182. #define S3C2443_GPE7_AC_SDO (0x03 << 14)
  183. #define S3C2410_GPE8_SDDAT1 (0x02 << 16)
  184. #define S3C2443_GPE8_SD1_DAT1 (0x02 << 16)
  185. #define S3C2443_GPE8_AC_SYNC (0x03 << 16)
  186. #define S3C2410_GPE9_SDDAT2 (0x02 << 18)
  187. #define S3C2443_GPE9_SD1_DAT2 (0x02 << 18)
  188. #define S3C2443_GPE9_AC_nRESET (0x03 << 18)
  189. #define S3C2410_GPE10_SDDAT3 (0x02 << 20)
  190. #define S3C2443_GPE10_SD1_DAT3 (0x02 << 20)
  191. #define S3C2410_GPE11_SPIMISO0 (0x02 << 22)
  192. #define S3C2410_GPE12_SPIMOSI0 (0x02 << 24)
  193. #define S3C2410_GPE13_SPICLK0 (0x02 << 26)
  194. #define S3C2410_GPE14_IICSCL (0x02 << 28)
  195. #define S3C2410_GPE14_MASK (0x03 << 28)
  196. #define S3C2410_GPE15_IICSDA (0x02 << 30)
  197. #define S3C2410_GPE15_MASK (0x03 << 30)
  198. #define S3C2440_GPE0_ACSYNC (0x03 << 0)
  199. #define S3C2440_GPE1_ACBITCLK (0x03 << 2)
  200. #define S3C2440_GPE2_ACRESET (0x03 << 4)
  201. #define S3C2440_GPE3_ACIN (0x03 << 6)
  202. #define S3C2440_GPE4_ACOUT (0x03 << 8)
  203. #define S3C2410_GPE_PUPDIS(x) (1<<(x))
  204. /* S3C2410:
  205. * Port F consists of 8 GPIO/Special function
  206. *
  207. * GPIO / interrupt inputs
  208. *
  209. * GPFCON has 2 bits for each of the input pins on port F
  210. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 undefined
  211. *
  212. * pull up works like all other ports.
  213. *
  214. * GPIO/serial/misc pins
  215. */
  216. #define S3C2410_GPFCON S3C2410_GPIOREG(0x50)
  217. #define S3C2410_GPFDAT S3C2410_GPIOREG(0x54)
  218. #define S3C2410_GPFUP S3C2410_GPIOREG(0x58)
  219. #define S3C2410_GPF0_EINT0 (0x02 << 0)
  220. #define S3C2410_GPF1_EINT1 (0x02 << 2)
  221. #define S3C2410_GPF2_EINT2 (0x02 << 4)
  222. #define S3C2410_GPF3_EINT3 (0x02 << 6)
  223. #define S3C2410_GPF4_EINT4 (0x02 << 8)
  224. #define S3C2410_GPF5_EINT5 (0x02 << 10)
  225. #define S3C2410_GPF6_EINT6 (0x02 << 12)
  226. #define S3C2410_GPF7_EINT7 (0x02 << 14)
  227. #define S3C2410_GPF_PUPDIS(x) (1<<(x))
  228. /* S3C2410:
  229. * Port G consists of 8 GPIO/IRQ/Special function
  230. *
  231. * GPGCON has 2 bits for each of the input pins on port F
  232. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
  233. *
  234. * pull up works like all other ports.
  235. */
  236. #define S3C2410_GPGCON S3C2410_GPIOREG(0x60)
  237. #define S3C2410_GPGDAT S3C2410_GPIOREG(0x64)
  238. #define S3C2410_GPGUP S3C2410_GPIOREG(0x68)
  239. #define S3C2410_GPG0_EINT8 (0x02 << 0)
  240. #define S3C2410_GPG1_EINT9 (0x02 << 2)
  241. #define S3C2410_GPG2_EINT10 (0x02 << 4)
  242. #define S3C2410_GPG2_nSS0 (0x03 << 4)
  243. #define S3C2410_GPG3_EINT11 (0x02 << 6)
  244. #define S3C2410_GPG3_nSS1 (0x03 << 6)
  245. #define S3C2410_GPG4_EINT12 (0x02 << 8)
  246. #define S3C2410_GPG4_LCDPWREN (0x03 << 8)
  247. #define S3C2443_GPG4_LCDPWRDN (0x03 << 8)
  248. #define S3C2410_GPG5_EINT13 (0x02 << 10)
  249. #define S3C2410_GPG5_SPIMISO1 (0x03 << 10) /* not s3c2443 */
  250. #define S3C2410_GPG6_EINT14 (0x02 << 12)
  251. #define S3C2410_GPG6_SPIMOSI1 (0x03 << 12)
  252. #define S3C2410_GPG7_EINT15 (0x02 << 14)
  253. #define S3C2410_GPG7_SPICLK1 (0x03 << 14)
  254. #define S3C2410_GPG8_EINT16 (0x02 << 16)
  255. #define S3C2410_GPG9_EINT17 (0x02 << 18)
  256. #define S3C2410_GPG10_EINT18 (0x02 << 20)
  257. #define S3C2410_GPG11_EINT19 (0x02 << 22)
  258. #define S3C2410_GPG11_TCLK1 (0x03 << 22)
  259. #define S3C2443_GPG11_CF_nIREQ (0x03 << 22)
  260. #define S3C2410_GPG12_EINT20 (0x02 << 24)
  261. #define S3C2410_GPG12_XMON (0x03 << 24)
  262. #define S3C2442_GPG12_nSPICS0 (0x03 << 24)
  263. #define S3C2443_GPG12_nINPACK (0x03 << 24)
  264. #define S3C2410_GPG13_EINT21 (0x02 << 26)
  265. #define S3C2410_GPG13_nXPON (0x03 << 26)
  266. #define S3C2443_GPG13_CF_nREG (0x03 << 26)
  267. #define S3C2410_GPG14_EINT22 (0x02 << 28)
  268. #define S3C2410_GPG14_YMON (0x03 << 28)
  269. #define S3C2443_GPG14_CF_RESET (0x03 << 28)
  270. #define S3C2410_GPG15_EINT23 (0x02 << 30)
  271. #define S3C2410_GPG15_nYPON (0x03 << 30)
  272. #define S3C2443_GPG15_CF_PWR (0x03 << 30)
  273. #define S3C2410_GPG_PUPDIS(x) (1<<(x))
  274. /* Port H consists of11 GPIO/serial/Misc pins
  275. *
  276. * GPGCON has 2 bits for each of the input pins on port F
  277. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
  278. *
  279. * pull up works like all other ports.
  280. */
  281. #define S3C2410_GPHCON S3C2410_GPIOREG(0x70)
  282. #define S3C2410_GPHDAT S3C2410_GPIOREG(0x74)
  283. #define S3C2410_GPHUP S3C2410_GPIOREG(0x78)
  284. #define S3C2410_GPH0_nCTS0 (0x02 << 0)
  285. #define S3C2416_GPH0_TXD0 (0x02 << 0)
  286. #define S3C2410_GPH1_nRTS0 (0x02 << 2)
  287. #define S3C2416_GPH1_RXD0 (0x02 << 2)
  288. #define S3C2410_GPH2_TXD0 (0x02 << 4)
  289. #define S3C2416_GPH2_TXD1 (0x02 << 4)
  290. #define S3C2410_GPH3_RXD0 (0x02 << 6)
  291. #define S3C2416_GPH3_RXD1 (0x02 << 6)
  292. #define S3C2410_GPH4_TXD1 (0x02 << 8)
  293. #define S3C2416_GPH4_TXD2 (0x02 << 8)
  294. #define S3C2410_GPH5_RXD1 (0x02 << 10)
  295. #define S3C2416_GPH5_RXD2 (0x02 << 10)
  296. #define S3C2410_GPH6_TXD2 (0x02 << 12)
  297. #define S3C2416_GPH6_TXD3 (0x02 << 12)
  298. #define S3C2410_GPH6_nRTS1 (0x03 << 12)
  299. #define S3C2416_GPH6_nRTS2 (0x03 << 12)
  300. #define S3C2410_GPH7_RXD2 (0x02 << 14)
  301. #define S3C2416_GPH7_RXD3 (0x02 << 14)
  302. #define S3C2410_GPH7_nCTS1 (0x03 << 14)
  303. #define S3C2416_GPH7_nCTS2 (0x03 << 14)
  304. #define S3C2410_GPH8_UCLK (0x02 << 16)
  305. #define S3C2416_GPH8_nCTS0 (0x02 << 16)
  306. #define S3C2410_GPH9_CLKOUT0 (0x02 << 18)
  307. #define S3C2442_GPH9_nSPICS0 (0x03 << 18)
  308. #define S3C2416_GPH9_nRTS0 (0x02 << 18)
  309. #define S3C2410_GPH10_CLKOUT1 (0x02 << 20)
  310. #define S3C2416_GPH10_nCTS1 (0x02 << 20)
  311. #define S3C2416_GPH11_nRTS1 (0x02 << 22)
  312. #define S3C2416_GPH12_EXTUARTCLK (0x02 << 24)
  313. #define S3C2416_GPH13_CLKOUT0 (0x02 << 26)
  314. #define S3C2416_GPH14_CLKOUT1 (0x02 << 28)
  315. /* The S3C2412 and S3C2413 move the GPJ register set to after
  316. * GPH, which means all registers after 0x80 are now offset by 0x10
  317. * for the 2412/2413 from the 2410/2440/2442
  318. */
  319. /* S3C2443 and above */
  320. #define S3C2440_GPJCON S3C2410_GPIOREG(0xD0)
  321. #define S3C2440_GPJDAT S3C2410_GPIOREG(0xD4)
  322. #define S3C2440_GPJUP S3C2410_GPIOREG(0xD8)
  323. #define S3C2443_GPKCON S3C2410_GPIOREG(0xE0)
  324. #define S3C2443_GPKDAT S3C2410_GPIOREG(0xE4)
  325. #define S3C2443_GPKUP S3C2410_GPIOREG(0xE8)
  326. #define S3C2443_GPLCON S3C2410_GPIOREG(0xF0)
  327. #define S3C2443_GPLDAT S3C2410_GPIOREG(0xF4)
  328. #define S3C2443_GPLUP S3C2410_GPIOREG(0xF8)
  329. #define S3C2443_GPMCON S3C2410_GPIOREG(0x100)
  330. #define S3C2443_GPMDAT S3C2410_GPIOREG(0x104)
  331. #define S3C2443_GPMUP S3C2410_GPIOREG(0x108)
  332. /* miscellaneous control */
  333. #define S3C2410_MISCCR S3C2410_GPIOREG(0x80)
  334. #define S3C2410_DCLKCON S3C2410_GPIOREG(0x84)
  335. #define S3C24XX_DCLKCON S3C24XX_GPIOREG2(0x84)
  336. /* see clock.h for dclk definitions */
  337. /* pullup control on databus */
  338. #define S3C2410_MISCCR_SPUCR_HEN (0<<0)
  339. #define S3C2410_MISCCR_SPUCR_HDIS (1<<0)
  340. #define S3C2410_MISCCR_SPUCR_LEN (0<<1)
  341. #define S3C2410_MISCCR_SPUCR_LDIS (1<<1)
  342. #define S3C2410_MISCCR_USBDEV (0<<3)
  343. #define S3C2410_MISCCR_USBHOST (1<<3)
  344. #define S3C2410_MISCCR_CLK0_MPLL (0<<4)
  345. #define S3C2410_MISCCR_CLK0_UPLL (1<<4)
  346. #define S3C2410_MISCCR_CLK0_FCLK (2<<4)
  347. #define S3C2410_MISCCR_CLK0_HCLK (3<<4)
  348. #define S3C2410_MISCCR_CLK0_PCLK (4<<4)
  349. #define S3C2410_MISCCR_CLK0_DCLK0 (5<<4)
  350. #define S3C2410_MISCCR_CLK0_MASK (7<<4)
  351. #define S3C2412_MISCCR_CLK0_RTC (2<<4)
  352. #define S3C2410_MISCCR_CLK1_MPLL (0<<8)
  353. #define S3C2410_MISCCR_CLK1_UPLL (1<<8)
  354. #define S3C2410_MISCCR_CLK1_FCLK (2<<8)
  355. #define S3C2410_MISCCR_CLK1_HCLK (3<<8)
  356. #define S3C2410_MISCCR_CLK1_PCLK (4<<8)
  357. #define S3C2410_MISCCR_CLK1_DCLK1 (5<<8)
  358. #define S3C2410_MISCCR_CLK1_MASK (7<<8)
  359. #define S3C2412_MISCCR_CLK1_CLKsrc (0<<8)
  360. #define S3C2410_MISCCR_USBSUSPND0 (1<<12)
  361. #define S3C2416_MISCCR_SEL_SUSPND (1<<12)
  362. #define S3C2410_MISCCR_USBSUSPND1 (1<<13)
  363. #define S3C2410_MISCCR_nRSTCON (1<<16)
  364. #define S3C2410_MISCCR_nEN_SCLK0 (1<<17)
  365. #define S3C2410_MISCCR_nEN_SCLK1 (1<<18)
  366. #define S3C2410_MISCCR_nEN_SCLKE (1<<19) /* not 2412 */
  367. #define S3C2410_MISCCR_SDSLEEP (7<<17)
  368. #define S3C2416_MISCCR_FLT_I2C (1<<24)
  369. #define S3C2416_MISCCR_HSSPI_EN2 (1<<31)
  370. /* external interrupt control... */
  371. /* S3C2410_EXTINT0 -> irq sense control for EINT0..EINT7
  372. * S3C2410_EXTINT1 -> irq sense control for EINT8..EINT15
  373. * S3C2410_EXTINT2 -> irq sense control for EINT16..EINT23
  374. *
  375. * note S3C2410_EXTINT2 has filtering options for EINT16..EINT23
  376. *
  377. * Samsung datasheet p9-25
  378. */
  379. #define S3C2410_EXTINT0 S3C2410_GPIOREG(0x88)
  380. #define S3C2410_EXTINT1 S3C2410_GPIOREG(0x8C)
  381. #define S3C2410_EXTINT2 S3C2410_GPIOREG(0x90)
  382. #define S3C24XX_EXTINT0 S3C24XX_GPIOREG2(0x88)
  383. #define S3C24XX_EXTINT1 S3C24XX_GPIOREG2(0x8C)
  384. #define S3C24XX_EXTINT2 S3C24XX_GPIOREG2(0x90)
  385. /* interrupt filtering conrrol for EINT16..EINT23 */
  386. #define S3C2410_EINFLT0 S3C2410_GPIOREG(0x94)
  387. #define S3C2410_EINFLT1 S3C2410_GPIOREG(0x98)
  388. #define S3C2410_EINFLT2 S3C2410_GPIOREG(0x9C)
  389. #define S3C2410_EINFLT3 S3C2410_GPIOREG(0xA0)
  390. #define S3C24XX_EINFLT0 S3C24XX_GPIOREG2(0x94)
  391. #define S3C24XX_EINFLT1 S3C24XX_GPIOREG2(0x98)
  392. #define S3C24XX_EINFLT2 S3C24XX_GPIOREG2(0x9C)
  393. #define S3C24XX_EINFLT3 S3C24XX_GPIOREG2(0xA0)
  394. /* values for interrupt filtering */
  395. #define S3C2410_EINTFLT_PCLK (0x00)
  396. #define S3C2410_EINTFLT_EXTCLK (1<<7)
  397. #define S3C2410_EINTFLT_WIDTHMSK(x) ((x) & 0x3f)
  398. /* removed EINTxxxx defs from here, not meant for this */
  399. /* GSTATUS have miscellaneous information in them
  400. *
  401. * These move between s3c2410 and s3c2412 style systems.
  402. */
  403. #define S3C2410_GSTATUS0 S3C2410_GPIOREG(0x0AC)
  404. #define S3C2410_GSTATUS1 S3C2410_GPIOREG(0x0B0)
  405. #define S3C2410_GSTATUS2 S3C2410_GPIOREG(0x0B4)
  406. #define S3C2410_GSTATUS3 S3C2410_GPIOREG(0x0B8)
  407. #define S3C2410_GSTATUS4 S3C2410_GPIOREG(0x0BC)
  408. #define S3C2412_GSTATUS0 S3C2410_GPIOREG(0x0BC)
  409. #define S3C2412_GSTATUS1 S3C2410_GPIOREG(0x0C0)
  410. #define S3C2412_GSTATUS2 S3C2410_GPIOREG(0x0C4)
  411. #define S3C2412_GSTATUS3 S3C2410_GPIOREG(0x0C8)
  412. #define S3C2412_GSTATUS4 S3C2410_GPIOREG(0x0CC)
  413. #define S3C24XX_GSTATUS0 S3C24XX_GPIOREG2(0x0AC)
  414. #define S3C24XX_GSTATUS1 S3C24XX_GPIOREG2(0x0B0)
  415. #define S3C24XX_GSTATUS2 S3C24XX_GPIOREG2(0x0B4)
  416. #define S3C24XX_GSTATUS3 S3C24XX_GPIOREG2(0x0B8)
  417. #define S3C24XX_GSTATUS4 S3C24XX_GPIOREG2(0x0BC)
  418. #define S3C2410_GSTATUS0_nWAIT (1<<3)
  419. #define S3C2410_GSTATUS0_NCON (1<<2)
  420. #define S3C2410_GSTATUS0_RnB (1<<1)
  421. #define S3C2410_GSTATUS0_nBATTFLT (1<<0)
  422. #define S3C2410_GSTATUS1_IDMASK (0xffff0000)
  423. #define S3C2410_GSTATUS1_2410 (0x32410000)
  424. #define S3C2410_GSTATUS1_2412 (0x32412001)
  425. #define S3C2410_GSTATUS1_2416 (0x32416003)
  426. #define S3C2410_GSTATUS1_2440 (0x32440000)
  427. #define S3C2410_GSTATUS1_2442 (0x32440aaa)
  428. /* some 2416 CPUs report this value also */
  429. #define S3C2410_GSTATUS1_2450 (0x32450003)
  430. #define S3C2410_GSTATUS2_WTRESET (1<<2)
  431. #define S3C2410_GSTATUS2_OFFRESET (1<<1)
  432. #define S3C2410_GSTATUS2_PONRESET (1<<0)
  433. /* 2412/2413 sleep configuration registers */
  434. #define S3C2412_GPBSLPCON S3C2410_GPIOREG(0x1C)
  435. #define S3C2412_GPCSLPCON S3C2410_GPIOREG(0x2C)
  436. #define S3C2412_GPDSLPCON S3C2410_GPIOREG(0x3C)
  437. #define S3C2412_GPFSLPCON S3C2410_GPIOREG(0x5C)
  438. #define S3C2412_GPGSLPCON S3C2410_GPIOREG(0x6C)
  439. #define S3C2412_GPHSLPCON S3C2410_GPIOREG(0x7C)
  440. /* definitions for each pin bit */
  441. #define S3C2412_GPIO_SLPCON_LOW ( 0x00 )
  442. #define S3C2412_GPIO_SLPCON_HIGH ( 0x01 )
  443. #define S3C2412_GPIO_SLPCON_IN ( 0x02 )
  444. #define S3C2412_GPIO_SLPCON_PULL ( 0x03 )
  445. #define S3C2412_SLPCON_LOW(x) ( 0x00 << ((x) * 2))
  446. #define S3C2412_SLPCON_HIGH(x) ( 0x01 << ((x) * 2))
  447. #define S3C2412_SLPCON_IN(x) ( 0x02 << ((x) * 2))
  448. #define S3C2412_SLPCON_PULL(x) ( 0x03 << ((x) * 2))
  449. #define S3C2412_SLPCON_EINT(x) ( 0x02 << ((x) * 2)) /* only IRQ pins */
  450. #define S3C2412_SLPCON_MASK(x) ( 0x03 << ((x) * 2))
  451. #define S3C2412_SLPCON_ALL_LOW (0x0)
  452. #define S3C2412_SLPCON_ALL_HIGH (0x11111111 | 0x44444444)
  453. #define S3C2412_SLPCON_ALL_IN (0x22222222 | 0x88888888)
  454. #define S3C2412_SLPCON_ALL_PULL (0x33333333)
  455. #endif /* __ASM_ARCH_REGS_GPIO_H */