platform.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License as published by
  4. * the Free Software Foundation; either version 2 of the License, or
  5. * (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  15. */
  16. /**************************************************************************
  17. * * Copyright © ARM Limited 1998. All rights reserved.
  18. * ***********************************************************************/
  19. /* ************************************************************************
  20. *
  21. * Integrator address map
  22. *
  23. * ***********************************************************************/
  24. #ifndef __address_h
  25. #define __address_h 1
  26. /* ========================================================================
  27. * Integrator definitions
  28. * ========================================================================
  29. * ------------------------------------------------------------------------
  30. * Memory definitions
  31. * ------------------------------------------------------------------------
  32. * Integrator memory map
  33. *
  34. */
  35. #define INTEGRATOR_BOOT_ROM_LO 0x00000000
  36. #define INTEGRATOR_BOOT_ROM_HI 0x20000000
  37. #define INTEGRATOR_BOOT_ROM_BASE INTEGRATOR_BOOT_ROM_HI /* Normal position */
  38. #define INTEGRATOR_BOOT_ROM_SIZE SZ_512K
  39. /*
  40. * New Core Modules have different amounts of SSRAM, the amount of SSRAM
  41. * fitted can be found in HDR_STAT.
  42. *
  43. * The symbol INTEGRATOR_SSRAM_SIZE is kept, however this now refers to
  44. * the minimum amount of SSRAM fitted on any core module.
  45. *
  46. * New Core Modules also alias the SSRAM.
  47. *
  48. */
  49. #define INTEGRATOR_SSRAM_BASE 0x00000000
  50. #define INTEGRATOR_SSRAM_ALIAS_BASE 0x10800000
  51. #define INTEGRATOR_SSRAM_SIZE SZ_256K
  52. #define INTEGRATOR_FLASH_BASE 0x24000000
  53. #define INTEGRATOR_FLASH_SIZE SZ_32M
  54. #define INTEGRATOR_MBRD_SSRAM_BASE 0x28000000
  55. #define INTEGRATOR_MBRD_SSRAM_SIZE SZ_512K
  56. /*
  57. * SDRAM is a SIMM therefore the size is not known.
  58. *
  59. */
  60. #define INTEGRATOR_SDRAM_BASE 0x00040000
  61. #define INTEGRATOR_SDRAM_ALIAS_BASE 0x80000000
  62. #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000
  63. #define INTEGRATOR_HDR1_SDRAM_BASE 0x90000000
  64. #define INTEGRATOR_HDR2_SDRAM_BASE 0xA0000000
  65. #define INTEGRATOR_HDR3_SDRAM_BASE 0xB0000000
  66. /*
  67. * Logic expansion modules
  68. *
  69. */
  70. #define INTEGRATOR_LOGIC_MODULES_BASE 0xC0000000
  71. #define INTEGRATOR_LOGIC_MODULE0_BASE 0xC0000000
  72. #define INTEGRATOR_LOGIC_MODULE1_BASE 0xD0000000
  73. #define INTEGRATOR_LOGIC_MODULE2_BASE 0xE0000000
  74. #define INTEGRATOR_LOGIC_MODULE3_BASE 0xF0000000
  75. /* ------------------------------------------------------------------------
  76. * Integrator header card registers
  77. * ------------------------------------------------------------------------
  78. *
  79. */
  80. #define INTEGRATOR_HDR_ID_OFFSET 0x00
  81. #define INTEGRATOR_HDR_PROC_OFFSET 0x04
  82. #define INTEGRATOR_HDR_OSC_OFFSET 0x08
  83. #define INTEGRATOR_HDR_CTRL_OFFSET 0x0C
  84. #define INTEGRATOR_HDR_STAT_OFFSET 0x10
  85. #define INTEGRATOR_HDR_LOCK_OFFSET 0x14
  86. #define INTEGRATOR_HDR_SDRAM_OFFSET 0x20
  87. #define INTEGRATOR_HDR_INIT_OFFSET 0x24 /* CM9x6 */
  88. #define INTEGRATOR_HDR_IC_OFFSET 0x40
  89. #define INTEGRATOR_HDR_SPDBASE_OFFSET 0x100
  90. #define INTEGRATOR_HDR_SPDTOP_OFFSET 0x200
  91. #define INTEGRATOR_HDR_BASE 0x10000000
  92. #define INTEGRATOR_HDR_ID (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_ID_OFFSET)
  93. #define INTEGRATOR_HDR_PROC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_PROC_OFFSET)
  94. #define INTEGRATOR_HDR_OSC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_OSC_OFFSET)
  95. #define INTEGRATOR_HDR_CTRL (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_CTRL_OFFSET)
  96. #define INTEGRATOR_HDR_STAT (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_STAT_OFFSET)
  97. #define INTEGRATOR_HDR_LOCK (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_LOCK_OFFSET)
  98. #define INTEGRATOR_HDR_SDRAM (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SDRAM_OFFSET)
  99. #define INTEGRATOR_HDR_INIT (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_INIT_OFFSET)
  100. #define INTEGRATOR_HDR_IC (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_IC_OFFSET)
  101. #define INTEGRATOR_HDR_SPDBASE (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDBASE_OFFSET)
  102. #define INTEGRATOR_HDR_SPDTOP (INTEGRATOR_HDR_BASE + INTEGRATOR_HDR_SPDTOP_OFFSET)
  103. #define INTEGRATOR_HDR_CTRL_LED 0x01
  104. #define INTEGRATOR_HDR_CTRL_MBRD_DETECH 0x02
  105. #define INTEGRATOR_HDR_CTRL_REMAP 0x04
  106. #define INTEGRATOR_HDR_CTRL_RESET 0x08
  107. #define INTEGRATOR_HDR_CTRL_HIGHVECTORS 0x10
  108. #define INTEGRATOR_HDR_CTRL_BIG_ENDIAN 0x20
  109. #define INTEGRATOR_HDR_CTRL_FASTBUS 0x40
  110. #define INTEGRATOR_HDR_CTRL_SYNC 0x80
  111. #define INTEGRATOR_HDR_OSC_CORE_10MHz 0x102
  112. #define INTEGRATOR_HDR_OSC_CORE_15MHz 0x107
  113. #define INTEGRATOR_HDR_OSC_CORE_20MHz 0x10C
  114. #define INTEGRATOR_HDR_OSC_CORE_25MHz 0x111
  115. #define INTEGRATOR_HDR_OSC_CORE_30MHz 0x116
  116. #define INTEGRATOR_HDR_OSC_CORE_35MHz 0x11B
  117. #define INTEGRATOR_HDR_OSC_CORE_40MHz 0x120
  118. #define INTEGRATOR_HDR_OSC_CORE_45MHz 0x125
  119. #define INTEGRATOR_HDR_OSC_CORE_50MHz 0x12A
  120. #define INTEGRATOR_HDR_OSC_CORE_55MHz 0x12F
  121. #define INTEGRATOR_HDR_OSC_CORE_60MHz 0x134
  122. #define INTEGRATOR_HDR_OSC_CORE_65MHz 0x139
  123. #define INTEGRATOR_HDR_OSC_CORE_70MHz 0x13E
  124. #define INTEGRATOR_HDR_OSC_CORE_75MHz 0x143
  125. #define INTEGRATOR_HDR_OSC_CORE_80MHz 0x148
  126. #define INTEGRATOR_HDR_OSC_CORE_85MHz 0x14D
  127. #define INTEGRATOR_HDR_OSC_CORE_90MHz 0x152
  128. #define INTEGRATOR_HDR_OSC_CORE_95MHz 0x157
  129. #define INTEGRATOR_HDR_OSC_CORE_100MHz 0x15C
  130. #define INTEGRATOR_HDR_OSC_CORE_105MHz 0x161
  131. #define INTEGRATOR_HDR_OSC_CORE_110MHz 0x166
  132. #define INTEGRATOR_HDR_OSC_CORE_115MHz 0x16B
  133. #define INTEGRATOR_HDR_OSC_CORE_120MHz 0x170
  134. #define INTEGRATOR_HDR_OSC_CORE_125MHz 0x175
  135. #define INTEGRATOR_HDR_OSC_CORE_130MHz 0x17A
  136. #define INTEGRATOR_HDR_OSC_CORE_135MHz 0x17F
  137. #define INTEGRATOR_HDR_OSC_CORE_140MHz 0x184
  138. #define INTEGRATOR_HDR_OSC_CORE_145MHz 0x189
  139. #define INTEGRATOR_HDR_OSC_CORE_150MHz 0x18E
  140. #define INTEGRATOR_HDR_OSC_CORE_155MHz 0x193
  141. #define INTEGRATOR_HDR_OSC_CORE_160MHz 0x198
  142. #define INTEGRATOR_HDR_OSC_CORE_MASK 0x7FF
  143. #define INTEGRATOR_HDR_OSC_MEM_10MHz 0x10C000
  144. #define INTEGRATOR_HDR_OSC_MEM_15MHz 0x116000
  145. #define INTEGRATOR_HDR_OSC_MEM_20MHz 0x120000
  146. #define INTEGRATOR_HDR_OSC_MEM_25MHz 0x12A000
  147. #define INTEGRATOR_HDR_OSC_MEM_30MHz 0x134000
  148. #define INTEGRATOR_HDR_OSC_MEM_33MHz 0x13A000
  149. #define INTEGRATOR_HDR_OSC_MEM_40MHz 0x148000
  150. #define INTEGRATOR_HDR_OSC_MEM_50MHz 0x15C000
  151. #define INTEGRATOR_HDR_OSC_MEM_60MHz 0x170000
  152. #define INTEGRATOR_HDR_OSC_MEM_66MHz 0x17C000
  153. #define INTEGRATOR_HDR_OSC_MEM_MASK 0x7FF000
  154. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM7x0 0x0
  155. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x0 0x0800000
  156. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM9x6 0x1000000
  157. #define INTEGRATOR_HDR_OSC_BUS_MODE_CM10x00 0x1800000
  158. #define INTEGRATOR_HDR_OSC_BUS_MODE_MASK 0x1800000
  159. #define INTEGRATOR_HDR_SDRAM_SPD_OK (1 << 5)
  160. /* ------------------------------------------------------------------------
  161. * Integrator system registers
  162. * ------------------------------------------------------------------------
  163. *
  164. */
  165. /*
  166. * System Controller
  167. *
  168. */
  169. #define INTEGRATOR_SC_ID_OFFSET 0x00
  170. #define INTEGRATOR_SC_OSC_OFFSET 0x04
  171. #define INTEGRATOR_SC_CTRLS_OFFSET 0x08
  172. #define INTEGRATOR_SC_CTRLC_OFFSET 0x0C
  173. #define INTEGRATOR_SC_DEC_OFFSET 0x10
  174. #define INTEGRATOR_SC_ARB_OFFSET 0x14
  175. #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18
  176. #define INTEGRATOR_SC_LOCK_OFFSET 0x1C
  177. #define INTEGRATOR_SC_BASE 0x11000000
  178. #define INTEGRATOR_SC_ID (INTEGRATOR_SC_BASE + INTEGRATOR_SC_ID_OFFSET)
  179. #define INTEGRATOR_SC_OSC (INTEGRATOR_SC_BASE + INTEGRATOR_SC_OSC_OFFSET)
  180. #define INTEGRATOR_SC_CTRLS (INTEGRATOR_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  181. #define INTEGRATOR_SC_CTRLC (INTEGRATOR_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  182. #define INTEGRATOR_SC_DEC (INTEGRATOR_SC_BASE + INTEGRATOR_SC_DEC_OFFSET)
  183. #define INTEGRATOR_SC_ARB (INTEGRATOR_SC_BASE + INTEGRATOR_SC_ARB_OFFSET)
  184. #define INTEGRATOR_SC_PCIENABLE (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
  185. #define INTEGRATOR_SC_LOCK (INTEGRATOR_SC_BASE + INTEGRATOR_SC_LOCK_OFFSET)
  186. #define INTEGRATOR_SC_OSC_SYS_10MHz 0x20
  187. #define INTEGRATOR_SC_OSC_SYS_15MHz 0x34
  188. #define INTEGRATOR_SC_OSC_SYS_20MHz 0x48
  189. #define INTEGRATOR_SC_OSC_SYS_25MHz 0x5C
  190. #define INTEGRATOR_SC_OSC_SYS_33MHz 0x7C
  191. #define INTEGRATOR_SC_OSC_SYS_MASK 0xFF
  192. #define INTEGRATOR_SC_OSC_PCI_25MHz 0x100
  193. #define INTEGRATOR_SC_OSC_PCI_33MHz 0x0
  194. #define INTEGRATOR_SC_OSC_PCI_MASK 0x100
  195. #define INTEGRATOR_SC_CTRL_SOFTRST (1 << 0)
  196. #define INTEGRATOR_SC_CTRL_nFLVPPEN (1 << 1)
  197. #define INTEGRATOR_SC_CTRL_nFLWP (1 << 2)
  198. #define INTEGRATOR_SC_CTRL_URTS0 (1 << 4)
  199. #define INTEGRATOR_SC_CTRL_UDTR0 (1 << 5)
  200. #define INTEGRATOR_SC_CTRL_URTS1 (1 << 6)
  201. #define INTEGRATOR_SC_CTRL_UDTR1 (1 << 7)
  202. /*
  203. * External Bus Interface
  204. *
  205. */
  206. #define INTEGRATOR_EBI_BASE 0x12000000
  207. #define INTEGRATOR_EBI_CSR0_OFFSET 0x00
  208. #define INTEGRATOR_EBI_CSR1_OFFSET 0x04
  209. #define INTEGRATOR_EBI_CSR2_OFFSET 0x08
  210. #define INTEGRATOR_EBI_CSR3_OFFSET 0x0C
  211. #define INTEGRATOR_EBI_LOCK_OFFSET 0x20
  212. #define INTEGRATOR_EBI_CSR0 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR0_OFFSET)
  213. #define INTEGRATOR_EBI_CSR1 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  214. #define INTEGRATOR_EBI_CSR2 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR2_OFFSET)
  215. #define INTEGRATOR_EBI_CSR3 (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_CSR3_OFFSET)
  216. #define INTEGRATOR_EBI_LOCK (INTEGRATOR_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  217. #define INTEGRATOR_EBI_8_BIT 0x00
  218. #define INTEGRATOR_EBI_16_BIT 0x01
  219. #define INTEGRATOR_EBI_32_BIT 0x02
  220. #define INTEGRATOR_EBI_WRITE_ENABLE 0x04
  221. #define INTEGRATOR_EBI_SYNC 0x08
  222. #define INTEGRATOR_EBI_WS_2 0x00
  223. #define INTEGRATOR_EBI_WS_3 0x10
  224. #define INTEGRATOR_EBI_WS_4 0x20
  225. #define INTEGRATOR_EBI_WS_5 0x30
  226. #define INTEGRATOR_EBI_WS_6 0x40
  227. #define INTEGRATOR_EBI_WS_7 0x50
  228. #define INTEGRATOR_EBI_WS_8 0x60
  229. #define INTEGRATOR_EBI_WS_9 0x70
  230. #define INTEGRATOR_EBI_WS_10 0x80
  231. #define INTEGRATOR_EBI_WS_11 0x90
  232. #define INTEGRATOR_EBI_WS_12 0xA0
  233. #define INTEGRATOR_EBI_WS_13 0xB0
  234. #define INTEGRATOR_EBI_WS_14 0xC0
  235. #define INTEGRATOR_EBI_WS_15 0xD0
  236. #define INTEGRATOR_EBI_WS_16 0xE0
  237. #define INTEGRATOR_EBI_WS_17 0xF0
  238. #define INTEGRATOR_CT_BASE 0x13000000 /* Counter/Timers */
  239. #define INTEGRATOR_IC_BASE 0x14000000 /* Interrupt Controller */
  240. #define INTEGRATOR_RTC_BASE 0x15000000 /* Real Time Clock */
  241. #define INTEGRATOR_UART0_BASE 0x16000000 /* UART 0 */
  242. #define INTEGRATOR_UART1_BASE 0x17000000 /* UART 1 */
  243. #define INTEGRATOR_KBD_BASE 0x18000000 /* Keyboard */
  244. #define INTEGRATOR_MOUSE_BASE 0x19000000 /* Mouse */
  245. /*
  246. * LED's & Switches
  247. *
  248. */
  249. #define INTEGRATOR_DBG_ALPHA_OFFSET 0x00
  250. #define INTEGRATOR_DBG_LEDS_OFFSET 0x04
  251. #define INTEGRATOR_DBG_SWITCH_OFFSET 0x08
  252. #define INTEGRATOR_DBG_BASE 0x1A000000
  253. #define INTEGRATOR_DBG_ALPHA (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_ALPHA_OFFSET)
  254. #define INTEGRATOR_DBG_LEDS (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_LEDS_OFFSET)
  255. #define INTEGRATOR_DBG_SWITCH (INTEGRATOR_DBG_BASE + INTEGRATOR_DBG_SWITCH_OFFSET)
  256. #define INTEGRATOR_AP_GPIO_BASE 0x1B000000 /* GPIO */
  257. #define INTEGRATOR_CP_MMC_BASE 0x1C000000 /* MMC */
  258. #define INTEGRATOR_CP_AACI_BASE 0x1D000000 /* AACI */
  259. #define INTEGRATOR_CP_ETH_BASE 0xC8000000 /* Ethernet */
  260. #define INTEGRATOR_CP_GPIO_BASE 0xC9000000 /* GPIO */
  261. #define INTEGRATOR_CP_SIC_BASE 0xCA000000 /* SIC */
  262. #define INTEGRATOR_CP_CTL_BASE 0xCB000000 /* CP system control */
  263. /* ------------------------------------------------------------------------
  264. * KMI keyboard/mouse definitions
  265. * ------------------------------------------------------------------------
  266. */
  267. /* PS2 Keyboard interface */
  268. #define KMI0_BASE INTEGRATOR_KBD_BASE
  269. /* PS2 Mouse interface */
  270. #define KMI1_BASE INTEGRATOR_MOUSE_BASE
  271. /* KMI definitions are now in include/asm-arm/hardware/amba_kmi.h -- rmk */
  272. /* ------------------------------------------------------------------------
  273. * Where in the memory map does PCI live?
  274. * ------------------------------------------------------------------------
  275. * This represents a fairly liberal usage of address space. Even though
  276. * the V3 only has two windows (therefore we need to map stuff on the fly),
  277. * we maintain the same addresses, even if they're not mapped.
  278. *
  279. */
  280. #define PHYS_PCI_MEM_BASE 0x40000000 /* 512M to xxx */
  281. /* unused 256M from A0000000-AFFFFFFF might be used for I2O ???
  282. */
  283. #define PHYS_PCI_IO_BASE 0x60000000 /* 16M to xxx */
  284. /* unused (128-16)M from B1000000-B7FFFFFF
  285. */
  286. #define PHYS_PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */
  287. /* unused ((128-16)M - 64K) from XXX
  288. */
  289. #define PHYS_PCI_V3_BASE 0x62000000
  290. /* ------------------------------------------------------------------------
  291. * Integrator Interrupt Controllers
  292. * ------------------------------------------------------------------------
  293. *
  294. * Offsets from interrupt controller base
  295. *
  296. * System Controller interrupt controller base is
  297. *
  298. * INTEGRATOR_IC_BASE + (header_number << 6)
  299. *
  300. * Core Module interrupt controller base is
  301. *
  302. * INTEGRATOR_HDR_IC
  303. *
  304. */
  305. #define IRQ_STATUS 0
  306. #define IRQ_RAW_STATUS 0x04
  307. #define IRQ_ENABLE 0x08
  308. #define IRQ_ENABLE_SET 0x08
  309. #define IRQ_ENABLE_CLEAR 0x0C
  310. #define INT_SOFT_SET 0x10
  311. #define INT_SOFT_CLEAR 0x14
  312. #define FIQ_STATUS 0x20
  313. #define FIQ_RAW_STATUS 0x24
  314. #define FIQ_ENABLE 0x28
  315. #define FIQ_ENABLE_SET 0x28
  316. #define FIQ_ENABLE_CLEAR 0x2C
  317. /* ------------------------------------------------------------------------
  318. * Interrupts
  319. * ------------------------------------------------------------------------
  320. *
  321. *
  322. * Each Core Module has two interrupts controllers, one on the core module
  323. * itself and one in the system controller on the motherboard. The
  324. * READ_INT macro in target.s reads both interrupt controllers and returns
  325. * a 32 bit bitmask, bits 0 to 23 are interrupts from the system controller
  326. * and bits 24 to 31 are from the core module.
  327. *
  328. * The following definitions relate to the bitmask returned by READ_INT.
  329. *
  330. */
  331. /* ------------------------------------------------------------------------
  332. * LED's
  333. * ------------------------------------------------------------------------
  334. *
  335. */
  336. #define GREEN_LED 0x01
  337. #define YELLOW_LED 0x02
  338. #define RED_LED 0x04
  339. #define GREEN_LED_2 0x08
  340. #define ALL_LEDS 0x0F
  341. #define LED_BANK INTEGRATOR_DBG_LEDS
  342. /*
  343. * Timer definitions
  344. *
  345. * Only use timer 1 & 2
  346. * (both run at 24MHz and will need the clock divider set to 16).
  347. *
  348. * Timer 0 runs at bus frequency
  349. */
  350. #define INTEGRATOR_TIMER0_BASE INTEGRATOR_CT_BASE
  351. #define INTEGRATOR_TIMER1_BASE (INTEGRATOR_CT_BASE + 0x100)
  352. #define INTEGRATOR_TIMER2_BASE (INTEGRATOR_CT_BASE + 0x200)
  353. #define INTEGRATOR_CSR_BASE 0x10000000
  354. #define INTEGRATOR_CSR_SIZE 0x10000000
  355. #endif