clock-imx6q.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/types.h>
  14. #include <linux/clk.h>
  15. #include <linux/clkdev.h>
  16. #include <linux/io.h>
  17. #include <linux/of.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_irq.h>
  20. #include <asm/div64.h>
  21. #include <asm/mach/map.h>
  22. #include <mach/clock.h>
  23. #include <mach/common.h>
  24. #include <mach/hardware.h>
  25. #define PLL_BASE IMX_IO_ADDRESS(MX6Q_ANATOP_BASE_ADDR)
  26. #define PLL1_SYS (PLL_BASE + 0x000)
  27. #define PLL2_BUS (PLL_BASE + 0x030)
  28. #define PLL3_USB_OTG (PLL_BASE + 0x010)
  29. #define PLL4_AUDIO (PLL_BASE + 0x070)
  30. #define PLL5_VIDEO (PLL_BASE + 0x0a0)
  31. #define PLL6_MLB (PLL_BASE + 0x0d0)
  32. #define PLL7_USB_HOST (PLL_BASE + 0x020)
  33. #define PLL8_ENET (PLL_BASE + 0x0e0)
  34. #define PFD_480 (PLL_BASE + 0x0f0)
  35. #define PFD_528 (PLL_BASE + 0x100)
  36. #define PLL_NUM_OFFSET 0x010
  37. #define PLL_DENOM_OFFSET 0x020
  38. #define PFD0 7
  39. #define PFD1 15
  40. #define PFD2 23
  41. #define PFD3 31
  42. #define PFD_FRAC_MASK 0x3f
  43. #define BM_PLL_BYPASS (0x1 << 16)
  44. #define BM_PLL_ENABLE (0x1 << 13)
  45. #define BM_PLL_POWER_DOWN (0x1 << 12)
  46. #define BM_PLL_LOCK (0x1 << 31)
  47. #define BP_PLL_SYS_DIV_SELECT 0
  48. #define BM_PLL_SYS_DIV_SELECT (0x7f << 0)
  49. #define BP_PLL_BUS_DIV_SELECT 0
  50. #define BM_PLL_BUS_DIV_SELECT (0x1 << 0)
  51. #define BP_PLL_USB_DIV_SELECT 0
  52. #define BM_PLL_USB_DIV_SELECT (0x3 << 0)
  53. #define BP_PLL_AV_DIV_SELECT 0
  54. #define BM_PLL_AV_DIV_SELECT (0x7f << 0)
  55. #define BP_PLL_ENET_DIV_SELECT 0
  56. #define BM_PLL_ENET_DIV_SELECT (0x3 << 0)
  57. #define BM_PLL_ENET_EN_PCIE (0x1 << 19)
  58. #define BM_PLL_ENET_EN_SATA (0x1 << 20)
  59. #define CCM_BASE IMX_IO_ADDRESS(MX6Q_CCM_BASE_ADDR)
  60. #define CCR (CCM_BASE + 0x00)
  61. #define CCDR (CCM_BASE + 0x04)
  62. #define CSR (CCM_BASE + 0x08)
  63. #define CCSR (CCM_BASE + 0x0c)
  64. #define CACRR (CCM_BASE + 0x10)
  65. #define CBCDR (CCM_BASE + 0x14)
  66. #define CBCMR (CCM_BASE + 0x18)
  67. #define CSCMR1 (CCM_BASE + 0x1c)
  68. #define CSCMR2 (CCM_BASE + 0x20)
  69. #define CSCDR1 (CCM_BASE + 0x24)
  70. #define CS1CDR (CCM_BASE + 0x28)
  71. #define CS2CDR (CCM_BASE + 0x2c)
  72. #define CDCDR (CCM_BASE + 0x30)
  73. #define CHSCCDR (CCM_BASE + 0x34)
  74. #define CSCDR2 (CCM_BASE + 0x38)
  75. #define CSCDR3 (CCM_BASE + 0x3c)
  76. #define CSCDR4 (CCM_BASE + 0x40)
  77. #define CWDR (CCM_BASE + 0x44)
  78. #define CDHIPR (CCM_BASE + 0x48)
  79. #define CDCR (CCM_BASE + 0x4c)
  80. #define CTOR (CCM_BASE + 0x50)
  81. #define CLPCR (CCM_BASE + 0x54)
  82. #define CISR (CCM_BASE + 0x58)
  83. #define CIMR (CCM_BASE + 0x5c)
  84. #define CCOSR (CCM_BASE + 0x60)
  85. #define CGPR (CCM_BASE + 0x64)
  86. #define CCGR0 (CCM_BASE + 0x68)
  87. #define CCGR1 (CCM_BASE + 0x6c)
  88. #define CCGR2 (CCM_BASE + 0x70)
  89. #define CCGR3 (CCM_BASE + 0x74)
  90. #define CCGR4 (CCM_BASE + 0x78)
  91. #define CCGR5 (CCM_BASE + 0x7c)
  92. #define CCGR6 (CCM_BASE + 0x80)
  93. #define CCGR7 (CCM_BASE + 0x84)
  94. #define CMEOR (CCM_BASE + 0x88)
  95. #define CG0 0
  96. #define CG1 2
  97. #define CG2 4
  98. #define CG3 6
  99. #define CG4 8
  100. #define CG5 10
  101. #define CG6 12
  102. #define CG7 14
  103. #define CG8 16
  104. #define CG9 18
  105. #define CG10 20
  106. #define CG11 22
  107. #define CG12 24
  108. #define CG13 26
  109. #define CG14 28
  110. #define CG15 30
  111. #define BM_CCSR_PLL1_SW_SEL (0x1 << 2)
  112. #define BM_CCSR_STEP_SEL (0x1 << 8)
  113. #define BP_CACRR_ARM_PODF 0
  114. #define BM_CACRR_ARM_PODF (0x7 << 0)
  115. #define BP_CBCDR_PERIPH2_CLK2_PODF 0
  116. #define BM_CBCDR_PERIPH2_CLK2_PODF (0x7 << 0)
  117. #define BP_CBCDR_MMDC_CH1_AXI_PODF 3
  118. #define BM_CBCDR_MMDC_CH1_AXI_PODF (0x7 << 3)
  119. #define BP_CBCDR_AXI_SEL 6
  120. #define BM_CBCDR_AXI_SEL (0x3 << 6)
  121. #define BP_CBCDR_IPG_PODF 8
  122. #define BM_CBCDR_IPG_PODF (0x3 << 8)
  123. #define BP_CBCDR_AHB_PODF 10
  124. #define BM_CBCDR_AHB_PODF (0x7 << 10)
  125. #define BP_CBCDR_AXI_PODF 16
  126. #define BM_CBCDR_AXI_PODF (0x7 << 16)
  127. #define BP_CBCDR_MMDC_CH0_AXI_PODF 19
  128. #define BM_CBCDR_MMDC_CH0_AXI_PODF (0x7 << 19)
  129. #define BP_CBCDR_PERIPH_CLK_SEL 25
  130. #define BM_CBCDR_PERIPH_CLK_SEL (0x1 << 25)
  131. #define BP_CBCDR_PERIPH2_CLK_SEL 26
  132. #define BM_CBCDR_PERIPH2_CLK_SEL (0x1 << 26)
  133. #define BP_CBCDR_PERIPH_CLK2_PODF 27
  134. #define BM_CBCDR_PERIPH_CLK2_PODF (0x7 << 27)
  135. #define BP_CBCMR_GPU2D_AXI_SEL 0
  136. #define BM_CBCMR_GPU2D_AXI_SEL (0x1 << 0)
  137. #define BP_CBCMR_GPU3D_AXI_SEL 1
  138. #define BM_CBCMR_GPU3D_AXI_SEL (0x1 << 1)
  139. #define BP_CBCMR_GPU3D_CORE_SEL 4
  140. #define BM_CBCMR_GPU3D_CORE_SEL (0x3 << 4)
  141. #define BP_CBCMR_GPU3D_SHADER_SEL 8
  142. #define BM_CBCMR_GPU3D_SHADER_SEL (0x3 << 8)
  143. #define BP_CBCMR_PCIE_AXI_SEL 10
  144. #define BM_CBCMR_PCIE_AXI_SEL (0x1 << 10)
  145. #define BP_CBCMR_VDO_AXI_SEL 11
  146. #define BM_CBCMR_VDO_AXI_SEL (0x1 << 11)
  147. #define BP_CBCMR_PERIPH_CLK2_SEL 12
  148. #define BM_CBCMR_PERIPH_CLK2_SEL (0x3 << 12)
  149. #define BP_CBCMR_VPU_AXI_SEL 14
  150. #define BM_CBCMR_VPU_AXI_SEL (0x3 << 14)
  151. #define BP_CBCMR_GPU2D_CORE_SEL 16
  152. #define BM_CBCMR_GPU2D_CORE_SEL (0x3 << 16)
  153. #define BP_CBCMR_PRE_PERIPH_CLK_SEL 18
  154. #define BM_CBCMR_PRE_PERIPH_CLK_SEL (0x3 << 18)
  155. #define BP_CBCMR_PERIPH2_CLK2_SEL 20
  156. #define BM_CBCMR_PERIPH2_CLK2_SEL (0x1 << 20)
  157. #define BP_CBCMR_PRE_PERIPH2_CLK_SEL 21
  158. #define BM_CBCMR_PRE_PERIPH2_CLK_SEL (0x3 << 21)
  159. #define BP_CBCMR_GPU2D_CORE_PODF 23
  160. #define BM_CBCMR_GPU2D_CORE_PODF (0x7 << 23)
  161. #define BP_CBCMR_GPU3D_CORE_PODF 26
  162. #define BM_CBCMR_GPU3D_CORE_PODF (0x7 << 26)
  163. #define BP_CBCMR_GPU3D_SHADER_PODF 29
  164. #define BM_CBCMR_GPU3D_SHADER_PODF (0x7 << 29)
  165. #define BP_CSCMR1_PERCLK_PODF 0
  166. #define BM_CSCMR1_PERCLK_PODF (0x3f << 0)
  167. #define BP_CSCMR1_SSI1_SEL 10
  168. #define BM_CSCMR1_SSI1_SEL (0x3 << 10)
  169. #define BP_CSCMR1_SSI2_SEL 12
  170. #define BM_CSCMR1_SSI2_SEL (0x3 << 12)
  171. #define BP_CSCMR1_SSI3_SEL 14
  172. #define BM_CSCMR1_SSI3_SEL (0x3 << 14)
  173. #define BP_CSCMR1_USDHC1_SEL 16
  174. #define BM_CSCMR1_USDHC1_SEL (0x1 << 16)
  175. #define BP_CSCMR1_USDHC2_SEL 17
  176. #define BM_CSCMR1_USDHC2_SEL (0x1 << 17)
  177. #define BP_CSCMR1_USDHC3_SEL 18
  178. #define BM_CSCMR1_USDHC3_SEL (0x1 << 18)
  179. #define BP_CSCMR1_USDHC4_SEL 19
  180. #define BM_CSCMR1_USDHC4_SEL (0x1 << 19)
  181. #define BP_CSCMR1_EMI_PODF 20
  182. #define BM_CSCMR1_EMI_PODF (0x7 << 20)
  183. #define BP_CSCMR1_EMI_SLOW_PODF 23
  184. #define BM_CSCMR1_EMI_SLOW_PODF (0x7 << 23)
  185. #define BP_CSCMR1_EMI_SEL 27
  186. #define BM_CSCMR1_EMI_SEL (0x3 << 27)
  187. #define BP_CSCMR1_EMI_SLOW_SEL 29
  188. #define BM_CSCMR1_EMI_SLOW_SEL (0x3 << 29)
  189. #define BP_CSCMR2_CAN_PODF 2
  190. #define BM_CSCMR2_CAN_PODF (0x3f << 2)
  191. #define BM_CSCMR2_LDB_DI0_IPU_DIV (0x1 << 10)
  192. #define BM_CSCMR2_LDB_DI1_IPU_DIV (0x1 << 11)
  193. #define BP_CSCMR2_ESAI_SEL 19
  194. #define BM_CSCMR2_ESAI_SEL (0x3 << 19)
  195. #define BP_CSCDR1_UART_PODF 0
  196. #define BM_CSCDR1_UART_PODF (0x3f << 0)
  197. #define BP_CSCDR1_USDHC1_PODF 11
  198. #define BM_CSCDR1_USDHC1_PODF (0x7 << 11)
  199. #define BP_CSCDR1_USDHC2_PODF 16
  200. #define BM_CSCDR1_USDHC2_PODF (0x7 << 16)
  201. #define BP_CSCDR1_USDHC3_PODF 19
  202. #define BM_CSCDR1_USDHC3_PODF (0x7 << 19)
  203. #define BP_CSCDR1_USDHC4_PODF 22
  204. #define BM_CSCDR1_USDHC4_PODF (0x7 << 22)
  205. #define BP_CSCDR1_VPU_AXI_PODF 25
  206. #define BM_CSCDR1_VPU_AXI_PODF (0x7 << 25)
  207. #define BP_CS1CDR_SSI1_PODF 0
  208. #define BM_CS1CDR_SSI1_PODF (0x3f << 0)
  209. #define BP_CS1CDR_SSI1_PRED 6
  210. #define BM_CS1CDR_SSI1_PRED (0x7 << 6)
  211. #define BP_CS1CDR_ESAI_PRED 9
  212. #define BM_CS1CDR_ESAI_PRED (0x7 << 9)
  213. #define BP_CS1CDR_SSI3_PODF 16
  214. #define BM_CS1CDR_SSI3_PODF (0x3f << 16)
  215. #define BP_CS1CDR_SSI3_PRED 22
  216. #define BM_CS1CDR_SSI3_PRED (0x7 << 22)
  217. #define BP_CS1CDR_ESAI_PODF 25
  218. #define BM_CS1CDR_ESAI_PODF (0x7 << 25)
  219. #define BP_CS2CDR_SSI2_PODF 0
  220. #define BM_CS2CDR_SSI2_PODF (0x3f << 0)
  221. #define BP_CS2CDR_SSI2_PRED 6
  222. #define BM_CS2CDR_SSI2_PRED (0x7 << 6)
  223. #define BP_CS2CDR_LDB_DI0_SEL 9
  224. #define BM_CS2CDR_LDB_DI0_SEL (0x7 << 9)
  225. #define BP_CS2CDR_LDB_DI1_SEL 12
  226. #define BM_CS2CDR_LDB_DI1_SEL (0x7 << 12)
  227. #define BP_CS2CDR_ENFC_SEL 16
  228. #define BM_CS2CDR_ENFC_SEL (0x3 << 16)
  229. #define BP_CS2CDR_ENFC_PRED 18
  230. #define BM_CS2CDR_ENFC_PRED (0x7 << 18)
  231. #define BP_CS2CDR_ENFC_PODF 21
  232. #define BM_CS2CDR_ENFC_PODF (0x3f << 21)
  233. #define BP_CDCDR_ASRC_SERIAL_SEL 7
  234. #define BM_CDCDR_ASRC_SERIAL_SEL (0x3 << 7)
  235. #define BP_CDCDR_ASRC_SERIAL_PODF 9
  236. #define BM_CDCDR_ASRC_SERIAL_PODF (0x7 << 9)
  237. #define BP_CDCDR_ASRC_SERIAL_PRED 12
  238. #define BM_CDCDR_ASRC_SERIAL_PRED (0x7 << 12)
  239. #define BP_CDCDR_SPDIF_SEL 20
  240. #define BM_CDCDR_SPDIF_SEL (0x3 << 20)
  241. #define BP_CDCDR_SPDIF_PODF 22
  242. #define BM_CDCDR_SPDIF_PODF (0x7 << 22)
  243. #define BP_CDCDR_SPDIF_PRED 25
  244. #define BM_CDCDR_SPDIF_PRED (0x7 << 25)
  245. #define BP_CDCDR_HSI_TX_PODF 29
  246. #define BM_CDCDR_HSI_TX_PODF (0x7 << 29)
  247. #define BP_CDCDR_HSI_TX_SEL 28
  248. #define BM_CDCDR_HSI_TX_SEL (0x1 << 28)
  249. #define BP_CHSCCDR_IPU1_DI0_SEL 0
  250. #define BM_CHSCCDR_IPU1_DI0_SEL (0x7 << 0)
  251. #define BP_CHSCCDR_IPU1_DI0_PRE_PODF 3
  252. #define BM_CHSCCDR_IPU1_DI0_PRE_PODF (0x7 << 3)
  253. #define BP_CHSCCDR_IPU1_DI0_PRE_SEL 6
  254. #define BM_CHSCCDR_IPU1_DI0_PRE_SEL (0x7 << 6)
  255. #define BP_CHSCCDR_IPU1_DI1_SEL 9
  256. #define BM_CHSCCDR_IPU1_DI1_SEL (0x7 << 9)
  257. #define BP_CHSCCDR_IPU1_DI1_PRE_PODF 12
  258. #define BM_CHSCCDR_IPU1_DI1_PRE_PODF (0x7 << 12)
  259. #define BP_CHSCCDR_IPU1_DI1_PRE_SEL 15
  260. #define BM_CHSCCDR_IPU1_DI1_PRE_SEL (0x7 << 15)
  261. #define BP_CSCDR2_IPU2_DI0_SEL 0
  262. #define BM_CSCDR2_IPU2_DI0_SEL (0x7)
  263. #define BP_CSCDR2_IPU2_DI0_PRE_PODF 3
  264. #define BM_CSCDR2_IPU2_DI0_PRE_PODF (0x7 << 3)
  265. #define BP_CSCDR2_IPU2_DI0_PRE_SEL 6
  266. #define BM_CSCDR2_IPU2_DI0_PRE_SEL (0x7 << 6)
  267. #define BP_CSCDR2_IPU2_DI1_SEL 9
  268. #define BM_CSCDR2_IPU2_DI1_SEL (0x7 << 9)
  269. #define BP_CSCDR2_IPU2_DI1_PRE_PODF 12
  270. #define BM_CSCDR2_IPU2_DI1_PRE_PODF (0x7 << 12)
  271. #define BP_CSCDR2_IPU2_DI1_PRE_SEL 15
  272. #define BM_CSCDR2_IPU2_DI1_PRE_SEL (0x7 << 15)
  273. #define BP_CSCDR2_ECSPI_CLK_PODF 19
  274. #define BM_CSCDR2_ECSPI_CLK_PODF (0x3f << 19)
  275. #define BP_CSCDR3_IPU1_HSP_SEL 9
  276. #define BM_CSCDR3_IPU1_HSP_SEL (0x3 << 9)
  277. #define BP_CSCDR3_IPU1_HSP_PODF 11
  278. #define BM_CSCDR3_IPU1_HSP_PODF (0x7 << 11)
  279. #define BP_CSCDR3_IPU2_HSP_SEL 14
  280. #define BM_CSCDR3_IPU2_HSP_SEL (0x3 << 14)
  281. #define BP_CSCDR3_IPU2_HSP_PODF 16
  282. #define BM_CSCDR3_IPU2_HSP_PODF (0x7 << 16)
  283. #define BM_CDHIPR_AXI_PODF_BUSY (0x1 << 0)
  284. #define BM_CDHIPR_AHB_PODF_BUSY (0x1 << 1)
  285. #define BM_CDHIPR_MMDC_CH1_PODF_BUSY (0x1 << 2)
  286. #define BM_CDHIPR_PERIPH2_SEL_BUSY (0x1 << 3)
  287. #define BM_CDHIPR_MMDC_CH0_PODF_BUSY (0x1 << 4)
  288. #define BM_CDHIPR_PERIPH_SEL_BUSY (0x1 << 5)
  289. #define BM_CDHIPR_ARM_PODF_BUSY (0x1 << 16)
  290. #define BP_CLPCR_LPM 0
  291. #define BM_CLPCR_LPM (0x3 << 0)
  292. #define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2)
  293. #define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5)
  294. #define BM_CLPCR_SBYOS (0x1 << 6)
  295. #define BM_CLPCR_DIS_REF_OSC (0x1 << 7)
  296. #define BM_CLPCR_VSTBY (0x1 << 8)
  297. #define BP_CLPCR_STBY_COUNT 9
  298. #define BM_CLPCR_STBY_COUNT (0x3 << 9)
  299. #define BM_CLPCR_COSC_PWRDOWN (0x1 << 11)
  300. #define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16)
  301. #define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17)
  302. #define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19)
  303. #define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21)
  304. #define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22)
  305. #define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23)
  306. #define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24)
  307. #define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25)
  308. #define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26)
  309. #define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27)
  310. #define BP_CCOSR_CKO1_EN 7
  311. #define BP_CCOSR_CKO1_PODF 4
  312. #define BM_CCOSR_CKO1_PODF (0x7 << 4)
  313. #define BP_CCOSR_CKO1_SEL 0
  314. #define BM_CCOSR_CKO1_SEL (0xf << 0)
  315. #define FREQ_480M 480000000
  316. #define FREQ_528M 528000000
  317. #define FREQ_594M 594000000
  318. #define FREQ_650M 650000000
  319. #define FREQ_1300M 1300000000
  320. static struct clk pll1_sys;
  321. static struct clk pll2_bus;
  322. static struct clk pll3_usb_otg;
  323. static struct clk pll4_audio;
  324. static struct clk pll5_video;
  325. static struct clk pll6_mlb;
  326. static struct clk pll7_usb_host;
  327. static struct clk pll8_enet;
  328. static struct clk apbh_dma_clk;
  329. static struct clk arm_clk;
  330. static struct clk ipg_clk;
  331. static struct clk ahb_clk;
  332. static struct clk axi_clk;
  333. static struct clk mmdc_ch0_axi_clk;
  334. static struct clk mmdc_ch1_axi_clk;
  335. static struct clk periph_clk;
  336. static struct clk periph_pre_clk;
  337. static struct clk periph_clk2_clk;
  338. static struct clk periph2_clk;
  339. static struct clk periph2_pre_clk;
  340. static struct clk periph2_clk2_clk;
  341. static struct clk gpu2d_core_clk;
  342. static struct clk gpu3d_core_clk;
  343. static struct clk gpu3d_shader_clk;
  344. static struct clk ipg_perclk;
  345. static struct clk emi_clk;
  346. static struct clk emi_slow_clk;
  347. static struct clk can1_clk;
  348. static struct clk uart_clk;
  349. static struct clk usdhc1_clk;
  350. static struct clk usdhc2_clk;
  351. static struct clk usdhc3_clk;
  352. static struct clk usdhc4_clk;
  353. static struct clk vpu_clk;
  354. static struct clk hsi_tx_clk;
  355. static struct clk ipu1_di0_pre_clk;
  356. static struct clk ipu1_di1_pre_clk;
  357. static struct clk ipu2_di0_pre_clk;
  358. static struct clk ipu2_di1_pre_clk;
  359. static struct clk ipu1_clk;
  360. static struct clk ipu2_clk;
  361. static struct clk ssi1_clk;
  362. static struct clk ssi3_clk;
  363. static struct clk esai_clk;
  364. static struct clk ssi2_clk;
  365. static struct clk spdif_clk;
  366. static struct clk asrc_serial_clk;
  367. static struct clk gpu2d_axi_clk;
  368. static struct clk gpu3d_axi_clk;
  369. static struct clk pcie_clk;
  370. static struct clk vdo_axi_clk;
  371. static struct clk ldb_di0_clk;
  372. static struct clk ldb_di1_clk;
  373. static struct clk ipu1_di0_clk;
  374. static struct clk ipu1_di1_clk;
  375. static struct clk ipu2_di0_clk;
  376. static struct clk ipu2_di1_clk;
  377. static struct clk enfc_clk;
  378. static struct clk cko1_clk;
  379. static struct clk dummy_clk = {};
  380. static unsigned long external_high_reference;
  381. static unsigned long external_low_reference;
  382. static unsigned long oscillator_reference;
  383. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  384. {
  385. return oscillator_reference;
  386. }
  387. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  388. {
  389. return external_high_reference;
  390. }
  391. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  392. {
  393. return external_low_reference;
  394. }
  395. static struct clk ckil_clk = {
  396. .get_rate = get_low_reference_clock_rate,
  397. };
  398. static struct clk ckih_clk = {
  399. .get_rate = get_high_reference_clock_rate,
  400. };
  401. static struct clk osc_clk = {
  402. .get_rate = get_oscillator_reference_clock_rate,
  403. };
  404. static inline void __iomem *pll_get_reg_addr(struct clk *pll)
  405. {
  406. if (pll == &pll1_sys)
  407. return PLL1_SYS;
  408. else if (pll == &pll2_bus)
  409. return PLL2_BUS;
  410. else if (pll == &pll3_usb_otg)
  411. return PLL3_USB_OTG;
  412. else if (pll == &pll4_audio)
  413. return PLL4_AUDIO;
  414. else if (pll == &pll5_video)
  415. return PLL5_VIDEO;
  416. else if (pll == &pll6_mlb)
  417. return PLL6_MLB;
  418. else if (pll == &pll7_usb_host)
  419. return PLL7_USB_HOST;
  420. else if (pll == &pll8_enet)
  421. return PLL8_ENET;
  422. else
  423. BUG();
  424. return NULL;
  425. }
  426. static int pll_enable(struct clk *clk)
  427. {
  428. int timeout = 0x100000;
  429. void __iomem *reg;
  430. u32 val;
  431. reg = pll_get_reg_addr(clk);
  432. val = readl_relaxed(reg);
  433. val &= ~BM_PLL_BYPASS;
  434. val &= ~BM_PLL_POWER_DOWN;
  435. /* 480MHz PLLs have the opposite definition for power bit */
  436. if (clk == &pll3_usb_otg || clk == &pll7_usb_host)
  437. val |= BM_PLL_POWER_DOWN;
  438. writel_relaxed(val, reg);
  439. /* Wait for PLL to lock */
  440. while (!(readl_relaxed(reg) & BM_PLL_LOCK) && --timeout)
  441. cpu_relax();
  442. if (unlikely(!timeout))
  443. return -EBUSY;
  444. /* Enable the PLL output now */
  445. val = readl_relaxed(reg);
  446. val |= BM_PLL_ENABLE;
  447. writel_relaxed(val, reg);
  448. return 0;
  449. }
  450. static void pll_disable(struct clk *clk)
  451. {
  452. void __iomem *reg;
  453. u32 val;
  454. reg = pll_get_reg_addr(clk);
  455. val = readl_relaxed(reg);
  456. val &= ~BM_PLL_ENABLE;
  457. val |= BM_PLL_BYPASS;
  458. val |= BM_PLL_POWER_DOWN;
  459. if (clk == &pll3_usb_otg || clk == &pll7_usb_host)
  460. val &= ~BM_PLL_POWER_DOWN;
  461. writel_relaxed(val, reg);
  462. }
  463. static unsigned long pll1_sys_get_rate(struct clk *clk)
  464. {
  465. u32 div = (readl_relaxed(PLL1_SYS) & BM_PLL_SYS_DIV_SELECT) >>
  466. BP_PLL_SYS_DIV_SELECT;
  467. return clk_get_rate(clk->parent) * div / 2;
  468. }
  469. static int pll1_sys_set_rate(struct clk *clk, unsigned long rate)
  470. {
  471. u32 val, div;
  472. if (rate < FREQ_650M || rate > FREQ_1300M)
  473. return -EINVAL;
  474. div = rate * 2 / clk_get_rate(clk->parent);
  475. val = readl_relaxed(PLL1_SYS);
  476. val &= ~BM_PLL_SYS_DIV_SELECT;
  477. val |= div << BP_PLL_SYS_DIV_SELECT;
  478. writel_relaxed(val, PLL1_SYS);
  479. return 0;
  480. }
  481. static unsigned long pll8_enet_get_rate(struct clk *clk)
  482. {
  483. u32 div = (readl_relaxed(PLL8_ENET) & BM_PLL_ENET_DIV_SELECT) >>
  484. BP_PLL_ENET_DIV_SELECT;
  485. switch (div) {
  486. case 0:
  487. return 25000000;
  488. case 1:
  489. return 50000000;
  490. case 2:
  491. return 100000000;
  492. case 3:
  493. return 125000000;
  494. }
  495. return 0;
  496. }
  497. static int pll8_enet_set_rate(struct clk *clk, unsigned long rate)
  498. {
  499. u32 val, div;
  500. switch (rate) {
  501. case 25000000:
  502. div = 0;
  503. break;
  504. case 50000000:
  505. div = 1;
  506. break;
  507. case 100000000:
  508. div = 2;
  509. break;
  510. case 125000000:
  511. div = 3;
  512. break;
  513. default:
  514. return -EINVAL;
  515. }
  516. val = readl_relaxed(PLL8_ENET);
  517. val &= ~BM_PLL_ENET_DIV_SELECT;
  518. val |= div << BP_PLL_ENET_DIV_SELECT;
  519. writel_relaxed(val, PLL8_ENET);
  520. return 0;
  521. }
  522. static unsigned long pll_av_get_rate(struct clk *clk)
  523. {
  524. void __iomem *reg = (clk == &pll4_audio) ? PLL4_AUDIO : PLL5_VIDEO;
  525. unsigned long parent_rate = clk_get_rate(clk->parent);
  526. u32 mfn = readl_relaxed(reg + PLL_NUM_OFFSET);
  527. u32 mfd = readl_relaxed(reg + PLL_DENOM_OFFSET);
  528. u32 div = (readl_relaxed(reg) & BM_PLL_AV_DIV_SELECT) >>
  529. BP_PLL_AV_DIV_SELECT;
  530. return (parent_rate * div) + ((parent_rate / mfd) * mfn);
  531. }
  532. static int pll_av_set_rate(struct clk *clk, unsigned long rate)
  533. {
  534. void __iomem *reg = (clk == &pll4_audio) ? PLL4_AUDIO : PLL5_VIDEO;
  535. unsigned int parent_rate = clk_get_rate(clk->parent);
  536. u32 val, div;
  537. u32 mfn, mfd = 1000000;
  538. s64 temp64;
  539. if (rate < FREQ_650M || rate > FREQ_1300M)
  540. return -EINVAL;
  541. div = rate / parent_rate;
  542. temp64 = (u64) (rate - div * parent_rate);
  543. temp64 *= mfd;
  544. do_div(temp64, parent_rate);
  545. mfn = temp64;
  546. val = readl_relaxed(reg);
  547. val &= ~BM_PLL_AV_DIV_SELECT;
  548. val |= div << BP_PLL_AV_DIV_SELECT;
  549. writel_relaxed(val, reg);
  550. writel_relaxed(mfn, reg + PLL_NUM_OFFSET);
  551. writel_relaxed(mfd, reg + PLL_DENOM_OFFSET);
  552. return 0;
  553. }
  554. static void __iomem *pll_get_div_reg_bit(struct clk *clk, u32 *bp, u32 *bm)
  555. {
  556. void __iomem *reg;
  557. if (clk == &pll2_bus) {
  558. reg = PLL2_BUS;
  559. *bp = BP_PLL_BUS_DIV_SELECT;
  560. *bm = BM_PLL_BUS_DIV_SELECT;
  561. } else if (clk == &pll3_usb_otg) {
  562. reg = PLL3_USB_OTG;
  563. *bp = BP_PLL_USB_DIV_SELECT;
  564. *bm = BM_PLL_USB_DIV_SELECT;
  565. } else if (clk == &pll7_usb_host) {
  566. reg = PLL7_USB_HOST;
  567. *bp = BP_PLL_USB_DIV_SELECT;
  568. *bm = BM_PLL_USB_DIV_SELECT;
  569. } else {
  570. BUG();
  571. }
  572. return reg;
  573. }
  574. static unsigned long pll_get_rate(struct clk *clk)
  575. {
  576. void __iomem *reg;
  577. u32 div, bp, bm;
  578. reg = pll_get_div_reg_bit(clk, &bp, &bm);
  579. div = (readl_relaxed(reg) & bm) >> bp;
  580. return (div == 1) ? clk_get_rate(clk->parent) * 22 :
  581. clk_get_rate(clk->parent) * 20;
  582. }
  583. static int pll_set_rate(struct clk *clk, unsigned long rate)
  584. {
  585. void __iomem *reg;
  586. u32 val, div, bp, bm;
  587. if (rate == FREQ_528M)
  588. div = 1;
  589. else if (rate == FREQ_480M)
  590. div = 0;
  591. else
  592. return -EINVAL;
  593. reg = pll_get_div_reg_bit(clk, &bp, &bm);
  594. val = readl_relaxed(reg);
  595. val &= ~bm;
  596. val |= div << bp;
  597. writel_relaxed(val, reg);
  598. return 0;
  599. }
  600. #define pll2_bus_get_rate pll_get_rate
  601. #define pll2_bus_set_rate pll_set_rate
  602. #define pll3_usb_otg_get_rate pll_get_rate
  603. #define pll3_usb_otg_set_rate pll_set_rate
  604. #define pll7_usb_host_get_rate pll_get_rate
  605. #define pll7_usb_host_set_rate pll_set_rate
  606. #define pll4_audio_get_rate pll_av_get_rate
  607. #define pll4_audio_set_rate pll_av_set_rate
  608. #define pll5_video_get_rate pll_av_get_rate
  609. #define pll5_video_set_rate pll_av_set_rate
  610. #define pll6_mlb_get_rate NULL
  611. #define pll6_mlb_set_rate NULL
  612. #define DEF_PLL(name) \
  613. static struct clk name = { \
  614. .enable = pll_enable, \
  615. .disable = pll_disable, \
  616. .get_rate = name##_get_rate, \
  617. .set_rate = name##_set_rate, \
  618. .parent = &osc_clk, \
  619. }
  620. DEF_PLL(pll1_sys);
  621. DEF_PLL(pll2_bus);
  622. DEF_PLL(pll3_usb_otg);
  623. DEF_PLL(pll4_audio);
  624. DEF_PLL(pll5_video);
  625. DEF_PLL(pll6_mlb);
  626. DEF_PLL(pll7_usb_host);
  627. DEF_PLL(pll8_enet);
  628. static unsigned long pfd_get_rate(struct clk *clk)
  629. {
  630. u64 tmp = (u64) clk_get_rate(clk->parent) * 18;
  631. u32 frac, bp_frac;
  632. if (apbh_dma_clk.usecount == 0)
  633. apbh_dma_clk.enable(&apbh_dma_clk);
  634. bp_frac = clk->enable_shift - 7;
  635. frac = readl_relaxed(clk->enable_reg) >> bp_frac & PFD_FRAC_MASK;
  636. do_div(tmp, frac);
  637. return tmp;
  638. }
  639. static int pfd_set_rate(struct clk *clk, unsigned long rate)
  640. {
  641. u32 val, frac, bp_frac;
  642. u64 tmp = (u64) clk_get_rate(clk->parent) * 18;
  643. if (apbh_dma_clk.usecount == 0)
  644. apbh_dma_clk.enable(&apbh_dma_clk);
  645. /*
  646. * Round up the divider so that we don't set a rate
  647. * higher than what is requested
  648. */
  649. tmp += rate / 2;
  650. do_div(tmp, rate);
  651. frac = tmp;
  652. frac = (frac < 12) ? 12 : frac;
  653. frac = (frac > 35) ? 35 : frac;
  654. /*
  655. * The frac field always starts from 7 bits lower
  656. * position of enable bit
  657. */
  658. bp_frac = clk->enable_shift - 7;
  659. val = readl_relaxed(clk->enable_reg);
  660. val &= ~(PFD_FRAC_MASK << bp_frac);
  661. val |= frac << bp_frac;
  662. writel_relaxed(val, clk->enable_reg);
  663. tmp = (u64) clk_get_rate(clk->parent) * 18;
  664. do_div(tmp, frac);
  665. if (apbh_dma_clk.usecount == 0)
  666. apbh_dma_clk.disable(&apbh_dma_clk);
  667. return 0;
  668. }
  669. static unsigned long pfd_round_rate(struct clk *clk, unsigned long rate)
  670. {
  671. u32 frac;
  672. u64 tmp;
  673. tmp = (u64) clk_get_rate(clk->parent) * 18;
  674. tmp += rate / 2;
  675. do_div(tmp, rate);
  676. frac = tmp;
  677. frac = (frac < 12) ? 12 : frac;
  678. frac = (frac > 35) ? 35 : frac;
  679. tmp = (u64) clk_get_rate(clk->parent) * 18;
  680. do_div(tmp, frac);
  681. return tmp;
  682. }
  683. static int pfd_enable(struct clk *clk)
  684. {
  685. u32 val;
  686. if (apbh_dma_clk.usecount == 0)
  687. apbh_dma_clk.enable(&apbh_dma_clk);
  688. val = readl_relaxed(clk->enable_reg);
  689. val &= ~(1 << clk->enable_shift);
  690. writel_relaxed(val, clk->enable_reg);
  691. if (apbh_dma_clk.usecount == 0)
  692. apbh_dma_clk.disable(&apbh_dma_clk);
  693. return 0;
  694. }
  695. static void pfd_disable(struct clk *clk)
  696. {
  697. u32 val;
  698. if (apbh_dma_clk.usecount == 0)
  699. apbh_dma_clk.enable(&apbh_dma_clk);
  700. val = readl_relaxed(clk->enable_reg);
  701. val |= 1 << clk->enable_shift;
  702. writel_relaxed(val, clk->enable_reg);
  703. if (apbh_dma_clk.usecount == 0)
  704. apbh_dma_clk.disable(&apbh_dma_clk);
  705. }
  706. #define DEF_PFD(name, er, es, p) \
  707. static struct clk name = { \
  708. .enable_reg = er, \
  709. .enable_shift = es, \
  710. .enable = pfd_enable, \
  711. .disable = pfd_disable, \
  712. .get_rate = pfd_get_rate, \
  713. .set_rate = pfd_set_rate, \
  714. .round_rate = pfd_round_rate, \
  715. .parent = p, \
  716. }
  717. DEF_PFD(pll2_pfd_352m, PFD_528, PFD0, &pll2_bus);
  718. DEF_PFD(pll2_pfd_594m, PFD_528, PFD1, &pll2_bus);
  719. DEF_PFD(pll2_pfd_400m, PFD_528, PFD2, &pll2_bus);
  720. DEF_PFD(pll3_pfd_720m, PFD_480, PFD0, &pll3_usb_otg);
  721. DEF_PFD(pll3_pfd_540m, PFD_480, PFD1, &pll3_usb_otg);
  722. DEF_PFD(pll3_pfd_508m, PFD_480, PFD2, &pll3_usb_otg);
  723. DEF_PFD(pll3_pfd_454m, PFD_480, PFD3, &pll3_usb_otg);
  724. static unsigned long twd_clk_get_rate(struct clk *clk)
  725. {
  726. return clk_get_rate(clk->parent) / 2;
  727. }
  728. static struct clk twd_clk = {
  729. .parent = &arm_clk,
  730. .get_rate = twd_clk_get_rate,
  731. };
  732. static unsigned long pll2_200m_get_rate(struct clk *clk)
  733. {
  734. return clk_get_rate(clk->parent) / 2;
  735. }
  736. static struct clk pll2_200m = {
  737. .parent = &pll2_pfd_400m,
  738. .get_rate = pll2_200m_get_rate,
  739. };
  740. static unsigned long pll3_120m_get_rate(struct clk *clk)
  741. {
  742. return clk_get_rate(clk->parent) / 4;
  743. }
  744. static struct clk pll3_120m = {
  745. .parent = &pll3_usb_otg,
  746. .get_rate = pll3_120m_get_rate,
  747. };
  748. static unsigned long pll3_80m_get_rate(struct clk *clk)
  749. {
  750. return clk_get_rate(clk->parent) / 6;
  751. }
  752. static struct clk pll3_80m = {
  753. .parent = &pll3_usb_otg,
  754. .get_rate = pll3_80m_get_rate,
  755. };
  756. static unsigned long pll3_60m_get_rate(struct clk *clk)
  757. {
  758. return clk_get_rate(clk->parent) / 8;
  759. }
  760. static struct clk pll3_60m = {
  761. .parent = &pll3_usb_otg,
  762. .get_rate = pll3_60m_get_rate,
  763. };
  764. static int pll1_sw_clk_set_parent(struct clk *clk, struct clk *parent)
  765. {
  766. u32 val = readl_relaxed(CCSR);
  767. if (parent == &pll1_sys) {
  768. val &= ~BM_CCSR_PLL1_SW_SEL;
  769. val &= ~BM_CCSR_STEP_SEL;
  770. } else if (parent == &osc_clk) {
  771. val |= BM_CCSR_PLL1_SW_SEL;
  772. val &= ~BM_CCSR_STEP_SEL;
  773. } else if (parent == &pll2_pfd_400m) {
  774. val |= BM_CCSR_PLL1_SW_SEL;
  775. val |= BM_CCSR_STEP_SEL;
  776. } else {
  777. return -EINVAL;
  778. }
  779. writel_relaxed(val, CCSR);
  780. return 0;
  781. }
  782. static struct clk pll1_sw_clk = {
  783. .parent = &pll1_sys,
  784. .set_parent = pll1_sw_clk_set_parent,
  785. };
  786. static void calc_pred_podf_dividers(u32 div, u32 *pred, u32 *podf)
  787. {
  788. u32 min_pred, temp_pred, old_err, err;
  789. if (div >= 512) {
  790. *pred = 8;
  791. *podf = 64;
  792. } else if (div >= 8) {
  793. min_pred = (div - 1) / 64 + 1;
  794. old_err = 8;
  795. for (temp_pred = 8; temp_pred >= min_pred; temp_pred--) {
  796. err = div % temp_pred;
  797. if (err == 0) {
  798. *pred = temp_pred;
  799. break;
  800. }
  801. err = temp_pred - err;
  802. if (err < old_err) {
  803. old_err = err;
  804. *pred = temp_pred;
  805. }
  806. }
  807. *podf = (div + *pred - 1) / *pred;
  808. } else if (div < 8) {
  809. *pred = div;
  810. *podf = 1;
  811. }
  812. }
  813. static int _clk_enable(struct clk *clk)
  814. {
  815. u32 reg;
  816. reg = readl_relaxed(clk->enable_reg);
  817. reg |= 0x3 << clk->enable_shift;
  818. writel_relaxed(reg, clk->enable_reg);
  819. return 0;
  820. }
  821. static void _clk_disable(struct clk *clk)
  822. {
  823. u32 reg;
  824. reg = readl_relaxed(clk->enable_reg);
  825. reg &= ~(0x3 << clk->enable_shift);
  826. writel_relaxed(reg, clk->enable_reg);
  827. }
  828. static int _clk_enable_1b(struct clk *clk)
  829. {
  830. u32 reg;
  831. reg = readl_relaxed(clk->enable_reg);
  832. reg |= 0x1 << clk->enable_shift;
  833. writel_relaxed(reg, clk->enable_reg);
  834. return 0;
  835. }
  836. static void _clk_disable_1b(struct clk *clk)
  837. {
  838. u32 reg;
  839. reg = readl_relaxed(clk->enable_reg);
  840. reg &= ~(0x1 << clk->enable_shift);
  841. writel_relaxed(reg, clk->enable_reg);
  842. }
  843. struct divider {
  844. struct clk *clk;
  845. void __iomem *reg;
  846. u32 bp_pred;
  847. u32 bm_pred;
  848. u32 bp_podf;
  849. u32 bm_podf;
  850. };
  851. #define DEF_CLK_DIV1(d, c, r, b) \
  852. static struct divider d = { \
  853. .clk = c, \
  854. .reg = r, \
  855. .bp_podf = BP_##r##_##b##_PODF, \
  856. .bm_podf = BM_##r##_##b##_PODF, \
  857. }
  858. DEF_CLK_DIV1(arm_div, &arm_clk, CACRR, ARM);
  859. DEF_CLK_DIV1(ipg_div, &ipg_clk, CBCDR, IPG);
  860. DEF_CLK_DIV1(ahb_div, &ahb_clk, CBCDR, AHB);
  861. DEF_CLK_DIV1(axi_div, &axi_clk, CBCDR, AXI);
  862. DEF_CLK_DIV1(mmdc_ch0_axi_div, &mmdc_ch0_axi_clk, CBCDR, MMDC_CH0_AXI);
  863. DEF_CLK_DIV1(mmdc_ch1_axi_div, &mmdc_ch1_axi_clk, CBCDR, MMDC_CH1_AXI);
  864. DEF_CLK_DIV1(periph_clk2_div, &periph_clk2_clk, CBCDR, PERIPH_CLK2);
  865. DEF_CLK_DIV1(periph2_clk2_div, &periph2_clk2_clk, CBCDR, PERIPH2_CLK2);
  866. DEF_CLK_DIV1(gpu2d_core_div, &gpu2d_core_clk, CBCMR, GPU2D_CORE);
  867. DEF_CLK_DIV1(gpu3d_core_div, &gpu3d_core_clk, CBCMR, GPU3D_CORE);
  868. DEF_CLK_DIV1(gpu3d_shader_div, &gpu3d_shader_clk, CBCMR, GPU3D_SHADER);
  869. DEF_CLK_DIV1(ipg_perclk_div, &ipg_perclk, CSCMR1, PERCLK);
  870. DEF_CLK_DIV1(emi_div, &emi_clk, CSCMR1, EMI);
  871. DEF_CLK_DIV1(emi_slow_div, &emi_slow_clk, CSCMR1, EMI_SLOW);
  872. DEF_CLK_DIV1(can_div, &can1_clk, CSCMR2, CAN);
  873. DEF_CLK_DIV1(uart_div, &uart_clk, CSCDR1, UART);
  874. DEF_CLK_DIV1(usdhc1_div, &usdhc1_clk, CSCDR1, USDHC1);
  875. DEF_CLK_DIV1(usdhc2_div, &usdhc2_clk, CSCDR1, USDHC2);
  876. DEF_CLK_DIV1(usdhc3_div, &usdhc3_clk, CSCDR1, USDHC3);
  877. DEF_CLK_DIV1(usdhc4_div, &usdhc4_clk, CSCDR1, USDHC4);
  878. DEF_CLK_DIV1(vpu_div, &vpu_clk, CSCDR1, VPU_AXI);
  879. DEF_CLK_DIV1(hsi_tx_div, &hsi_tx_clk, CDCDR, HSI_TX);
  880. DEF_CLK_DIV1(ipu1_di0_pre_div, &ipu1_di0_pre_clk, CHSCCDR, IPU1_DI0_PRE);
  881. DEF_CLK_DIV1(ipu1_di1_pre_div, &ipu1_di1_pre_clk, CHSCCDR, IPU1_DI1_PRE);
  882. DEF_CLK_DIV1(ipu2_di0_pre_div, &ipu2_di0_pre_clk, CSCDR2, IPU2_DI0_PRE);
  883. DEF_CLK_DIV1(ipu2_di1_pre_div, &ipu2_di1_pre_clk, CSCDR2, IPU2_DI1_PRE);
  884. DEF_CLK_DIV1(ipu1_div, &ipu1_clk, CSCDR3, IPU1_HSP);
  885. DEF_CLK_DIV1(ipu2_div, &ipu2_clk, CSCDR3, IPU2_HSP);
  886. DEF_CLK_DIV1(cko1_div, &cko1_clk, CCOSR, CKO1);
  887. #define DEF_CLK_DIV2(d, c, r, b) \
  888. static struct divider d = { \
  889. .clk = c, \
  890. .reg = r, \
  891. .bp_pred = BP_##r##_##b##_PRED, \
  892. .bm_pred = BM_##r##_##b##_PRED, \
  893. .bp_podf = BP_##r##_##b##_PODF, \
  894. .bm_podf = BM_##r##_##b##_PODF, \
  895. }
  896. DEF_CLK_DIV2(ssi1_div, &ssi1_clk, CS1CDR, SSI1);
  897. DEF_CLK_DIV2(ssi3_div, &ssi3_clk, CS1CDR, SSI3);
  898. DEF_CLK_DIV2(esai_div, &esai_clk, CS1CDR, ESAI);
  899. DEF_CLK_DIV2(ssi2_div, &ssi2_clk, CS2CDR, SSI2);
  900. DEF_CLK_DIV2(enfc_div, &enfc_clk, CS2CDR, ENFC);
  901. DEF_CLK_DIV2(spdif_div, &spdif_clk, CDCDR, SPDIF);
  902. DEF_CLK_DIV2(asrc_serial_div, &asrc_serial_clk, CDCDR, ASRC_SERIAL);
  903. static struct divider *dividers[] = {
  904. &arm_div,
  905. &ipg_div,
  906. &ahb_div,
  907. &axi_div,
  908. &mmdc_ch0_axi_div,
  909. &mmdc_ch1_axi_div,
  910. &periph_clk2_div,
  911. &periph2_clk2_div,
  912. &gpu2d_core_div,
  913. &gpu3d_core_div,
  914. &gpu3d_shader_div,
  915. &ipg_perclk_div,
  916. &emi_div,
  917. &emi_slow_div,
  918. &can_div,
  919. &uart_div,
  920. &usdhc1_div,
  921. &usdhc2_div,
  922. &usdhc3_div,
  923. &usdhc4_div,
  924. &vpu_div,
  925. &hsi_tx_div,
  926. &ipu1_di0_pre_div,
  927. &ipu1_di1_pre_div,
  928. &ipu2_di0_pre_div,
  929. &ipu2_di1_pre_div,
  930. &ipu1_div,
  931. &ipu2_div,
  932. &ssi1_div,
  933. &ssi3_div,
  934. &esai_div,
  935. &ssi2_div,
  936. &enfc_div,
  937. &spdif_div,
  938. &asrc_serial_div,
  939. &cko1_div,
  940. };
  941. static unsigned long ldb_di_clk_get_rate(struct clk *clk)
  942. {
  943. u32 val = readl_relaxed(CSCMR2);
  944. val &= (clk == &ldb_di0_clk) ? BM_CSCMR2_LDB_DI0_IPU_DIV :
  945. BM_CSCMR2_LDB_DI1_IPU_DIV;
  946. if (val)
  947. return clk_get_rate(clk->parent) / 7;
  948. else
  949. return clk_get_rate(clk->parent) * 2 / 7;
  950. }
  951. static int ldb_di_clk_set_rate(struct clk *clk, unsigned long rate)
  952. {
  953. unsigned long parent_rate = clk_get_rate(clk->parent);
  954. u32 val = readl_relaxed(CSCMR2);
  955. if (rate * 7 <= parent_rate + parent_rate / 20)
  956. val |= BM_CSCMR2_LDB_DI0_IPU_DIV;
  957. else
  958. val &= ~BM_CSCMR2_LDB_DI0_IPU_DIV;
  959. writel_relaxed(val, CSCMR2);
  960. return 0;
  961. }
  962. static unsigned long ldb_di_clk_round_rate(struct clk *clk, unsigned long rate)
  963. {
  964. unsigned long parent_rate = clk_get_rate(clk->parent);
  965. if (rate * 7 <= parent_rate + parent_rate / 20)
  966. return parent_rate / 7;
  967. else
  968. return 2 * parent_rate / 7;
  969. }
  970. static unsigned long _clk_get_rate(struct clk *clk)
  971. {
  972. struct divider *d;
  973. u32 val, pred, podf;
  974. int i, num;
  975. if (clk == &ldb_di0_clk || clk == &ldb_di1_clk)
  976. return ldb_di_clk_get_rate(clk);
  977. num = ARRAY_SIZE(dividers);
  978. for (i = 0; i < num; i++)
  979. if (dividers[i]->clk == clk) {
  980. d = dividers[i];
  981. break;
  982. }
  983. if (i == num)
  984. return clk_get_rate(clk->parent);
  985. val = readl_relaxed(d->reg);
  986. pred = ((val & d->bm_pred) >> d->bp_pred) + 1;
  987. podf = ((val & d->bm_podf) >> d->bp_podf) + 1;
  988. return clk_get_rate(clk->parent) / (pred * podf);
  989. }
  990. static int clk_busy_wait(struct clk *clk)
  991. {
  992. int timeout = 0x100000;
  993. u32 bm;
  994. if (clk == &axi_clk)
  995. bm = BM_CDHIPR_AXI_PODF_BUSY;
  996. else if (clk == &ahb_clk)
  997. bm = BM_CDHIPR_AHB_PODF_BUSY;
  998. else if (clk == &mmdc_ch0_axi_clk)
  999. bm = BM_CDHIPR_MMDC_CH0_PODF_BUSY;
  1000. else if (clk == &periph_clk)
  1001. bm = BM_CDHIPR_PERIPH_SEL_BUSY;
  1002. else if (clk == &arm_clk)
  1003. bm = BM_CDHIPR_ARM_PODF_BUSY;
  1004. else
  1005. return -EINVAL;
  1006. while ((readl_relaxed(CDHIPR) & bm) && --timeout)
  1007. cpu_relax();
  1008. if (unlikely(!timeout))
  1009. return -EBUSY;
  1010. return 0;
  1011. }
  1012. static int _clk_set_rate(struct clk *clk, unsigned long rate)
  1013. {
  1014. unsigned long parent_rate = clk_get_rate(clk->parent);
  1015. struct divider *d;
  1016. u32 val, div, max_div, pred = 0, podf;
  1017. int i, num;
  1018. if (clk == &ldb_di0_clk || clk == &ldb_di1_clk)
  1019. return ldb_di_clk_set_rate(clk, rate);
  1020. num = ARRAY_SIZE(dividers);
  1021. for (i = 0; i < num; i++)
  1022. if (dividers[i]->clk == clk) {
  1023. d = dividers[i];
  1024. break;
  1025. }
  1026. if (i == num)
  1027. return -EINVAL;
  1028. max_div = ((d->bm_pred >> d->bp_pred) + 1) *
  1029. ((d->bm_podf >> d->bp_podf) + 1);
  1030. div = parent_rate / rate;
  1031. if (div == 0)
  1032. div++;
  1033. if ((parent_rate / div != rate) || div > max_div)
  1034. return -EINVAL;
  1035. if (d->bm_pred) {
  1036. calc_pred_podf_dividers(div, &pred, &podf);
  1037. } else {
  1038. pred = 1;
  1039. podf = div;
  1040. }
  1041. val = readl_relaxed(d->reg);
  1042. val &= ~(d->bm_pred | d->bm_podf);
  1043. val |= (pred - 1) << d->bp_pred | (podf - 1) << d->bp_podf;
  1044. writel_relaxed(val, d->reg);
  1045. if (clk == &axi_clk || clk == &ahb_clk ||
  1046. clk == &mmdc_ch0_axi_clk || clk == &arm_clk)
  1047. return clk_busy_wait(clk);
  1048. return 0;
  1049. }
  1050. static unsigned long _clk_round_rate(struct clk *clk, unsigned long rate)
  1051. {
  1052. unsigned long parent_rate = clk_get_rate(clk->parent);
  1053. u32 div = parent_rate / rate;
  1054. u32 div_max, pred = 0, podf;
  1055. struct divider *d;
  1056. int i, num;
  1057. if (clk == &ldb_di0_clk || clk == &ldb_di1_clk)
  1058. return ldb_di_clk_round_rate(clk, rate);
  1059. num = ARRAY_SIZE(dividers);
  1060. for (i = 0; i < num; i++)
  1061. if (dividers[i]->clk == clk) {
  1062. d = dividers[i];
  1063. break;
  1064. }
  1065. if (i == num)
  1066. return -EINVAL;
  1067. if (div == 0 || parent_rate % rate)
  1068. div++;
  1069. if (d->bm_pred) {
  1070. calc_pred_podf_dividers(div, &pred, &podf);
  1071. div = pred * podf;
  1072. } else {
  1073. div_max = (d->bm_podf >> d->bp_podf) + 1;
  1074. if (div > div_max)
  1075. div = div_max;
  1076. }
  1077. return parent_rate / div;
  1078. }
  1079. struct multiplexer {
  1080. struct clk *clk;
  1081. void __iomem *reg;
  1082. u32 bp;
  1083. u32 bm;
  1084. int pnum;
  1085. struct clk *parents[];
  1086. };
  1087. static struct multiplexer axi_mux = {
  1088. .clk = &axi_clk,
  1089. .reg = CBCDR,
  1090. .bp = BP_CBCDR_AXI_SEL,
  1091. .bm = BM_CBCDR_AXI_SEL,
  1092. .parents = {
  1093. &periph_clk,
  1094. &pll2_pfd_400m,
  1095. &pll3_pfd_540m,
  1096. NULL
  1097. },
  1098. };
  1099. static struct multiplexer periph_mux = {
  1100. .clk = &periph_clk,
  1101. .reg = CBCDR,
  1102. .bp = BP_CBCDR_PERIPH_CLK_SEL,
  1103. .bm = BM_CBCDR_PERIPH_CLK_SEL,
  1104. .parents = {
  1105. &periph_pre_clk,
  1106. &periph_clk2_clk,
  1107. NULL
  1108. },
  1109. };
  1110. static struct multiplexer periph_pre_mux = {
  1111. .clk = &periph_pre_clk,
  1112. .reg = CBCMR,
  1113. .bp = BP_CBCMR_PRE_PERIPH_CLK_SEL,
  1114. .bm = BM_CBCMR_PRE_PERIPH_CLK_SEL,
  1115. .parents = {
  1116. &pll2_bus,
  1117. &pll2_pfd_400m,
  1118. &pll2_pfd_352m,
  1119. &pll2_200m,
  1120. NULL
  1121. },
  1122. };
  1123. static struct multiplexer periph_clk2_mux = {
  1124. .clk = &periph_clk2_clk,
  1125. .reg = CBCMR,
  1126. .bp = BP_CBCMR_PERIPH_CLK2_SEL,
  1127. .bm = BM_CBCMR_PERIPH_CLK2_SEL,
  1128. .parents = {
  1129. &pll3_usb_otg,
  1130. &osc_clk,
  1131. NULL
  1132. },
  1133. };
  1134. static struct multiplexer periph2_mux = {
  1135. .clk = &periph2_clk,
  1136. .reg = CBCDR,
  1137. .bp = BP_CBCDR_PERIPH2_CLK_SEL,
  1138. .bm = BM_CBCDR_PERIPH2_CLK_SEL,
  1139. .parents = {
  1140. &periph2_pre_clk,
  1141. &periph2_clk2_clk,
  1142. NULL
  1143. },
  1144. };
  1145. static struct multiplexer periph2_pre_mux = {
  1146. .clk = &periph2_pre_clk,
  1147. .reg = CBCMR,
  1148. .bp = BP_CBCMR_PRE_PERIPH2_CLK_SEL,
  1149. .bm = BM_CBCMR_PRE_PERIPH2_CLK_SEL,
  1150. .parents = {
  1151. &pll2_bus,
  1152. &pll2_pfd_400m,
  1153. &pll2_pfd_352m,
  1154. &pll2_200m,
  1155. NULL
  1156. },
  1157. };
  1158. static struct multiplexer periph2_clk2_mux = {
  1159. .clk = &periph2_clk2_clk,
  1160. .reg = CBCMR,
  1161. .bp = BP_CBCMR_PERIPH2_CLK2_SEL,
  1162. .bm = BM_CBCMR_PERIPH2_CLK2_SEL,
  1163. .parents = {
  1164. &pll3_usb_otg,
  1165. &osc_clk,
  1166. NULL
  1167. },
  1168. };
  1169. static struct multiplexer gpu2d_axi_mux = {
  1170. .clk = &gpu2d_axi_clk,
  1171. .reg = CBCMR,
  1172. .bp = BP_CBCMR_GPU2D_AXI_SEL,
  1173. .bm = BM_CBCMR_GPU2D_AXI_SEL,
  1174. .parents = {
  1175. &axi_clk,
  1176. &ahb_clk,
  1177. NULL
  1178. },
  1179. };
  1180. static struct multiplexer gpu3d_axi_mux = {
  1181. .clk = &gpu3d_axi_clk,
  1182. .reg = CBCMR,
  1183. .bp = BP_CBCMR_GPU3D_AXI_SEL,
  1184. .bm = BM_CBCMR_GPU3D_AXI_SEL,
  1185. .parents = {
  1186. &axi_clk,
  1187. &ahb_clk,
  1188. NULL
  1189. },
  1190. };
  1191. static struct multiplexer gpu3d_core_mux = {
  1192. .clk = &gpu3d_core_clk,
  1193. .reg = CBCMR,
  1194. .bp = BP_CBCMR_GPU3D_CORE_SEL,
  1195. .bm = BM_CBCMR_GPU3D_CORE_SEL,
  1196. .parents = {
  1197. &mmdc_ch0_axi_clk,
  1198. &pll3_usb_otg,
  1199. &pll2_pfd_594m,
  1200. &pll2_pfd_400m,
  1201. NULL
  1202. },
  1203. };
  1204. static struct multiplexer gpu3d_shader_mux = {
  1205. .clk = &gpu3d_shader_clk,
  1206. .reg = CBCMR,
  1207. .bp = BP_CBCMR_GPU3D_SHADER_SEL,
  1208. .bm = BM_CBCMR_GPU3D_SHADER_SEL,
  1209. .parents = {
  1210. &mmdc_ch0_axi_clk,
  1211. &pll3_usb_otg,
  1212. &pll2_pfd_594m,
  1213. &pll3_pfd_720m,
  1214. NULL
  1215. },
  1216. };
  1217. static struct multiplexer pcie_axi_mux = {
  1218. .clk = &pcie_clk,
  1219. .reg = CBCMR,
  1220. .bp = BP_CBCMR_PCIE_AXI_SEL,
  1221. .bm = BM_CBCMR_PCIE_AXI_SEL,
  1222. .parents = {
  1223. &axi_clk,
  1224. &ahb_clk,
  1225. NULL
  1226. },
  1227. };
  1228. static struct multiplexer vdo_axi_mux = {
  1229. .clk = &vdo_axi_clk,
  1230. .reg = CBCMR,
  1231. .bp = BP_CBCMR_VDO_AXI_SEL,
  1232. .bm = BM_CBCMR_VDO_AXI_SEL,
  1233. .parents = {
  1234. &axi_clk,
  1235. &ahb_clk,
  1236. NULL
  1237. },
  1238. };
  1239. static struct multiplexer vpu_axi_mux = {
  1240. .clk = &vpu_clk,
  1241. .reg = CBCMR,
  1242. .bp = BP_CBCMR_VPU_AXI_SEL,
  1243. .bm = BM_CBCMR_VPU_AXI_SEL,
  1244. .parents = {
  1245. &axi_clk,
  1246. &pll2_pfd_400m,
  1247. &pll2_pfd_352m,
  1248. NULL
  1249. },
  1250. };
  1251. static struct multiplexer gpu2d_core_mux = {
  1252. .clk = &gpu2d_core_clk,
  1253. .reg = CBCMR,
  1254. .bp = BP_CBCMR_GPU2D_CORE_SEL,
  1255. .bm = BM_CBCMR_GPU2D_CORE_SEL,
  1256. .parents = {
  1257. &axi_clk,
  1258. &pll3_usb_otg,
  1259. &pll2_pfd_352m,
  1260. &pll2_pfd_400m,
  1261. NULL
  1262. },
  1263. };
  1264. #define DEF_SSI_MUX(id) \
  1265. static struct multiplexer ssi##id##_mux = { \
  1266. .clk = &ssi##id##_clk, \
  1267. .reg = CSCMR1, \
  1268. .bp = BP_CSCMR1_SSI##id##_SEL, \
  1269. .bm = BM_CSCMR1_SSI##id##_SEL, \
  1270. .parents = { \
  1271. &pll3_pfd_508m, \
  1272. &pll3_pfd_454m, \
  1273. &pll4_audio, \
  1274. NULL \
  1275. }, \
  1276. }
  1277. DEF_SSI_MUX(1);
  1278. DEF_SSI_MUX(2);
  1279. DEF_SSI_MUX(3);
  1280. #define DEF_USDHC_MUX(id) \
  1281. static struct multiplexer usdhc##id##_mux = { \
  1282. .clk = &usdhc##id##_clk, \
  1283. .reg = CSCMR1, \
  1284. .bp = BP_CSCMR1_USDHC##id##_SEL, \
  1285. .bm = BM_CSCMR1_USDHC##id##_SEL, \
  1286. .parents = { \
  1287. &pll2_pfd_400m, \
  1288. &pll2_pfd_352m, \
  1289. NULL \
  1290. }, \
  1291. }
  1292. DEF_USDHC_MUX(1);
  1293. DEF_USDHC_MUX(2);
  1294. DEF_USDHC_MUX(3);
  1295. DEF_USDHC_MUX(4);
  1296. static struct multiplexer emi_mux = {
  1297. .clk = &emi_clk,
  1298. .reg = CSCMR1,
  1299. .bp = BP_CSCMR1_EMI_SEL,
  1300. .bm = BM_CSCMR1_EMI_SEL,
  1301. .parents = {
  1302. &axi_clk,
  1303. &pll3_usb_otg,
  1304. &pll2_pfd_400m,
  1305. &pll2_pfd_352m,
  1306. NULL
  1307. },
  1308. };
  1309. static struct multiplexer emi_slow_mux = {
  1310. .clk = &emi_slow_clk,
  1311. .reg = CSCMR1,
  1312. .bp = BP_CSCMR1_EMI_SLOW_SEL,
  1313. .bm = BM_CSCMR1_EMI_SLOW_SEL,
  1314. .parents = {
  1315. &axi_clk,
  1316. &pll3_usb_otg,
  1317. &pll2_pfd_400m,
  1318. &pll2_pfd_352m,
  1319. NULL
  1320. },
  1321. };
  1322. static struct multiplexer esai_mux = {
  1323. .clk = &esai_clk,
  1324. .reg = CSCMR2,
  1325. .bp = BP_CSCMR2_ESAI_SEL,
  1326. .bm = BM_CSCMR2_ESAI_SEL,
  1327. .parents = {
  1328. &pll4_audio,
  1329. &pll3_pfd_508m,
  1330. &pll3_pfd_454m,
  1331. &pll3_usb_otg,
  1332. NULL
  1333. },
  1334. };
  1335. #define DEF_LDB_DI_MUX(id) \
  1336. static struct multiplexer ldb_di##id##_mux = { \
  1337. .clk = &ldb_di##id##_clk, \
  1338. .reg = CS2CDR, \
  1339. .bp = BP_CS2CDR_LDB_DI##id##_SEL, \
  1340. .bm = BM_CS2CDR_LDB_DI##id##_SEL, \
  1341. .parents = { \
  1342. &pll5_video, \
  1343. &pll2_pfd_352m, \
  1344. &pll2_pfd_400m, \
  1345. &pll3_pfd_540m, \
  1346. &pll3_usb_otg, \
  1347. NULL \
  1348. }, \
  1349. }
  1350. DEF_LDB_DI_MUX(0);
  1351. DEF_LDB_DI_MUX(1);
  1352. static struct multiplexer enfc_mux = {
  1353. .clk = &enfc_clk,
  1354. .reg = CS2CDR,
  1355. .bp = BP_CS2CDR_ENFC_SEL,
  1356. .bm = BM_CS2CDR_ENFC_SEL,
  1357. .parents = {
  1358. &pll2_pfd_352m,
  1359. &pll2_bus,
  1360. &pll3_usb_otg,
  1361. &pll2_pfd_400m,
  1362. NULL
  1363. },
  1364. };
  1365. static struct multiplexer spdif_mux = {
  1366. .clk = &spdif_clk,
  1367. .reg = CDCDR,
  1368. .bp = BP_CDCDR_SPDIF_SEL,
  1369. .bm = BM_CDCDR_SPDIF_SEL,
  1370. .parents = {
  1371. &pll4_audio,
  1372. &pll3_pfd_508m,
  1373. &pll3_pfd_454m,
  1374. &pll3_usb_otg,
  1375. NULL
  1376. },
  1377. };
  1378. static struct multiplexer asrc_serial_mux = {
  1379. .clk = &asrc_serial_clk,
  1380. .reg = CDCDR,
  1381. .bp = BP_CDCDR_ASRC_SERIAL_SEL,
  1382. .bm = BM_CDCDR_ASRC_SERIAL_SEL,
  1383. .parents = {
  1384. &pll4_audio,
  1385. &pll3_pfd_508m,
  1386. &pll3_pfd_454m,
  1387. &pll3_usb_otg,
  1388. NULL
  1389. },
  1390. };
  1391. static struct multiplexer hsi_tx_mux = {
  1392. .clk = &hsi_tx_clk,
  1393. .reg = CDCDR,
  1394. .bp = BP_CDCDR_HSI_TX_SEL,
  1395. .bm = BM_CDCDR_HSI_TX_SEL,
  1396. .parents = {
  1397. &pll3_120m,
  1398. &pll2_pfd_400m,
  1399. NULL
  1400. },
  1401. };
  1402. #define DEF_IPU_DI_PRE_MUX(r, i, d) \
  1403. static struct multiplexer ipu##i##_di##d##_pre_mux = { \
  1404. .clk = &ipu##i##_di##d##_pre_clk, \
  1405. .reg = r, \
  1406. .bp = BP_##r##_IPU##i##_DI##d##_PRE_SEL, \
  1407. .bm = BM_##r##_IPU##i##_DI##d##_PRE_SEL, \
  1408. .parents = { \
  1409. &mmdc_ch0_axi_clk, \
  1410. &pll3_usb_otg, \
  1411. &pll5_video, \
  1412. &pll2_pfd_352m, \
  1413. &pll2_pfd_400m, \
  1414. &pll3_pfd_540m, \
  1415. NULL \
  1416. }, \
  1417. }
  1418. DEF_IPU_DI_PRE_MUX(CHSCCDR, 1, 0);
  1419. DEF_IPU_DI_PRE_MUX(CHSCCDR, 1, 1);
  1420. DEF_IPU_DI_PRE_MUX(CSCDR2, 2, 0);
  1421. DEF_IPU_DI_PRE_MUX(CSCDR2, 2, 1);
  1422. #define DEF_IPU_DI_MUX(r, i, d) \
  1423. static struct multiplexer ipu##i##_di##d##_mux = { \
  1424. .clk = &ipu##i##_di##d##_clk, \
  1425. .reg = r, \
  1426. .bp = BP_##r##_IPU##i##_DI##d##_SEL, \
  1427. .bm = BM_##r##_IPU##i##_DI##d##_SEL, \
  1428. .parents = { \
  1429. &ipu##i##_di##d##_pre_clk, \
  1430. &dummy_clk, \
  1431. &dummy_clk, \
  1432. &ldb_di0_clk, \
  1433. &ldb_di1_clk, \
  1434. NULL \
  1435. }, \
  1436. }
  1437. DEF_IPU_DI_MUX(CHSCCDR, 1, 0);
  1438. DEF_IPU_DI_MUX(CHSCCDR, 1, 1);
  1439. DEF_IPU_DI_MUX(CSCDR2, 2, 0);
  1440. DEF_IPU_DI_MUX(CSCDR2, 2, 1);
  1441. #define DEF_IPU_MUX(id) \
  1442. static struct multiplexer ipu##id##_mux = { \
  1443. .clk = &ipu##id##_clk, \
  1444. .reg = CSCDR3, \
  1445. .bp = BP_CSCDR3_IPU##id##_HSP_SEL, \
  1446. .bm = BM_CSCDR3_IPU##id##_HSP_SEL, \
  1447. .parents = { \
  1448. &mmdc_ch0_axi_clk, \
  1449. &pll2_pfd_400m, \
  1450. &pll3_120m, \
  1451. &pll3_pfd_540m, \
  1452. NULL \
  1453. }, \
  1454. }
  1455. DEF_IPU_MUX(1);
  1456. DEF_IPU_MUX(2);
  1457. static struct multiplexer cko1_mux = {
  1458. .clk = &cko1_clk,
  1459. .reg = CCOSR,
  1460. .bp = BP_CCOSR_CKO1_SEL,
  1461. .bm = BM_CCOSR_CKO1_SEL,
  1462. .parents = {
  1463. &pll3_usb_otg,
  1464. &pll2_bus,
  1465. &pll1_sys,
  1466. &pll5_video,
  1467. &dummy_clk,
  1468. &axi_clk,
  1469. &enfc_clk,
  1470. &ipu1_di0_clk,
  1471. &ipu1_di1_clk,
  1472. &ipu2_di0_clk,
  1473. &ipu2_di1_clk,
  1474. &ahb_clk,
  1475. &ipg_clk,
  1476. &ipg_perclk,
  1477. &ckil_clk,
  1478. &pll4_audio,
  1479. NULL
  1480. },
  1481. };
  1482. static struct multiplexer *multiplexers[] = {
  1483. &axi_mux,
  1484. &periph_mux,
  1485. &periph_pre_mux,
  1486. &periph_clk2_mux,
  1487. &periph2_mux,
  1488. &periph2_pre_mux,
  1489. &periph2_clk2_mux,
  1490. &gpu2d_axi_mux,
  1491. &gpu3d_axi_mux,
  1492. &gpu3d_core_mux,
  1493. &gpu3d_shader_mux,
  1494. &pcie_axi_mux,
  1495. &vdo_axi_mux,
  1496. &vpu_axi_mux,
  1497. &gpu2d_core_mux,
  1498. &ssi1_mux,
  1499. &ssi2_mux,
  1500. &ssi3_mux,
  1501. &usdhc1_mux,
  1502. &usdhc2_mux,
  1503. &usdhc3_mux,
  1504. &usdhc4_mux,
  1505. &emi_mux,
  1506. &emi_slow_mux,
  1507. &esai_mux,
  1508. &ldb_di0_mux,
  1509. &ldb_di1_mux,
  1510. &enfc_mux,
  1511. &spdif_mux,
  1512. &asrc_serial_mux,
  1513. &hsi_tx_mux,
  1514. &ipu1_di0_pre_mux,
  1515. &ipu1_di0_mux,
  1516. &ipu1_di1_pre_mux,
  1517. &ipu1_di1_mux,
  1518. &ipu2_di0_pre_mux,
  1519. &ipu2_di0_mux,
  1520. &ipu2_di1_pre_mux,
  1521. &ipu2_di1_mux,
  1522. &ipu1_mux,
  1523. &ipu2_mux,
  1524. &cko1_mux,
  1525. };
  1526. static int _clk_set_parent(struct clk *clk, struct clk *parent)
  1527. {
  1528. struct multiplexer *m;
  1529. int i, num;
  1530. u32 val;
  1531. num = ARRAY_SIZE(multiplexers);
  1532. for (i = 0; i < num; i++)
  1533. if (multiplexers[i]->clk == clk) {
  1534. m = multiplexers[i];
  1535. break;
  1536. }
  1537. if (i == num)
  1538. return -EINVAL;
  1539. i = 0;
  1540. while (m->parents[i]) {
  1541. if (parent == m->parents[i])
  1542. break;
  1543. i++;
  1544. }
  1545. if (!m->parents[i] || m->parents[i] == &dummy_clk)
  1546. return -EINVAL;
  1547. val = readl_relaxed(m->reg);
  1548. val &= ~m->bm;
  1549. val |= i << m->bp;
  1550. writel_relaxed(val, m->reg);
  1551. if (clk == &periph_clk)
  1552. return clk_busy_wait(clk);
  1553. return 0;
  1554. }
  1555. #define DEF_NG_CLK(name, p) \
  1556. static struct clk name = { \
  1557. .get_rate = _clk_get_rate, \
  1558. .set_rate = _clk_set_rate, \
  1559. .round_rate = _clk_round_rate, \
  1560. .set_parent = _clk_set_parent, \
  1561. .parent = p, \
  1562. }
  1563. DEF_NG_CLK(periph_clk2_clk, &osc_clk);
  1564. DEF_NG_CLK(periph_pre_clk, &pll2_bus);
  1565. DEF_NG_CLK(periph_clk, &periph_pre_clk);
  1566. DEF_NG_CLK(periph2_clk2_clk, &osc_clk);
  1567. DEF_NG_CLK(periph2_pre_clk, &pll2_bus);
  1568. DEF_NG_CLK(periph2_clk, &periph2_pre_clk);
  1569. DEF_NG_CLK(axi_clk, &periph_clk);
  1570. DEF_NG_CLK(emi_clk, &axi_clk);
  1571. DEF_NG_CLK(arm_clk, &pll1_sw_clk);
  1572. DEF_NG_CLK(ahb_clk, &periph_clk);
  1573. DEF_NG_CLK(ipg_clk, &ahb_clk);
  1574. DEF_NG_CLK(ipg_perclk, &ipg_clk);
  1575. DEF_NG_CLK(ipu1_di0_pre_clk, &pll3_pfd_540m);
  1576. DEF_NG_CLK(ipu1_di1_pre_clk, &pll3_pfd_540m);
  1577. DEF_NG_CLK(ipu2_di0_pre_clk, &pll3_pfd_540m);
  1578. DEF_NG_CLK(ipu2_di1_pre_clk, &pll3_pfd_540m);
  1579. DEF_NG_CLK(asrc_serial_clk, &pll3_usb_otg);
  1580. #define DEF_CLK(name, er, es, p, s) \
  1581. static struct clk name = { \
  1582. .enable_reg = er, \
  1583. .enable_shift = es, \
  1584. .enable = _clk_enable, \
  1585. .disable = _clk_disable, \
  1586. .get_rate = _clk_get_rate, \
  1587. .set_rate = _clk_set_rate, \
  1588. .round_rate = _clk_round_rate, \
  1589. .set_parent = _clk_set_parent, \
  1590. .parent = p, \
  1591. .secondary = s, \
  1592. }
  1593. #define DEF_CLK_1B(name, er, es, p, s) \
  1594. static struct clk name = { \
  1595. .enable_reg = er, \
  1596. .enable_shift = es, \
  1597. .enable = _clk_enable_1b, \
  1598. .disable = _clk_disable_1b, \
  1599. .get_rate = _clk_get_rate, \
  1600. .set_rate = _clk_set_rate, \
  1601. .round_rate = _clk_round_rate, \
  1602. .set_parent = _clk_set_parent, \
  1603. .parent = p, \
  1604. .secondary = s, \
  1605. }
  1606. DEF_CLK(aips_tz1_clk, CCGR0, CG0, &ahb_clk, NULL);
  1607. DEF_CLK(aips_tz2_clk, CCGR0, CG1, &ahb_clk, NULL);
  1608. DEF_CLK(apbh_dma_clk, CCGR0, CG2, &ahb_clk, NULL);
  1609. DEF_CLK(asrc_clk, CCGR0, CG3, &pll4_audio, NULL);
  1610. DEF_CLK(can1_serial_clk, CCGR0, CG8, &pll3_usb_otg, NULL);
  1611. DEF_CLK(can1_clk, CCGR0, CG7, &pll3_usb_otg, &can1_serial_clk);
  1612. DEF_CLK(can2_serial_clk, CCGR0, CG10, &pll3_usb_otg, NULL);
  1613. DEF_CLK(can2_clk, CCGR0, CG9, &pll3_usb_otg, &can2_serial_clk);
  1614. DEF_CLK(ecspi1_clk, CCGR1, CG0, &pll3_60m, NULL);
  1615. DEF_CLK(ecspi2_clk, CCGR1, CG1, &pll3_60m, NULL);
  1616. DEF_CLK(ecspi3_clk, CCGR1, CG2, &pll3_60m, NULL);
  1617. DEF_CLK(ecspi4_clk, CCGR1, CG3, &pll3_60m, NULL);
  1618. DEF_CLK(ecspi5_clk, CCGR1, CG4, &pll3_60m, NULL);
  1619. DEF_CLK(enet_clk, CCGR1, CG5, &ipg_clk, NULL);
  1620. DEF_CLK(esai_clk, CCGR1, CG8, &pll3_usb_otg, NULL);
  1621. DEF_CLK(gpt_serial_clk, CCGR1, CG11, &ipg_perclk, NULL);
  1622. DEF_CLK(gpt_clk, CCGR1, CG10, &ipg_perclk, &gpt_serial_clk);
  1623. DEF_CLK(gpu2d_core_clk, CCGR1, CG12, &pll2_pfd_352m, &gpu2d_axi_clk);
  1624. DEF_CLK(gpu3d_core_clk, CCGR1, CG13, &pll2_pfd_594m, &gpu3d_axi_clk);
  1625. DEF_CLK(gpu3d_shader_clk, CCGR1, CG13, &pll3_pfd_720m, &gpu3d_axi_clk);
  1626. DEF_CLK(hdmi_iahb_clk, CCGR2, CG0, &ahb_clk, NULL);
  1627. DEF_CLK(hdmi_isfr_clk, CCGR2, CG2, &pll3_pfd_540m, &hdmi_iahb_clk);
  1628. DEF_CLK(i2c1_clk, CCGR2, CG3, &ipg_perclk, NULL);
  1629. DEF_CLK(i2c2_clk, CCGR2, CG4, &ipg_perclk, NULL);
  1630. DEF_CLK(i2c3_clk, CCGR2, CG5, &ipg_perclk, NULL);
  1631. DEF_CLK(iim_clk, CCGR2, CG6, &ipg_clk, NULL);
  1632. DEF_CLK(enfc_clk, CCGR2, CG7, &pll2_pfd_352m, NULL);
  1633. DEF_CLK(ipu1_clk, CCGR3, CG0, &mmdc_ch0_axi_clk, NULL);
  1634. DEF_CLK(ipu1_di0_clk, CCGR3, CG1, &ipu1_di0_pre_clk, NULL);
  1635. DEF_CLK(ipu1_di1_clk, CCGR3, CG2, &ipu1_di1_pre_clk, NULL);
  1636. DEF_CLK(ipu2_clk, CCGR3, CG3, &mmdc_ch0_axi_clk, NULL);
  1637. DEF_CLK(ipu2_di0_clk, CCGR3, CG4, &ipu2_di0_pre_clk, NULL);
  1638. DEF_CLK(ipu2_di1_clk, CCGR3, CG5, &ipu2_di1_pre_clk, NULL);
  1639. DEF_CLK(ldb_di0_clk, CCGR3, CG6, &pll3_pfd_540m, NULL);
  1640. DEF_CLK(ldb_di1_clk, CCGR3, CG7, &pll3_pfd_540m, NULL);
  1641. DEF_CLK(hsi_tx_clk, CCGR3, CG8, &pll2_pfd_400m, NULL);
  1642. DEF_CLK(mlb_clk, CCGR3, CG9, &pll6_mlb, NULL);
  1643. DEF_CLK(mmdc_ch0_ipg_clk, CCGR3, CG12, &ipg_clk, NULL);
  1644. DEF_CLK(mmdc_ch0_axi_clk, CCGR3, CG10, &periph_clk, &mmdc_ch0_ipg_clk);
  1645. DEF_CLK(mmdc_ch1_ipg_clk, CCGR3, CG13, &ipg_clk, NULL);
  1646. DEF_CLK(mmdc_ch1_axi_clk, CCGR3, CG11, &periph2_clk, &mmdc_ch1_ipg_clk);
  1647. DEF_CLK(openvg_axi_clk, CCGR3, CG13, &axi_clk, NULL);
  1648. DEF_CLK(pwm1_clk, CCGR4, CG8, &ipg_perclk, NULL);
  1649. DEF_CLK(pwm2_clk, CCGR4, CG9, &ipg_perclk, NULL);
  1650. DEF_CLK(pwm3_clk, CCGR4, CG10, &ipg_perclk, NULL);
  1651. DEF_CLK(pwm4_clk, CCGR4, CG11, &ipg_perclk, NULL);
  1652. DEF_CLK(gpmi_bch_apb_clk, CCGR4, CG12, &usdhc3_clk, NULL);
  1653. DEF_CLK(gpmi_bch_clk, CCGR4, CG13, &usdhc4_clk, &gpmi_bch_apb_clk);
  1654. DEF_CLK(gpmi_apb_clk, CCGR4, CG15, &usdhc3_clk, &gpmi_bch_clk);
  1655. DEF_CLK(gpmi_io_clk, CCGR4, CG14, &enfc_clk, &gpmi_apb_clk);
  1656. DEF_CLK(sdma_clk, CCGR5, CG3, &ahb_clk, NULL);
  1657. DEF_CLK(spba_clk, CCGR5, CG6, &ipg_clk, NULL);
  1658. DEF_CLK(spdif_clk, CCGR5, CG7, &pll3_usb_otg, &spba_clk);
  1659. DEF_CLK(ssi1_clk, CCGR5, CG9, &pll3_pfd_508m, NULL);
  1660. DEF_CLK(ssi2_clk, CCGR5, CG10, &pll3_pfd_508m, NULL);
  1661. DEF_CLK(ssi3_clk, CCGR5, CG11, &pll3_pfd_508m, NULL);
  1662. DEF_CLK(uart_serial_clk, CCGR5, CG13, &pll3_usb_otg, NULL);
  1663. DEF_CLK(uart_clk, CCGR5, CG12, &pll3_80m, &uart_serial_clk);
  1664. DEF_CLK(usboh3_clk, CCGR6, CG0, &ipg_clk, NULL);
  1665. DEF_CLK(usdhc1_clk, CCGR6, CG1, &pll2_pfd_400m, NULL);
  1666. DEF_CLK(usdhc2_clk, CCGR6, CG2, &pll2_pfd_400m, NULL);
  1667. DEF_CLK(usdhc3_clk, CCGR6, CG3, &pll2_pfd_400m, NULL);
  1668. DEF_CLK(usdhc4_clk, CCGR6, CG4, &pll2_pfd_400m, NULL);
  1669. DEF_CLK(emi_slow_clk, CCGR6, CG5, &axi_clk, NULL);
  1670. DEF_CLK(vdo_axi_clk, CCGR6, CG6, &axi_clk, NULL);
  1671. DEF_CLK(vpu_clk, CCGR6, CG7, &axi_clk, NULL);
  1672. DEF_CLK_1B(cko1_clk, CCOSR, BP_CCOSR_CKO1_EN, &pll2_bus, NULL);
  1673. static int pcie_clk_enable(struct clk *clk)
  1674. {
  1675. u32 val;
  1676. val = readl_relaxed(PLL8_ENET);
  1677. val |= BM_PLL_ENET_EN_PCIE;
  1678. writel_relaxed(val, PLL8_ENET);
  1679. return _clk_enable(clk);
  1680. }
  1681. static void pcie_clk_disable(struct clk *clk)
  1682. {
  1683. u32 val;
  1684. _clk_disable(clk);
  1685. val = readl_relaxed(PLL8_ENET);
  1686. val &= BM_PLL_ENET_EN_PCIE;
  1687. writel_relaxed(val, PLL8_ENET);
  1688. }
  1689. static struct clk pcie_clk = {
  1690. .enable_reg = CCGR4,
  1691. .enable_shift = CG0,
  1692. .enable = pcie_clk_enable,
  1693. .disable = pcie_clk_disable,
  1694. .set_parent = _clk_set_parent,
  1695. .parent = &axi_clk,
  1696. .secondary = &pll8_enet,
  1697. };
  1698. static int sata_clk_enable(struct clk *clk)
  1699. {
  1700. u32 val;
  1701. val = readl_relaxed(PLL8_ENET);
  1702. val |= BM_PLL_ENET_EN_SATA;
  1703. writel_relaxed(val, PLL8_ENET);
  1704. return _clk_enable(clk);
  1705. }
  1706. static void sata_clk_disable(struct clk *clk)
  1707. {
  1708. u32 val;
  1709. _clk_disable(clk);
  1710. val = readl_relaxed(PLL8_ENET);
  1711. val &= BM_PLL_ENET_EN_SATA;
  1712. writel_relaxed(val, PLL8_ENET);
  1713. }
  1714. static struct clk sata_clk = {
  1715. .enable_reg = CCGR5,
  1716. .enable_shift = CG2,
  1717. .enable = sata_clk_enable,
  1718. .disable = sata_clk_disable,
  1719. .parent = &ipg_clk,
  1720. .secondary = &pll8_enet,
  1721. };
  1722. #define _REGISTER_CLOCK(d, n, c) \
  1723. { \
  1724. .dev_id = d, \
  1725. .con_id = n, \
  1726. .clk = &c, \
  1727. }
  1728. static struct clk_lookup lookups[] = {
  1729. _REGISTER_CLOCK("2020000.uart", NULL, uart_clk),
  1730. _REGISTER_CLOCK("21e8000.uart", NULL, uart_clk),
  1731. _REGISTER_CLOCK("21ec000.uart", NULL, uart_clk),
  1732. _REGISTER_CLOCK("21f0000.uart", NULL, uart_clk),
  1733. _REGISTER_CLOCK("21f4000.uart", NULL, uart_clk),
  1734. _REGISTER_CLOCK("2188000.enet", NULL, enet_clk),
  1735. _REGISTER_CLOCK("2190000.usdhc", NULL, usdhc1_clk),
  1736. _REGISTER_CLOCK("2194000.usdhc", NULL, usdhc2_clk),
  1737. _REGISTER_CLOCK("2198000.usdhc", NULL, usdhc3_clk),
  1738. _REGISTER_CLOCK("219c000.usdhc", NULL, usdhc4_clk),
  1739. _REGISTER_CLOCK("21a0000.i2c", NULL, i2c1_clk),
  1740. _REGISTER_CLOCK("21a4000.i2c", NULL, i2c2_clk),
  1741. _REGISTER_CLOCK("21a8000.i2c", NULL, i2c3_clk),
  1742. _REGISTER_CLOCK("2008000.ecspi", NULL, ecspi1_clk),
  1743. _REGISTER_CLOCK("200c000.ecspi", NULL, ecspi2_clk),
  1744. _REGISTER_CLOCK("2010000.ecspi", NULL, ecspi3_clk),
  1745. _REGISTER_CLOCK("2014000.ecspi", NULL, ecspi4_clk),
  1746. _REGISTER_CLOCK("2018000.ecspi", NULL, ecspi5_clk),
  1747. _REGISTER_CLOCK("20ec000.sdma", NULL, sdma_clk),
  1748. _REGISTER_CLOCK("20bc000.wdog", NULL, dummy_clk),
  1749. _REGISTER_CLOCK("20c0000.wdog", NULL, dummy_clk),
  1750. _REGISTER_CLOCK("smp_twd", NULL, twd_clk),
  1751. _REGISTER_CLOCK(NULL, "ckih", ckih_clk),
  1752. _REGISTER_CLOCK(NULL, "ckil_clk", ckil_clk),
  1753. _REGISTER_CLOCK(NULL, "aips_tz1_clk", aips_tz1_clk),
  1754. _REGISTER_CLOCK(NULL, "aips_tz2_clk", aips_tz2_clk),
  1755. _REGISTER_CLOCK(NULL, "asrc_clk", asrc_clk),
  1756. _REGISTER_CLOCK(NULL, "can2_clk", can2_clk),
  1757. _REGISTER_CLOCK(NULL, "hdmi_isfr_clk", hdmi_isfr_clk),
  1758. _REGISTER_CLOCK(NULL, "iim_clk", iim_clk),
  1759. _REGISTER_CLOCK(NULL, "mlb_clk", mlb_clk),
  1760. _REGISTER_CLOCK(NULL, "openvg_axi_clk", openvg_axi_clk),
  1761. _REGISTER_CLOCK(NULL, "pwm1_clk", pwm1_clk),
  1762. _REGISTER_CLOCK(NULL, "pwm2_clk", pwm2_clk),
  1763. _REGISTER_CLOCK(NULL, "pwm3_clk", pwm3_clk),
  1764. _REGISTER_CLOCK(NULL, "pwm4_clk", pwm4_clk),
  1765. _REGISTER_CLOCK(NULL, "gpmi_io_clk", gpmi_io_clk),
  1766. _REGISTER_CLOCK(NULL, "usboh3_clk", usboh3_clk),
  1767. _REGISTER_CLOCK(NULL, "sata_clk", sata_clk),
  1768. _REGISTER_CLOCK(NULL, "cko1_clk", cko1_clk),
  1769. };
  1770. int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode)
  1771. {
  1772. u32 val = readl_relaxed(CLPCR);
  1773. val &= ~BM_CLPCR_LPM;
  1774. switch (mode) {
  1775. case WAIT_CLOCKED:
  1776. break;
  1777. case WAIT_UNCLOCKED:
  1778. val |= 0x1 << BP_CLPCR_LPM;
  1779. break;
  1780. case STOP_POWER_ON:
  1781. val |= 0x2 << BP_CLPCR_LPM;
  1782. break;
  1783. case WAIT_UNCLOCKED_POWER_OFF:
  1784. val |= 0x1 << BP_CLPCR_LPM;
  1785. val &= ~BM_CLPCR_VSTBY;
  1786. val &= ~BM_CLPCR_SBYOS;
  1787. break;
  1788. case STOP_POWER_OFF:
  1789. val |= 0x2 << BP_CLPCR_LPM;
  1790. val |= 0x3 << BP_CLPCR_STBY_COUNT;
  1791. val |= BM_CLPCR_VSTBY;
  1792. val |= BM_CLPCR_SBYOS;
  1793. break;
  1794. default:
  1795. return -EINVAL;
  1796. }
  1797. writel_relaxed(val, CLPCR);
  1798. return 0;
  1799. }
  1800. static struct map_desc imx6q_clock_desc[] = {
  1801. imx_map_entry(MX6Q, CCM, MT_DEVICE),
  1802. imx_map_entry(MX6Q, ANATOP, MT_DEVICE),
  1803. };
  1804. void __init imx6q_clock_map_io(void)
  1805. {
  1806. iotable_init(imx6q_clock_desc, ARRAY_SIZE(imx6q_clock_desc));
  1807. }
  1808. int __init mx6q_clocks_init(void)
  1809. {
  1810. struct device_node *np;
  1811. void __iomem *base;
  1812. int i, irq;
  1813. /* retrieve the freqency of fixed clocks from device tree */
  1814. for_each_compatible_node(np, NULL, "fixed-clock") {
  1815. u32 rate;
  1816. if (of_property_read_u32(np, "clock-frequency", &rate))
  1817. continue;
  1818. if (of_device_is_compatible(np, "fsl,imx-ckil"))
  1819. external_low_reference = rate;
  1820. else if (of_device_is_compatible(np, "fsl,imx-ckih1"))
  1821. external_high_reference = rate;
  1822. else if (of_device_is_compatible(np, "fsl,imx-osc"))
  1823. oscillator_reference = rate;
  1824. }
  1825. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  1826. clkdev_add(&lookups[i]);
  1827. /* only keep necessary clocks on */
  1828. writel_relaxed(0x3 << CG0 | 0x3 << CG1 | 0x3 << CG2, CCGR0);
  1829. writel_relaxed(0x3 << CG8 | 0x3 << CG9 | 0x3 << CG10, CCGR2);
  1830. writel_relaxed(0x3 << CG10 | 0x3 << CG12, CCGR3);
  1831. writel_relaxed(0x3 << CG4 | 0x3 << CG6 | 0x3 << CG7, CCGR4);
  1832. writel_relaxed(0x3 << CG0, CCGR5);
  1833. writel_relaxed(0, CCGR6);
  1834. writel_relaxed(0, CCGR7);
  1835. clk_enable(&uart_clk);
  1836. clk_enable(&mmdc_ch0_axi_clk);
  1837. clk_set_rate(&pll4_audio, FREQ_650M);
  1838. clk_set_rate(&pll5_video, FREQ_650M);
  1839. clk_set_parent(&ipu1_di0_clk, &ipu1_di0_pre_clk);
  1840. clk_set_parent(&ipu1_di0_pre_clk, &pll5_video);
  1841. clk_set_parent(&gpu3d_shader_clk, &pll2_pfd_594m);
  1842. clk_set_rate(&gpu3d_shader_clk, FREQ_594M);
  1843. clk_set_parent(&gpu3d_core_clk, &mmdc_ch0_axi_clk);
  1844. clk_set_rate(&gpu3d_core_clk, FREQ_528M);
  1845. clk_set_parent(&asrc_serial_clk, &pll3_usb_otg);
  1846. clk_set_rate(&asrc_serial_clk, 1500000);
  1847. clk_set_rate(&enfc_clk, 11000000);
  1848. /*
  1849. * Before pinctrl API is available, we have to rely on the pad
  1850. * configuration set up by bootloader. For usdhc example here,
  1851. * u-boot sets up the pads for 49.5 MHz case, and we have to lower
  1852. * the usdhc clock from 198 to 49.5 MHz to match the pad configuration.
  1853. *
  1854. * FIXME: This is should be removed after pinctrl API is available.
  1855. * At that time, usdhc driver can call pinctrl API to change pad
  1856. * configuration dynamically per different usdhc clock settings.
  1857. */
  1858. clk_set_rate(&usdhc1_clk, 49500000);
  1859. clk_set_rate(&usdhc2_clk, 49500000);
  1860. clk_set_rate(&usdhc3_clk, 49500000);
  1861. clk_set_rate(&usdhc4_clk, 49500000);
  1862. clk_set_parent(&cko1_clk, &ahb_clk);
  1863. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-gpt");
  1864. base = of_iomap(np, 0);
  1865. WARN_ON(!base);
  1866. irq = irq_of_parse_and_map(np, 0);
  1867. mxc_timer_init(&gpt_clk, base, irq);
  1868. return 0;
  1869. }