dm644x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/platform_device.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/cputype.h>
  17. #include <mach/edma.h>
  18. #include <mach/irqs.h>
  19. #include <mach/psc.h>
  20. #include <mach/mux.h>
  21. #include <mach/time.h>
  22. #include <mach/serial.h>
  23. #include <mach/common.h>
  24. #include <mach/asp.h>
  25. #include <mach/gpio-davinci.h>
  26. #include "davinci.h"
  27. #include "clock.h"
  28. #include "mux.h"
  29. /*
  30. * Device specific clocks
  31. */
  32. #define DM644X_REF_FREQ 27000000
  33. #define DM644X_EMAC_BASE 0x01c80000
  34. #define DM644X_EMAC_MDIO_BASE (DM644X_EMAC_BASE + 0x4000)
  35. #define DM644X_EMAC_CNTRL_OFFSET 0x0000
  36. #define DM644X_EMAC_CNTRL_MOD_OFFSET 0x1000
  37. #define DM644X_EMAC_CNTRL_RAM_OFFSET 0x2000
  38. #define DM644X_EMAC_CNTRL_RAM_SIZE 0x2000
  39. static struct pll_data pll1_data = {
  40. .num = 1,
  41. .phys_base = DAVINCI_PLL1_BASE,
  42. };
  43. static struct pll_data pll2_data = {
  44. .num = 2,
  45. .phys_base = DAVINCI_PLL2_BASE,
  46. };
  47. static struct clk ref_clk = {
  48. .name = "ref_clk",
  49. .rate = DM644X_REF_FREQ,
  50. };
  51. static struct clk pll1_clk = {
  52. .name = "pll1",
  53. .parent = &ref_clk,
  54. .pll_data = &pll1_data,
  55. .flags = CLK_PLL,
  56. };
  57. static struct clk pll1_sysclk1 = {
  58. .name = "pll1_sysclk1",
  59. .parent = &pll1_clk,
  60. .flags = CLK_PLL,
  61. .div_reg = PLLDIV1,
  62. };
  63. static struct clk pll1_sysclk2 = {
  64. .name = "pll1_sysclk2",
  65. .parent = &pll1_clk,
  66. .flags = CLK_PLL,
  67. .div_reg = PLLDIV2,
  68. };
  69. static struct clk pll1_sysclk3 = {
  70. .name = "pll1_sysclk3",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV3,
  74. };
  75. static struct clk pll1_sysclk5 = {
  76. .name = "pll1_sysclk5",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV5,
  80. };
  81. static struct clk pll1_aux_clk = {
  82. .name = "pll1_aux_clk",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL | PRE_PLL,
  85. };
  86. static struct clk pll1_sysclkbp = {
  87. .name = "pll1_sysclkbp",
  88. .parent = &pll1_clk,
  89. .flags = CLK_PLL | PRE_PLL,
  90. .div_reg = BPDIV
  91. };
  92. static struct clk pll2_clk = {
  93. .name = "pll2",
  94. .parent = &ref_clk,
  95. .pll_data = &pll2_data,
  96. .flags = CLK_PLL,
  97. };
  98. static struct clk pll2_sysclk1 = {
  99. .name = "pll2_sysclk1",
  100. .parent = &pll2_clk,
  101. .flags = CLK_PLL,
  102. .div_reg = PLLDIV1,
  103. };
  104. static struct clk pll2_sysclk2 = {
  105. .name = "pll2_sysclk2",
  106. .parent = &pll2_clk,
  107. .flags = CLK_PLL,
  108. .div_reg = PLLDIV2,
  109. };
  110. static struct clk pll2_sysclkbp = {
  111. .name = "pll2_sysclkbp",
  112. .parent = &pll2_clk,
  113. .flags = CLK_PLL | PRE_PLL,
  114. .div_reg = BPDIV
  115. };
  116. static struct clk dsp_clk = {
  117. .name = "dsp",
  118. .parent = &pll1_sysclk1,
  119. .lpsc = DAVINCI_LPSC_GEM,
  120. .domain = DAVINCI_GPSC_DSPDOMAIN,
  121. .usecount = 1, /* REVISIT how to disable? */
  122. };
  123. static struct clk arm_clk = {
  124. .name = "arm",
  125. .parent = &pll1_sysclk2,
  126. .lpsc = DAVINCI_LPSC_ARM,
  127. .flags = ALWAYS_ENABLED,
  128. };
  129. static struct clk vicp_clk = {
  130. .name = "vicp",
  131. .parent = &pll1_sysclk2,
  132. .lpsc = DAVINCI_LPSC_IMCOP,
  133. .domain = DAVINCI_GPSC_DSPDOMAIN,
  134. .usecount = 1, /* REVISIT how to disable? */
  135. };
  136. static struct clk vpss_master_clk = {
  137. .name = "vpss_master",
  138. .parent = &pll1_sysclk3,
  139. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  140. .flags = CLK_PSC,
  141. };
  142. static struct clk vpss_slave_clk = {
  143. .name = "vpss_slave",
  144. .parent = &pll1_sysclk3,
  145. .lpsc = DAVINCI_LPSC_VPSSSLV,
  146. };
  147. static struct clk uart0_clk = {
  148. .name = "uart0",
  149. .parent = &pll1_aux_clk,
  150. .lpsc = DAVINCI_LPSC_UART0,
  151. };
  152. static struct clk uart1_clk = {
  153. .name = "uart1",
  154. .parent = &pll1_aux_clk,
  155. .lpsc = DAVINCI_LPSC_UART1,
  156. };
  157. static struct clk uart2_clk = {
  158. .name = "uart2",
  159. .parent = &pll1_aux_clk,
  160. .lpsc = DAVINCI_LPSC_UART2,
  161. };
  162. static struct clk emac_clk = {
  163. .name = "emac",
  164. .parent = &pll1_sysclk5,
  165. .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
  166. };
  167. static struct clk i2c_clk = {
  168. .name = "i2c",
  169. .parent = &pll1_aux_clk,
  170. .lpsc = DAVINCI_LPSC_I2C,
  171. };
  172. static struct clk ide_clk = {
  173. .name = "ide",
  174. .parent = &pll1_sysclk5,
  175. .lpsc = DAVINCI_LPSC_ATA,
  176. };
  177. static struct clk asp_clk = {
  178. .name = "asp0",
  179. .parent = &pll1_sysclk5,
  180. .lpsc = DAVINCI_LPSC_McBSP,
  181. };
  182. static struct clk mmcsd_clk = {
  183. .name = "mmcsd",
  184. .parent = &pll1_sysclk5,
  185. .lpsc = DAVINCI_LPSC_MMC_SD,
  186. };
  187. static struct clk spi_clk = {
  188. .name = "spi",
  189. .parent = &pll1_sysclk5,
  190. .lpsc = DAVINCI_LPSC_SPI,
  191. };
  192. static struct clk gpio_clk = {
  193. .name = "gpio",
  194. .parent = &pll1_sysclk5,
  195. .lpsc = DAVINCI_LPSC_GPIO,
  196. };
  197. static struct clk usb_clk = {
  198. .name = "usb",
  199. .parent = &pll1_sysclk5,
  200. .lpsc = DAVINCI_LPSC_USB,
  201. };
  202. static struct clk vlynq_clk = {
  203. .name = "vlynq",
  204. .parent = &pll1_sysclk5,
  205. .lpsc = DAVINCI_LPSC_VLYNQ,
  206. };
  207. static struct clk aemif_clk = {
  208. .name = "aemif",
  209. .parent = &pll1_sysclk5,
  210. .lpsc = DAVINCI_LPSC_AEMIF,
  211. };
  212. static struct clk pwm0_clk = {
  213. .name = "pwm0",
  214. .parent = &pll1_aux_clk,
  215. .lpsc = DAVINCI_LPSC_PWM0,
  216. };
  217. static struct clk pwm1_clk = {
  218. .name = "pwm1",
  219. .parent = &pll1_aux_clk,
  220. .lpsc = DAVINCI_LPSC_PWM1,
  221. };
  222. static struct clk pwm2_clk = {
  223. .name = "pwm2",
  224. .parent = &pll1_aux_clk,
  225. .lpsc = DAVINCI_LPSC_PWM2,
  226. };
  227. static struct clk timer0_clk = {
  228. .name = "timer0",
  229. .parent = &pll1_aux_clk,
  230. .lpsc = DAVINCI_LPSC_TIMER0,
  231. };
  232. static struct clk timer1_clk = {
  233. .name = "timer1",
  234. .parent = &pll1_aux_clk,
  235. .lpsc = DAVINCI_LPSC_TIMER1,
  236. };
  237. static struct clk timer2_clk = {
  238. .name = "timer2",
  239. .parent = &pll1_aux_clk,
  240. .lpsc = DAVINCI_LPSC_TIMER2,
  241. .usecount = 1, /* REVISIT: why can't this be disabled? */
  242. };
  243. static struct clk_lookup dm644x_clks[] = {
  244. CLK(NULL, "ref", &ref_clk),
  245. CLK(NULL, "pll1", &pll1_clk),
  246. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  247. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  248. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  249. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  250. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  251. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  252. CLK(NULL, "pll2", &pll2_clk),
  253. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  254. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  255. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  256. CLK(NULL, "dsp", &dsp_clk),
  257. CLK(NULL, "arm", &arm_clk),
  258. CLK(NULL, "vicp", &vicp_clk),
  259. CLK(NULL, "vpss_master", &vpss_master_clk),
  260. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  261. CLK(NULL, "arm", &arm_clk),
  262. CLK(NULL, "uart0", &uart0_clk),
  263. CLK(NULL, "uart1", &uart1_clk),
  264. CLK(NULL, "uart2", &uart2_clk),
  265. CLK("davinci_emac.1", NULL, &emac_clk),
  266. CLK("i2c_davinci.1", NULL, &i2c_clk),
  267. CLK("palm_bk3710", NULL, &ide_clk),
  268. CLK("davinci-mcbsp", NULL, &asp_clk),
  269. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  270. CLK(NULL, "spi", &spi_clk),
  271. CLK(NULL, "gpio", &gpio_clk),
  272. CLK(NULL, "usb", &usb_clk),
  273. CLK(NULL, "vlynq", &vlynq_clk),
  274. CLK(NULL, "aemif", &aemif_clk),
  275. CLK(NULL, "pwm0", &pwm0_clk),
  276. CLK(NULL, "pwm1", &pwm1_clk),
  277. CLK(NULL, "pwm2", &pwm2_clk),
  278. CLK(NULL, "timer0", &timer0_clk),
  279. CLK(NULL, "timer1", &timer1_clk),
  280. CLK("watchdog", NULL, &timer2_clk),
  281. CLK(NULL, NULL, NULL),
  282. };
  283. static struct emac_platform_data dm644x_emac_pdata = {
  284. .ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET,
  285. .ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET,
  286. .ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET,
  287. .ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE,
  288. .version = EMAC_VERSION_1,
  289. };
  290. static struct resource dm644x_emac_resources[] = {
  291. {
  292. .start = DM644X_EMAC_BASE,
  293. .end = DM644X_EMAC_BASE + SZ_16K - 1,
  294. .flags = IORESOURCE_MEM,
  295. },
  296. {
  297. .start = IRQ_EMACINT,
  298. .end = IRQ_EMACINT,
  299. .flags = IORESOURCE_IRQ,
  300. },
  301. };
  302. static struct platform_device dm644x_emac_device = {
  303. .name = "davinci_emac",
  304. .id = 1,
  305. .dev = {
  306. .platform_data = &dm644x_emac_pdata,
  307. },
  308. .num_resources = ARRAY_SIZE(dm644x_emac_resources),
  309. .resource = dm644x_emac_resources,
  310. };
  311. static struct resource dm644x_mdio_resources[] = {
  312. {
  313. .start = DM644X_EMAC_MDIO_BASE,
  314. .end = DM644X_EMAC_MDIO_BASE + SZ_4K - 1,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. };
  318. static struct platform_device dm644x_mdio_device = {
  319. .name = "davinci_mdio",
  320. .id = 0,
  321. .num_resources = ARRAY_SIZE(dm644x_mdio_resources),
  322. .resource = dm644x_mdio_resources,
  323. };
  324. /*
  325. * Device specific mux setup
  326. *
  327. * soc description mux mode mode mux dbg
  328. * reg offset mask mode
  329. */
  330. static const struct mux_config dm644x_pins[] = {
  331. #ifdef CONFIG_DAVINCI_MUX
  332. MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
  333. MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
  334. MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
  335. MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
  336. MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
  337. MUX_CFG(DM644X, AEAW0, 0, 0, 1, 0, true)
  338. MUX_CFG(DM644X, AEAW1, 0, 1, 1, 0, true)
  339. MUX_CFG(DM644X, AEAW2, 0, 2, 1, 0, true)
  340. MUX_CFG(DM644X, AEAW3, 0, 3, 1, 0, true)
  341. MUX_CFG(DM644X, AEAW4, 0, 4, 1, 0, true)
  342. MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
  343. MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
  344. MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
  345. MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
  346. MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
  347. MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
  348. MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
  349. MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
  350. MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
  351. MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
  352. MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
  353. MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
  354. MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
  355. MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
  356. MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
  357. MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
  358. MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
  359. MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
  360. MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
  361. MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
  362. #endif
  363. };
  364. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  365. static u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  366. [IRQ_VDINT0] = 2,
  367. [IRQ_VDINT1] = 6,
  368. [IRQ_VDINT2] = 6,
  369. [IRQ_HISTINT] = 6,
  370. [IRQ_H3AINT] = 6,
  371. [IRQ_PRVUINT] = 6,
  372. [IRQ_RSZINT] = 6,
  373. [7] = 7,
  374. [IRQ_VENCINT] = 6,
  375. [IRQ_ASQINT] = 6,
  376. [IRQ_IMXINT] = 6,
  377. [IRQ_VLCDINT] = 6,
  378. [IRQ_USBINT] = 4,
  379. [IRQ_EMACINT] = 4,
  380. [14] = 7,
  381. [15] = 7,
  382. [IRQ_CCINT0] = 5, /* dma */
  383. [IRQ_CCERRINT] = 5, /* dma */
  384. [IRQ_TCERRINT0] = 5, /* dma */
  385. [IRQ_TCERRINT] = 5, /* dma */
  386. [IRQ_PSCIN] = 7,
  387. [21] = 7,
  388. [IRQ_IDE] = 4,
  389. [23] = 7,
  390. [IRQ_MBXINT] = 7,
  391. [IRQ_MBRINT] = 7,
  392. [IRQ_MMCINT] = 7,
  393. [IRQ_SDIOINT] = 7,
  394. [28] = 7,
  395. [IRQ_DDRINT] = 7,
  396. [IRQ_AEMIFINT] = 7,
  397. [IRQ_VLQINT] = 4,
  398. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  399. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  400. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  401. [IRQ_TINT1_TINT34] = 7, /* system tick */
  402. [IRQ_PWMINT0] = 7,
  403. [IRQ_PWMINT1] = 7,
  404. [IRQ_PWMINT2] = 7,
  405. [IRQ_I2C] = 3,
  406. [IRQ_UARTINT0] = 3,
  407. [IRQ_UARTINT1] = 3,
  408. [IRQ_UARTINT2] = 3,
  409. [IRQ_SPINT0] = 3,
  410. [IRQ_SPINT1] = 3,
  411. [45] = 7,
  412. [IRQ_DSP2ARM0] = 4,
  413. [IRQ_DSP2ARM1] = 4,
  414. [IRQ_GPIO0] = 7,
  415. [IRQ_GPIO1] = 7,
  416. [IRQ_GPIO2] = 7,
  417. [IRQ_GPIO3] = 7,
  418. [IRQ_GPIO4] = 7,
  419. [IRQ_GPIO5] = 7,
  420. [IRQ_GPIO6] = 7,
  421. [IRQ_GPIO7] = 7,
  422. [IRQ_GPIOBNK0] = 7,
  423. [IRQ_GPIOBNK1] = 7,
  424. [IRQ_GPIOBNK2] = 7,
  425. [IRQ_GPIOBNK3] = 7,
  426. [IRQ_GPIOBNK4] = 7,
  427. [IRQ_COMMTX] = 7,
  428. [IRQ_COMMRX] = 7,
  429. [IRQ_EMUINT] = 7,
  430. };
  431. /*----------------------------------------------------------------------*/
  432. static const s8
  433. queue_tc_mapping[][2] = {
  434. /* {event queue no, TC no} */
  435. {0, 0},
  436. {1, 1},
  437. {-1, -1},
  438. };
  439. static const s8
  440. queue_priority_mapping[][2] = {
  441. /* {event queue no, Priority} */
  442. {0, 3},
  443. {1, 7},
  444. {-1, -1},
  445. };
  446. static struct edma_soc_info edma_cc0_info = {
  447. .n_channel = 64,
  448. .n_region = 4,
  449. .n_slot = 128,
  450. .n_tc = 2,
  451. .n_cc = 1,
  452. .queue_tc_mapping = queue_tc_mapping,
  453. .queue_priority_mapping = queue_priority_mapping,
  454. .default_queue = EVENTQ_1,
  455. };
  456. static struct edma_soc_info *dm644x_edma_info[EDMA_MAX_CC] = {
  457. &edma_cc0_info,
  458. };
  459. static struct resource edma_resources[] = {
  460. {
  461. .name = "edma_cc0",
  462. .start = 0x01c00000,
  463. .end = 0x01c00000 + SZ_64K - 1,
  464. .flags = IORESOURCE_MEM,
  465. },
  466. {
  467. .name = "edma_tc0",
  468. .start = 0x01c10000,
  469. .end = 0x01c10000 + SZ_1K - 1,
  470. .flags = IORESOURCE_MEM,
  471. },
  472. {
  473. .name = "edma_tc1",
  474. .start = 0x01c10400,
  475. .end = 0x01c10400 + SZ_1K - 1,
  476. .flags = IORESOURCE_MEM,
  477. },
  478. {
  479. .name = "edma0",
  480. .start = IRQ_CCINT0,
  481. .flags = IORESOURCE_IRQ,
  482. },
  483. {
  484. .name = "edma0_err",
  485. .start = IRQ_CCERRINT,
  486. .flags = IORESOURCE_IRQ,
  487. },
  488. /* not using TC*_ERR */
  489. };
  490. static struct platform_device dm644x_edma_device = {
  491. .name = "edma",
  492. .id = 0,
  493. .dev.platform_data = dm644x_edma_info,
  494. .num_resources = ARRAY_SIZE(edma_resources),
  495. .resource = edma_resources,
  496. };
  497. /* DM6446 EVM uses ASP0; line-out is a pair of RCA jacks */
  498. static struct resource dm644x_asp_resources[] = {
  499. {
  500. .start = DAVINCI_ASP0_BASE,
  501. .end = DAVINCI_ASP0_BASE + SZ_8K - 1,
  502. .flags = IORESOURCE_MEM,
  503. },
  504. {
  505. .start = DAVINCI_DMA_ASP0_TX,
  506. .end = DAVINCI_DMA_ASP0_TX,
  507. .flags = IORESOURCE_DMA,
  508. },
  509. {
  510. .start = DAVINCI_DMA_ASP0_RX,
  511. .end = DAVINCI_DMA_ASP0_RX,
  512. .flags = IORESOURCE_DMA,
  513. },
  514. };
  515. static struct platform_device dm644x_asp_device = {
  516. .name = "davinci-mcbsp",
  517. .id = -1,
  518. .num_resources = ARRAY_SIZE(dm644x_asp_resources),
  519. .resource = dm644x_asp_resources,
  520. };
  521. #define DM644X_VPSS_BASE 0x01c73400
  522. static struct resource dm644x_vpss_resources[] = {
  523. {
  524. /* VPSS Base address */
  525. .name = "vpss",
  526. .start = DM644X_VPSS_BASE,
  527. .end = DM644X_VPSS_BASE + 0xff,
  528. .flags = IORESOURCE_MEM,
  529. },
  530. };
  531. static struct platform_device dm644x_vpss_device = {
  532. .name = "vpss",
  533. .id = -1,
  534. .dev.platform_data = "dm644x_vpss",
  535. .num_resources = ARRAY_SIZE(dm644x_vpss_resources),
  536. .resource = dm644x_vpss_resources,
  537. };
  538. static struct resource dm644x_vpfe_resources[] = {
  539. {
  540. .start = IRQ_VDINT0,
  541. .end = IRQ_VDINT0,
  542. .flags = IORESOURCE_IRQ,
  543. },
  544. {
  545. .start = IRQ_VDINT1,
  546. .end = IRQ_VDINT1,
  547. .flags = IORESOURCE_IRQ,
  548. },
  549. };
  550. static u64 dm644x_video_dma_mask = DMA_BIT_MASK(32);
  551. static struct resource dm644x_ccdc_resource[] = {
  552. /* CCDC Base address */
  553. {
  554. .start = 0x01c70400,
  555. .end = 0x01c70400 + 0xff,
  556. .flags = IORESOURCE_MEM,
  557. },
  558. };
  559. static struct platform_device dm644x_ccdc_dev = {
  560. .name = "dm644x_ccdc",
  561. .id = -1,
  562. .num_resources = ARRAY_SIZE(dm644x_ccdc_resource),
  563. .resource = dm644x_ccdc_resource,
  564. .dev = {
  565. .dma_mask = &dm644x_video_dma_mask,
  566. .coherent_dma_mask = DMA_BIT_MASK(32),
  567. },
  568. };
  569. static struct platform_device dm644x_vpfe_dev = {
  570. .name = CAPTURE_DRV_NAME,
  571. .id = -1,
  572. .num_resources = ARRAY_SIZE(dm644x_vpfe_resources),
  573. .resource = dm644x_vpfe_resources,
  574. .dev = {
  575. .dma_mask = &dm644x_video_dma_mask,
  576. .coherent_dma_mask = DMA_BIT_MASK(32),
  577. },
  578. };
  579. #define DM644X_OSD_BASE 0x01c72600
  580. static struct resource dm644x_osd_resources[] = {
  581. {
  582. .start = DM644X_OSD_BASE,
  583. .end = DM644X_OSD_BASE + 0x1ff,
  584. .flags = IORESOURCE_MEM,
  585. },
  586. };
  587. static struct osd_platform_data dm644x_osd_data = {
  588. .vpbe_type = VPBE_VERSION_1,
  589. };
  590. static struct platform_device dm644x_osd_dev = {
  591. .name = VPBE_OSD_SUBDEV_NAME,
  592. .id = -1,
  593. .num_resources = ARRAY_SIZE(dm644x_osd_resources),
  594. .resource = dm644x_osd_resources,
  595. .dev = {
  596. .dma_mask = &dm644x_video_dma_mask,
  597. .coherent_dma_mask = DMA_BIT_MASK(32),
  598. .platform_data = &dm644x_osd_data,
  599. },
  600. };
  601. #define DM644X_VENC_BASE 0x01c72400
  602. static struct resource dm644x_venc_resources[] = {
  603. {
  604. .start = DM644X_VENC_BASE,
  605. .end = DM644X_VENC_BASE + 0x17f,
  606. .flags = IORESOURCE_MEM,
  607. },
  608. };
  609. #define DM644X_VPSS_MUXSEL_PLL2_MODE BIT(0)
  610. #define DM644X_VPSS_MUXSEL_VPBECLK_MODE BIT(1)
  611. #define DM644X_VPSS_VENCLKEN BIT(3)
  612. #define DM644X_VPSS_DACCLKEN BIT(4)
  613. static int dm644x_venc_setup_clock(enum vpbe_enc_timings_type type,
  614. unsigned int mode)
  615. {
  616. int ret = 0;
  617. u32 v = DM644X_VPSS_VENCLKEN;
  618. switch (type) {
  619. case VPBE_ENC_STD:
  620. v |= DM644X_VPSS_DACCLKEN;
  621. writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
  622. break;
  623. case VPBE_ENC_DV_PRESET:
  624. switch (mode) {
  625. case V4L2_DV_480P59_94:
  626. case V4L2_DV_576P50:
  627. v |= DM644X_VPSS_MUXSEL_PLL2_MODE |
  628. DM644X_VPSS_DACCLKEN;
  629. writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
  630. break;
  631. case V4L2_DV_720P60:
  632. case V4L2_DV_1080I60:
  633. case V4L2_DV_1080P30:
  634. /*
  635. * For HD, use external clock source since
  636. * HD requires higher clock rate
  637. */
  638. v |= DM644X_VPSS_MUXSEL_VPBECLK_MODE;
  639. writel(v, DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL));
  640. break;
  641. default:
  642. ret = -EINVAL;
  643. break;
  644. }
  645. break;
  646. default:
  647. ret = -EINVAL;
  648. }
  649. return ret;
  650. }
  651. static struct resource dm644x_v4l2_disp_resources[] = {
  652. {
  653. .start = IRQ_VENCINT,
  654. .end = IRQ_VENCINT,
  655. .flags = IORESOURCE_IRQ,
  656. },
  657. };
  658. static struct platform_device dm644x_vpbe_display = {
  659. .name = "vpbe-v4l2",
  660. .id = -1,
  661. .num_resources = ARRAY_SIZE(dm644x_v4l2_disp_resources),
  662. .resource = dm644x_v4l2_disp_resources,
  663. .dev = {
  664. .dma_mask = &dm644x_video_dma_mask,
  665. .coherent_dma_mask = DMA_BIT_MASK(32),
  666. },
  667. };
  668. static struct venc_platform_data dm644x_venc_pdata = {
  669. .venc_type = VPBE_VERSION_1,
  670. .setup_clock = dm644x_venc_setup_clock,
  671. };
  672. static struct platform_device dm644x_venc_dev = {
  673. .name = VPBE_VENC_SUBDEV_NAME,
  674. .id = -1,
  675. .num_resources = ARRAY_SIZE(dm644x_venc_resources),
  676. .resource = dm644x_venc_resources,
  677. .dev = {
  678. .dma_mask = &dm644x_video_dma_mask,
  679. .coherent_dma_mask = DMA_BIT_MASK(32),
  680. .platform_data = &dm644x_venc_pdata,
  681. },
  682. };
  683. static struct platform_device dm644x_vpbe_dev = {
  684. .name = "vpbe_controller",
  685. .id = -1,
  686. .dev = {
  687. .dma_mask = &dm644x_video_dma_mask,
  688. .coherent_dma_mask = DMA_BIT_MASK(32),
  689. },
  690. };
  691. /*----------------------------------------------------------------------*/
  692. static struct map_desc dm644x_io_desc[] = {
  693. {
  694. .virtual = IO_VIRT,
  695. .pfn = __phys_to_pfn(IO_PHYS),
  696. .length = IO_SIZE,
  697. .type = MT_DEVICE
  698. },
  699. {
  700. .virtual = SRAM_VIRT,
  701. .pfn = __phys_to_pfn(0x00008000),
  702. .length = SZ_16K,
  703. .type = MT_MEMORY_NONCACHED,
  704. },
  705. };
  706. /* Contents of JTAG ID register used to identify exact cpu type */
  707. static struct davinci_id dm644x_ids[] = {
  708. {
  709. .variant = 0x0,
  710. .part_no = 0xb700,
  711. .manufacturer = 0x017,
  712. .cpu_id = DAVINCI_CPU_ID_DM6446,
  713. .name = "dm6446",
  714. },
  715. {
  716. .variant = 0x1,
  717. .part_no = 0xb700,
  718. .manufacturer = 0x017,
  719. .cpu_id = DAVINCI_CPU_ID_DM6446,
  720. .name = "dm6446a",
  721. },
  722. };
  723. static u32 dm644x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  724. /*
  725. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  726. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  727. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  728. * T1_TOP: Timer 1, top : <unused>
  729. */
  730. static struct davinci_timer_info dm644x_timer_info = {
  731. .timers = davinci_timer_instance,
  732. .clockevent_id = T0_BOT,
  733. .clocksource_id = T0_TOP,
  734. };
  735. static struct plat_serial8250_port dm644x_serial_platform_data[] = {
  736. {
  737. .mapbase = DAVINCI_UART0_BASE,
  738. .irq = IRQ_UARTINT0,
  739. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  740. UPF_IOREMAP,
  741. .iotype = UPIO_MEM,
  742. .regshift = 2,
  743. },
  744. {
  745. .mapbase = DAVINCI_UART1_BASE,
  746. .irq = IRQ_UARTINT1,
  747. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  748. UPF_IOREMAP,
  749. .iotype = UPIO_MEM,
  750. .regshift = 2,
  751. },
  752. {
  753. .mapbase = DAVINCI_UART2_BASE,
  754. .irq = IRQ_UARTINT2,
  755. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  756. UPF_IOREMAP,
  757. .iotype = UPIO_MEM,
  758. .regshift = 2,
  759. },
  760. {
  761. .flags = 0
  762. },
  763. };
  764. static struct platform_device dm644x_serial_device = {
  765. .name = "serial8250",
  766. .id = PLAT8250_DEV_PLATFORM,
  767. .dev = {
  768. .platform_data = dm644x_serial_platform_data,
  769. },
  770. };
  771. static struct davinci_soc_info davinci_soc_info_dm644x = {
  772. .io_desc = dm644x_io_desc,
  773. .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
  774. .jtag_id_reg = 0x01c40028,
  775. .ids = dm644x_ids,
  776. .ids_num = ARRAY_SIZE(dm644x_ids),
  777. .cpu_clks = dm644x_clks,
  778. .psc_bases = dm644x_psc_bases,
  779. .psc_bases_num = ARRAY_SIZE(dm644x_psc_bases),
  780. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  781. .pinmux_pins = dm644x_pins,
  782. .pinmux_pins_num = ARRAY_SIZE(dm644x_pins),
  783. .intc_base = DAVINCI_ARM_INTC_BASE,
  784. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  785. .intc_irq_prios = dm644x_default_priorities,
  786. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  787. .timer_info = &dm644x_timer_info,
  788. .gpio_type = GPIO_TYPE_DAVINCI,
  789. .gpio_base = DAVINCI_GPIO_BASE,
  790. .gpio_num = 71,
  791. .gpio_irq = IRQ_GPIOBNK0,
  792. .serial_dev = &dm644x_serial_device,
  793. .emac_pdata = &dm644x_emac_pdata,
  794. .sram_dma = 0x00008000,
  795. .sram_len = SZ_16K,
  796. };
  797. void __init dm644x_init_asp(struct snd_platform_data *pdata)
  798. {
  799. davinci_cfg_reg(DM644X_MCBSP);
  800. dm644x_asp_device.dev.platform_data = pdata;
  801. platform_device_register(&dm644x_asp_device);
  802. }
  803. void __init dm644x_init(void)
  804. {
  805. davinci_common_init(&davinci_soc_info_dm644x);
  806. davinci_map_sysmod();
  807. }
  808. int __init dm644x_init_video(struct vpfe_config *vpfe_cfg,
  809. struct vpbe_config *vpbe_cfg)
  810. {
  811. if (vpfe_cfg || vpbe_cfg)
  812. platform_device_register(&dm644x_vpss_device);
  813. if (vpfe_cfg) {
  814. dm644x_vpfe_dev.dev.platform_data = vpfe_cfg;
  815. platform_device_register(&dm644x_ccdc_dev);
  816. platform_device_register(&dm644x_vpfe_dev);
  817. /* Add ccdc clock aliases */
  818. clk_add_alias("master", dm644x_ccdc_dev.name,
  819. "vpss_master", NULL);
  820. clk_add_alias("slave", dm644x_ccdc_dev.name,
  821. "vpss_slave", NULL);
  822. }
  823. if (vpbe_cfg) {
  824. dm644x_vpbe_dev.dev.platform_data = vpbe_cfg;
  825. platform_device_register(&dm644x_osd_dev);
  826. platform_device_register(&dm644x_venc_dev);
  827. platform_device_register(&dm644x_vpbe_dev);
  828. platform_device_register(&dm644x_vpbe_display);
  829. }
  830. return 0;
  831. }
  832. static int __init dm644x_init_devices(void)
  833. {
  834. if (!cpu_is_davinci_dm644x())
  835. return 0;
  836. platform_device_register(&dm644x_edma_device);
  837. platform_device_register(&dm644x_mdio_device);
  838. platform_device_register(&dm644x_emac_device);
  839. clk_add_alias(NULL, dev_name(&dm644x_mdio_device.dev),
  840. NULL, &dm644x_emac_device.dev);
  841. return 0;
  842. }
  843. postcore_initcall(dm644x_init_devices);