at_hdmac.h 3.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Header file for the Atmel AHB DMA Controller driver
  3. *
  4. * Copyright (C) 2008 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #ifndef AT_HDMAC_H
  12. #define AT_HDMAC_H
  13. #include <linux/dmaengine.h>
  14. /**
  15. * struct at_dma_platform_data - Controller configuration parameters
  16. * @nr_channels: Number of channels supported by hardware (max 8)
  17. * @cap_mask: dma_capability flags supported by the platform
  18. */
  19. struct at_dma_platform_data {
  20. unsigned int nr_channels;
  21. dma_cap_mask_t cap_mask;
  22. };
  23. /**
  24. * struct at_dma_slave - Controller-specific information about a slave
  25. * @dma_dev: required DMA master device
  26. * @tx_reg: physical address of data register used for
  27. * memory-to-peripheral transfers
  28. * @rx_reg: physical address of data register used for
  29. * peripheral-to-memory transfers
  30. * @reg_width: peripheral register width
  31. * @cfg: Platform-specific initializer for the CFG register
  32. * @ctrla: Platform-specific initializer for the CTRLA register
  33. */
  34. struct at_dma_slave {
  35. struct device *dma_dev;
  36. u32 cfg;
  37. u32 ctrla;
  38. };
  39. /* Platform-configurable bits in CFG */
  40. #define ATC_SRC_PER(h) (0xFU & (h)) /* Channel src rq associated with periph handshaking ifc h */
  41. #define ATC_DST_PER(h) ((0xFU & (h)) << 4) /* Channel dst rq associated with periph handshaking ifc h */
  42. #define ATC_SRC_REP (0x1 << 8) /* Source Replay Mod */
  43. #define ATC_SRC_H2SEL (0x1 << 9) /* Source Handshaking Mod */
  44. #define ATC_SRC_H2SEL_SW (0x0 << 9)
  45. #define ATC_SRC_H2SEL_HW (0x1 << 9)
  46. #define ATC_DST_REP (0x1 << 12) /* Destination Replay Mod */
  47. #define ATC_DST_H2SEL (0x1 << 13) /* Destination Handshaking Mod */
  48. #define ATC_DST_H2SEL_SW (0x0 << 13)
  49. #define ATC_DST_H2SEL_HW (0x1 << 13)
  50. #define ATC_SOD (0x1 << 16) /* Stop On Done */
  51. #define ATC_LOCK_IF (0x1 << 20) /* Interface Lock */
  52. #define ATC_LOCK_B (0x1 << 21) /* AHB Bus Lock */
  53. #define ATC_LOCK_IF_L (0x1 << 22) /* Master Interface Arbiter Lock */
  54. #define ATC_LOCK_IF_L_CHUNK (0x0 << 22)
  55. #define ATC_LOCK_IF_L_BUFFER (0x1 << 22)
  56. #define ATC_AHB_PROT_MASK (0x7 << 24) /* AHB Protection */
  57. #define ATC_FIFOCFG_MASK (0x3 << 28) /* FIFO Request Configuration */
  58. #define ATC_FIFOCFG_LARGESTBURST (0x0 << 28)
  59. #define ATC_FIFOCFG_HALFFIFO (0x1 << 28)
  60. #define ATC_FIFOCFG_ENOUGHSPACE (0x2 << 28)
  61. /* Platform-configurable bits in CTRLA */
  62. #define ATC_SCSIZE_MASK (0x7 << 16) /* Source Chunk Transfer Size */
  63. #define ATC_SCSIZE_1 (0x0 << 16)
  64. #define ATC_SCSIZE_4 (0x1 << 16)
  65. #define ATC_SCSIZE_8 (0x2 << 16)
  66. #define ATC_SCSIZE_16 (0x3 << 16)
  67. #define ATC_SCSIZE_32 (0x4 << 16)
  68. #define ATC_SCSIZE_64 (0x5 << 16)
  69. #define ATC_SCSIZE_128 (0x6 << 16)
  70. #define ATC_SCSIZE_256 (0x7 << 16)
  71. #define ATC_DCSIZE_MASK (0x7 << 20) /* Destination Chunk Transfer Size */
  72. #define ATC_DCSIZE_1 (0x0 << 20)
  73. #define ATC_DCSIZE_4 (0x1 << 20)
  74. #define ATC_DCSIZE_8 (0x2 << 20)
  75. #define ATC_DCSIZE_16 (0x3 << 20)
  76. #define ATC_DCSIZE_32 (0x4 << 20)
  77. #define ATC_DCSIZE_64 (0x5 << 20)
  78. #define ATC_DCSIZE_128 (0x6 << 20)
  79. #define ATC_DCSIZE_256 (0x7 << 20)
  80. #endif /* AT_HDMAC_H */