at91x40_time.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * arch/arm/mach-at91/at91x40_time.c
  3. *
  4. * (C) Copyright 2007, Greg Ungerer <gerg@snapgear.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/time.h>
  25. #include <linux/io.h>
  26. #include <mach/hardware.h>
  27. #include <asm/mach/time.h>
  28. #include <mach/at91_tc.h>
  29. #define at91_tc_read(field) \
  30. __raw_readl(AT91_TC + field)
  31. #define at91_tc_write(field, value) \
  32. __raw_writel(value, AT91_TC + field);
  33. /*
  34. * 3 counter/timer units present.
  35. */
  36. #define AT91_TC_CLK0BASE 0
  37. #define AT91_TC_CLK1BASE 0x40
  38. #define AT91_TC_CLK2BASE 0x80
  39. static unsigned long at91x40_gettimeoffset(void)
  40. {
  41. return (at91_tc_read(AT91_TC_CLK1BASE + AT91_TC_CV) * 1000000 / (AT91X40_MASTER_CLOCK / 128));
  42. }
  43. static irqreturn_t at91x40_timer_interrupt(int irq, void *dev_id)
  44. {
  45. at91_tc_read(AT91_TC_CLK1BASE + AT91_TC_SR);
  46. timer_tick();
  47. return IRQ_HANDLED;
  48. }
  49. static struct irqaction at91x40_timer_irq = {
  50. .name = "at91_tick",
  51. .flags = IRQF_DISABLED | IRQF_TIMER,
  52. .handler = at91x40_timer_interrupt
  53. };
  54. void __init at91x40_timer_init(void)
  55. {
  56. unsigned int v;
  57. at91_tc_write(AT91_TC_BCR, 0);
  58. v = at91_tc_read(AT91_TC_BMR);
  59. v = (v & ~AT91_TC_TC1XC1S) | AT91_TC_TC1XC1S_NONE;
  60. at91_tc_write(AT91_TC_BMR, v);
  61. at91_tc_write(AT91_TC_CLK1BASE + AT91_TC_CCR, AT91_TC_CLKDIS);
  62. at91_tc_write(AT91_TC_CLK1BASE + AT91_TC_CMR, (AT91_TC_TIMER_CLOCK4 | AT91_TC_CPCTRG));
  63. at91_tc_write(AT91_TC_CLK1BASE + AT91_TC_IDR, 0xffffffff);
  64. at91_tc_write(AT91_TC_CLK1BASE + AT91_TC_RC, (AT91X40_MASTER_CLOCK / 128) / HZ - 1);
  65. at91_tc_write(AT91_TC_CLK1BASE + AT91_TC_IER, (1<<4));
  66. setup_irq(AT91X40_ID_TC1, &at91x40_timer_irq);
  67. at91_tc_write(AT91_TC_CLK1BASE + AT91_TC_CCR, (AT91_TC_SWTRG | AT91_TC_CLKEN));
  68. }
  69. struct sys_timer at91x40_timer = {
  70. .init = at91x40_timer_init,
  71. .offset = at91x40_gettimeoffset,
  72. };