at91sam9g45_devices.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c-gpio.h>
  19. #include <linux/atmel-mci.h>
  20. #include <linux/fb.h>
  21. #include <video/atmel_lcdc.h>
  22. #include <mach/board.h>
  23. #include <mach/at91sam9g45.h>
  24. #include <mach/at91sam9g45_matrix.h>
  25. #include <mach/at91_matrix.h>
  26. #include <mach/at91sam9_smc.h>
  27. #include <mach/at_hdmac.h>
  28. #include <mach/atmel-mci.h>
  29. #include <media/atmel-isi.h>
  30. #include "generic.h"
  31. #include "clock.h"
  32. /* --------------------------------------------------------------------
  33. * HDMAC - AHB DMA Controller
  34. * -------------------------------------------------------------------- */
  35. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  36. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  37. static struct resource hdmac_resources[] = {
  38. [0] = {
  39. .start = AT91SAM9G45_BASE_DMA,
  40. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [1] = {
  44. .start = AT91SAM9G45_ID_DMA,
  45. .end = AT91SAM9G45_ID_DMA,
  46. .flags = IORESOURCE_IRQ,
  47. },
  48. };
  49. static struct platform_device at_hdmac_device = {
  50. .name = "at91sam9g45_dma",
  51. .id = -1,
  52. .dev = {
  53. .dma_mask = &hdmac_dmamask,
  54. .coherent_dma_mask = DMA_BIT_MASK(32),
  55. },
  56. .resource = hdmac_resources,
  57. .num_resources = ARRAY_SIZE(hdmac_resources),
  58. };
  59. void __init at91_add_device_hdmac(void)
  60. {
  61. #if defined(CONFIG_OF)
  62. struct device_node *of_node =
  63. of_find_node_by_name(NULL, "dma-controller");
  64. if (of_node)
  65. of_node_put(of_node);
  66. else
  67. #endif
  68. platform_device_register(&at_hdmac_device);
  69. }
  70. #else
  71. void __init at91_add_device_hdmac(void) {}
  72. #endif
  73. /* --------------------------------------------------------------------
  74. * USB Host (OHCI)
  75. * -------------------------------------------------------------------- */
  76. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  77. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  78. static struct at91_usbh_data usbh_ohci_data;
  79. static struct resource usbh_ohci_resources[] = {
  80. [0] = {
  81. .start = AT91SAM9G45_OHCI_BASE,
  82. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  83. .flags = IORESOURCE_MEM,
  84. },
  85. [1] = {
  86. .start = AT91SAM9G45_ID_UHPHS,
  87. .end = AT91SAM9G45_ID_UHPHS,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. };
  91. static struct platform_device at91_usbh_ohci_device = {
  92. .name = "at91_ohci",
  93. .id = -1,
  94. .dev = {
  95. .dma_mask = &ohci_dmamask,
  96. .coherent_dma_mask = DMA_BIT_MASK(32),
  97. .platform_data = &usbh_ohci_data,
  98. },
  99. .resource = usbh_ohci_resources,
  100. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  101. };
  102. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  103. {
  104. int i;
  105. if (!data)
  106. return;
  107. /* Enable VBus control for UHP ports */
  108. for (i = 0; i < data->ports; i++) {
  109. if (gpio_is_valid(data->vbus_pin[i]))
  110. at91_set_gpio_output(data->vbus_pin[i],
  111. data->vbus_pin_active_low[i]);
  112. }
  113. /* Enable overcurrent notification */
  114. for (i = 0; i < data->ports; i++) {
  115. if (gpio_is_valid(data->overcurrent_pin[i]))
  116. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  117. }
  118. usbh_ohci_data = *data;
  119. platform_device_register(&at91_usbh_ohci_device);
  120. }
  121. #else
  122. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  123. #endif
  124. /* --------------------------------------------------------------------
  125. * USB Host HS (EHCI)
  126. * Needs an OHCI host for low and full speed management
  127. * -------------------------------------------------------------------- */
  128. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  129. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  130. static struct at91_usbh_data usbh_ehci_data;
  131. static struct resource usbh_ehci_resources[] = {
  132. [0] = {
  133. .start = AT91SAM9G45_EHCI_BASE,
  134. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  135. .flags = IORESOURCE_MEM,
  136. },
  137. [1] = {
  138. .start = AT91SAM9G45_ID_UHPHS,
  139. .end = AT91SAM9G45_ID_UHPHS,
  140. .flags = IORESOURCE_IRQ,
  141. },
  142. };
  143. static struct platform_device at91_usbh_ehci_device = {
  144. .name = "atmel-ehci",
  145. .id = -1,
  146. .dev = {
  147. .dma_mask = &ehci_dmamask,
  148. .coherent_dma_mask = DMA_BIT_MASK(32),
  149. .platform_data = &usbh_ehci_data,
  150. },
  151. .resource = usbh_ehci_resources,
  152. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  153. };
  154. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  155. {
  156. int i;
  157. if (!data)
  158. return;
  159. /* Enable VBus control for UHP ports */
  160. for (i = 0; i < data->ports; i++) {
  161. if (gpio_is_valid(data->vbus_pin[i]))
  162. at91_set_gpio_output(data->vbus_pin[i],
  163. data->vbus_pin_active_low[i]);
  164. }
  165. usbh_ehci_data = *data;
  166. platform_device_register(&at91_usbh_ehci_device);
  167. }
  168. #else
  169. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  170. #endif
  171. /* --------------------------------------------------------------------
  172. * USB HS Device (Gadget)
  173. * -------------------------------------------------------------------- */
  174. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  175. static struct resource usba_udc_resources[] = {
  176. [0] = {
  177. .start = AT91SAM9G45_UDPHS_FIFO,
  178. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  179. .flags = IORESOURCE_MEM,
  180. },
  181. [1] = {
  182. .start = AT91SAM9G45_BASE_UDPHS,
  183. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  184. .flags = IORESOURCE_MEM,
  185. },
  186. [2] = {
  187. .start = AT91SAM9G45_ID_UDPHS,
  188. .end = AT91SAM9G45_ID_UDPHS,
  189. .flags = IORESOURCE_IRQ,
  190. },
  191. };
  192. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  193. [idx] = { \
  194. .name = nam, \
  195. .index = idx, \
  196. .fifo_size = maxpkt, \
  197. .nr_banks = maxbk, \
  198. .can_dma = dma, \
  199. .can_isoc = isoc, \
  200. }
  201. static struct usba_ep_data usba_udc_ep[] __initdata = {
  202. EP("ep0", 0, 64, 1, 0, 0),
  203. EP("ep1", 1, 1024, 2, 1, 1),
  204. EP("ep2", 2, 1024, 2, 1, 1),
  205. EP("ep3", 3, 1024, 3, 1, 0),
  206. EP("ep4", 4, 1024, 3, 1, 0),
  207. EP("ep5", 5, 1024, 3, 1, 1),
  208. EP("ep6", 6, 1024, 3, 1, 1),
  209. };
  210. #undef EP
  211. /*
  212. * pdata doesn't have room for any endpoints, so we need to
  213. * append room for the ones we need right after it.
  214. */
  215. static struct {
  216. struct usba_platform_data pdata;
  217. struct usba_ep_data ep[7];
  218. } usba_udc_data;
  219. static struct platform_device at91_usba_udc_device = {
  220. .name = "atmel_usba_udc",
  221. .id = -1,
  222. .dev = {
  223. .platform_data = &usba_udc_data.pdata,
  224. },
  225. .resource = usba_udc_resources,
  226. .num_resources = ARRAY_SIZE(usba_udc_resources),
  227. };
  228. void __init at91_add_device_usba(struct usba_platform_data *data)
  229. {
  230. usba_udc_data.pdata.vbus_pin = -EINVAL;
  231. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  232. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  233. if (data && gpio_is_valid(data->vbus_pin)) {
  234. at91_set_gpio_input(data->vbus_pin, 0);
  235. at91_set_deglitch(data->vbus_pin, 1);
  236. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  237. }
  238. /* Pullup pin is handled internally by USB device peripheral */
  239. platform_device_register(&at91_usba_udc_device);
  240. }
  241. #else
  242. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  243. #endif
  244. /* --------------------------------------------------------------------
  245. * Ethernet
  246. * -------------------------------------------------------------------- */
  247. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  248. static u64 eth_dmamask = DMA_BIT_MASK(32);
  249. static struct macb_platform_data eth_data;
  250. static struct resource eth_resources[] = {
  251. [0] = {
  252. .start = AT91SAM9G45_BASE_EMAC,
  253. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  254. .flags = IORESOURCE_MEM,
  255. },
  256. [1] = {
  257. .start = AT91SAM9G45_ID_EMAC,
  258. .end = AT91SAM9G45_ID_EMAC,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. static struct platform_device at91sam9g45_eth_device = {
  263. .name = "macb",
  264. .id = -1,
  265. .dev = {
  266. .dma_mask = &eth_dmamask,
  267. .coherent_dma_mask = DMA_BIT_MASK(32),
  268. .platform_data = &eth_data,
  269. },
  270. .resource = eth_resources,
  271. .num_resources = ARRAY_SIZE(eth_resources),
  272. };
  273. void __init at91_add_device_eth(struct macb_platform_data *data)
  274. {
  275. if (!data)
  276. return;
  277. if (gpio_is_valid(data->phy_irq_pin)) {
  278. at91_set_gpio_input(data->phy_irq_pin, 0);
  279. at91_set_deglitch(data->phy_irq_pin, 1);
  280. }
  281. /* Pins used for MII and RMII */
  282. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  283. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  284. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  285. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  286. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  287. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  288. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  289. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  290. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  291. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  292. if (!data->is_rmii) {
  293. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  294. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  295. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  296. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  297. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  298. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  299. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  300. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  301. }
  302. eth_data = *data;
  303. platform_device_register(&at91sam9g45_eth_device);
  304. }
  305. #else
  306. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  307. #endif
  308. /* --------------------------------------------------------------------
  309. * MMC / SD
  310. * -------------------------------------------------------------------- */
  311. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  312. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  313. static struct mci_platform_data mmc0_data, mmc1_data;
  314. static struct resource mmc0_resources[] = {
  315. [0] = {
  316. .start = AT91SAM9G45_BASE_MCI0,
  317. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  318. .flags = IORESOURCE_MEM,
  319. },
  320. [1] = {
  321. .start = AT91SAM9G45_ID_MCI0,
  322. .end = AT91SAM9G45_ID_MCI0,
  323. .flags = IORESOURCE_IRQ,
  324. },
  325. };
  326. static struct platform_device at91sam9g45_mmc0_device = {
  327. .name = "atmel_mci",
  328. .id = 0,
  329. .dev = {
  330. .dma_mask = &mmc_dmamask,
  331. .coherent_dma_mask = DMA_BIT_MASK(32),
  332. .platform_data = &mmc0_data,
  333. },
  334. .resource = mmc0_resources,
  335. .num_resources = ARRAY_SIZE(mmc0_resources),
  336. };
  337. static struct resource mmc1_resources[] = {
  338. [0] = {
  339. .start = AT91SAM9G45_BASE_MCI1,
  340. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  341. .flags = IORESOURCE_MEM,
  342. },
  343. [1] = {
  344. .start = AT91SAM9G45_ID_MCI1,
  345. .end = AT91SAM9G45_ID_MCI1,
  346. .flags = IORESOURCE_IRQ,
  347. },
  348. };
  349. static struct platform_device at91sam9g45_mmc1_device = {
  350. .name = "atmel_mci",
  351. .id = 1,
  352. .dev = {
  353. .dma_mask = &mmc_dmamask,
  354. .coherent_dma_mask = DMA_BIT_MASK(32),
  355. .platform_data = &mmc1_data,
  356. },
  357. .resource = mmc1_resources,
  358. .num_resources = ARRAY_SIZE(mmc1_resources),
  359. };
  360. /* Consider only one slot : slot 0 */
  361. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  362. {
  363. if (!data)
  364. return;
  365. /* Must have at least one usable slot */
  366. if (!data->slot[0].bus_width)
  367. return;
  368. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  369. {
  370. struct at_dma_slave *atslave;
  371. struct mci_dma_data *alt_atslave;
  372. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  373. atslave = &alt_atslave->sdata;
  374. /* DMA slave channel configuration */
  375. atslave->dma_dev = &at_hdmac_device.dev;
  376. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  377. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  378. atslave->ctrla = ATC_SCSIZE_16 | ATC_DCSIZE_16;
  379. if (mmc_id == 0) /* MCI0 */
  380. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  381. | ATC_DST_PER(AT_DMA_ID_MCI0);
  382. else /* MCI1 */
  383. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  384. | ATC_DST_PER(AT_DMA_ID_MCI1);
  385. data->dma_slave = alt_atslave;
  386. }
  387. #endif
  388. /* input/irq */
  389. if (gpio_is_valid(data->slot[0].detect_pin)) {
  390. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  391. at91_set_deglitch(data->slot[0].detect_pin, 1);
  392. }
  393. if (gpio_is_valid(data->slot[0].wp_pin))
  394. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  395. if (mmc_id == 0) { /* MCI0 */
  396. /* CLK */
  397. at91_set_A_periph(AT91_PIN_PA0, 0);
  398. /* CMD */
  399. at91_set_A_periph(AT91_PIN_PA1, 1);
  400. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  401. at91_set_A_periph(AT91_PIN_PA2, 1);
  402. if (data->slot[0].bus_width == 4) {
  403. at91_set_A_periph(AT91_PIN_PA3, 1);
  404. at91_set_A_periph(AT91_PIN_PA4, 1);
  405. at91_set_A_periph(AT91_PIN_PA5, 1);
  406. if (data->slot[0].bus_width == 8) {
  407. at91_set_A_periph(AT91_PIN_PA6, 1);
  408. at91_set_A_periph(AT91_PIN_PA7, 1);
  409. at91_set_A_periph(AT91_PIN_PA8, 1);
  410. at91_set_A_periph(AT91_PIN_PA9, 1);
  411. }
  412. }
  413. mmc0_data = *data;
  414. platform_device_register(&at91sam9g45_mmc0_device);
  415. } else { /* MCI1 */
  416. /* CLK */
  417. at91_set_A_periph(AT91_PIN_PA31, 0);
  418. /* CMD */
  419. at91_set_A_periph(AT91_PIN_PA22, 1);
  420. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  421. at91_set_A_periph(AT91_PIN_PA23, 1);
  422. if (data->slot[0].bus_width == 4) {
  423. at91_set_A_periph(AT91_PIN_PA24, 1);
  424. at91_set_A_periph(AT91_PIN_PA25, 1);
  425. at91_set_A_periph(AT91_PIN_PA26, 1);
  426. if (data->slot[0].bus_width == 8) {
  427. at91_set_A_periph(AT91_PIN_PA27, 1);
  428. at91_set_A_periph(AT91_PIN_PA28, 1);
  429. at91_set_A_periph(AT91_PIN_PA29, 1);
  430. at91_set_A_periph(AT91_PIN_PA30, 1);
  431. }
  432. }
  433. mmc1_data = *data;
  434. platform_device_register(&at91sam9g45_mmc1_device);
  435. }
  436. }
  437. #else
  438. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  439. #endif
  440. /* --------------------------------------------------------------------
  441. * NAND / SmartMedia
  442. * -------------------------------------------------------------------- */
  443. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  444. static struct atmel_nand_data nand_data;
  445. #define NAND_BASE AT91_CHIPSELECT_3
  446. static struct resource nand_resources[] = {
  447. [0] = {
  448. .start = NAND_BASE,
  449. .end = NAND_BASE + SZ_256M - 1,
  450. .flags = IORESOURCE_MEM,
  451. },
  452. [1] = {
  453. .start = AT91SAM9G45_BASE_ECC,
  454. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  455. .flags = IORESOURCE_MEM,
  456. }
  457. };
  458. static struct platform_device at91sam9g45_nand_device = {
  459. .name = "atmel_nand",
  460. .id = -1,
  461. .dev = {
  462. .platform_data = &nand_data,
  463. },
  464. .resource = nand_resources,
  465. .num_resources = ARRAY_SIZE(nand_resources),
  466. };
  467. void __init at91_add_device_nand(struct atmel_nand_data *data)
  468. {
  469. unsigned long csa;
  470. if (!data)
  471. return;
  472. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  473. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  474. /* enable pin */
  475. if (gpio_is_valid(data->enable_pin))
  476. at91_set_gpio_output(data->enable_pin, 1);
  477. /* ready/busy pin */
  478. if (gpio_is_valid(data->rdy_pin))
  479. at91_set_gpio_input(data->rdy_pin, 1);
  480. /* card detect pin */
  481. if (gpio_is_valid(data->det_pin))
  482. at91_set_gpio_input(data->det_pin, 1);
  483. nand_data = *data;
  484. platform_device_register(&at91sam9g45_nand_device);
  485. }
  486. #else
  487. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  488. #endif
  489. /* --------------------------------------------------------------------
  490. * TWI (i2c)
  491. * -------------------------------------------------------------------- */
  492. /*
  493. * Prefer the GPIO code since the TWI controller isn't robust
  494. * (gets overruns and underruns under load) and can only issue
  495. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  496. */
  497. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  498. static struct i2c_gpio_platform_data pdata_i2c0 = {
  499. .sda_pin = AT91_PIN_PA20,
  500. .sda_is_open_drain = 1,
  501. .scl_pin = AT91_PIN_PA21,
  502. .scl_is_open_drain = 1,
  503. .udelay = 5, /* ~100 kHz */
  504. };
  505. static struct platform_device at91sam9g45_twi0_device = {
  506. .name = "i2c-gpio",
  507. .id = 0,
  508. .dev.platform_data = &pdata_i2c0,
  509. };
  510. static struct i2c_gpio_platform_data pdata_i2c1 = {
  511. .sda_pin = AT91_PIN_PB10,
  512. .sda_is_open_drain = 1,
  513. .scl_pin = AT91_PIN_PB11,
  514. .scl_is_open_drain = 1,
  515. .udelay = 5, /* ~100 kHz */
  516. };
  517. static struct platform_device at91sam9g45_twi1_device = {
  518. .name = "i2c-gpio",
  519. .id = 1,
  520. .dev.platform_data = &pdata_i2c1,
  521. };
  522. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  523. {
  524. i2c_register_board_info(i2c_id, devices, nr_devices);
  525. if (i2c_id == 0) {
  526. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  527. at91_set_multi_drive(AT91_PIN_PA20, 1);
  528. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  529. at91_set_multi_drive(AT91_PIN_PA21, 1);
  530. platform_device_register(&at91sam9g45_twi0_device);
  531. } else {
  532. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  533. at91_set_multi_drive(AT91_PIN_PB10, 1);
  534. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  535. at91_set_multi_drive(AT91_PIN_PB11, 1);
  536. platform_device_register(&at91sam9g45_twi1_device);
  537. }
  538. }
  539. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  540. static struct resource twi0_resources[] = {
  541. [0] = {
  542. .start = AT91SAM9G45_BASE_TWI0,
  543. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  544. .flags = IORESOURCE_MEM,
  545. },
  546. [1] = {
  547. .start = AT91SAM9G45_ID_TWI0,
  548. .end = AT91SAM9G45_ID_TWI0,
  549. .flags = IORESOURCE_IRQ,
  550. },
  551. };
  552. static struct platform_device at91sam9g45_twi0_device = {
  553. .name = "at91_i2c",
  554. .id = 0,
  555. .resource = twi0_resources,
  556. .num_resources = ARRAY_SIZE(twi0_resources),
  557. };
  558. static struct resource twi1_resources[] = {
  559. [0] = {
  560. .start = AT91SAM9G45_BASE_TWI1,
  561. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  562. .flags = IORESOURCE_MEM,
  563. },
  564. [1] = {
  565. .start = AT91SAM9G45_ID_TWI1,
  566. .end = AT91SAM9G45_ID_TWI1,
  567. .flags = IORESOURCE_IRQ,
  568. },
  569. };
  570. static struct platform_device at91sam9g45_twi1_device = {
  571. .name = "at91_i2c",
  572. .id = 1,
  573. .resource = twi1_resources,
  574. .num_resources = ARRAY_SIZE(twi1_resources),
  575. };
  576. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  577. {
  578. i2c_register_board_info(i2c_id, devices, nr_devices);
  579. /* pins used for TWI interface */
  580. if (i2c_id == 0) {
  581. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  582. at91_set_multi_drive(AT91_PIN_PA20, 1);
  583. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  584. at91_set_multi_drive(AT91_PIN_PA21, 1);
  585. platform_device_register(&at91sam9g45_twi0_device);
  586. } else {
  587. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  588. at91_set_multi_drive(AT91_PIN_PB10, 1);
  589. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  590. at91_set_multi_drive(AT91_PIN_PB11, 1);
  591. platform_device_register(&at91sam9g45_twi1_device);
  592. }
  593. }
  594. #else
  595. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  596. #endif
  597. /* --------------------------------------------------------------------
  598. * SPI
  599. * -------------------------------------------------------------------- */
  600. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  601. static u64 spi_dmamask = DMA_BIT_MASK(32);
  602. static struct resource spi0_resources[] = {
  603. [0] = {
  604. .start = AT91SAM9G45_BASE_SPI0,
  605. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  606. .flags = IORESOURCE_MEM,
  607. },
  608. [1] = {
  609. .start = AT91SAM9G45_ID_SPI0,
  610. .end = AT91SAM9G45_ID_SPI0,
  611. .flags = IORESOURCE_IRQ,
  612. },
  613. };
  614. static struct platform_device at91sam9g45_spi0_device = {
  615. .name = "atmel_spi",
  616. .id = 0,
  617. .dev = {
  618. .dma_mask = &spi_dmamask,
  619. .coherent_dma_mask = DMA_BIT_MASK(32),
  620. },
  621. .resource = spi0_resources,
  622. .num_resources = ARRAY_SIZE(spi0_resources),
  623. };
  624. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  625. static struct resource spi1_resources[] = {
  626. [0] = {
  627. .start = AT91SAM9G45_BASE_SPI1,
  628. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  629. .flags = IORESOURCE_MEM,
  630. },
  631. [1] = {
  632. .start = AT91SAM9G45_ID_SPI1,
  633. .end = AT91SAM9G45_ID_SPI1,
  634. .flags = IORESOURCE_IRQ,
  635. },
  636. };
  637. static struct platform_device at91sam9g45_spi1_device = {
  638. .name = "atmel_spi",
  639. .id = 1,
  640. .dev = {
  641. .dma_mask = &spi_dmamask,
  642. .coherent_dma_mask = DMA_BIT_MASK(32),
  643. },
  644. .resource = spi1_resources,
  645. .num_resources = ARRAY_SIZE(spi1_resources),
  646. };
  647. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  648. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  649. {
  650. int i;
  651. unsigned long cs_pin;
  652. short enable_spi0 = 0;
  653. short enable_spi1 = 0;
  654. /* Choose SPI chip-selects */
  655. for (i = 0; i < nr_devices; i++) {
  656. if (devices[i].controller_data)
  657. cs_pin = (unsigned long) devices[i].controller_data;
  658. else if (devices[i].bus_num == 0)
  659. cs_pin = spi0_standard_cs[devices[i].chip_select];
  660. else
  661. cs_pin = spi1_standard_cs[devices[i].chip_select];
  662. if (!gpio_is_valid(cs_pin))
  663. continue;
  664. if (devices[i].bus_num == 0)
  665. enable_spi0 = 1;
  666. else
  667. enable_spi1 = 1;
  668. /* enable chip-select pin */
  669. at91_set_gpio_output(cs_pin, 1);
  670. /* pass chip-select pin to driver */
  671. devices[i].controller_data = (void *) cs_pin;
  672. }
  673. spi_register_board_info(devices, nr_devices);
  674. /* Configure SPI bus(es) */
  675. if (enable_spi0) {
  676. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  677. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  678. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  679. platform_device_register(&at91sam9g45_spi0_device);
  680. }
  681. if (enable_spi1) {
  682. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  683. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  684. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  685. platform_device_register(&at91sam9g45_spi1_device);
  686. }
  687. }
  688. #else
  689. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  690. #endif
  691. /* --------------------------------------------------------------------
  692. * AC97
  693. * -------------------------------------------------------------------- */
  694. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  695. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  696. static struct ac97c_platform_data ac97_data;
  697. static struct resource ac97_resources[] = {
  698. [0] = {
  699. .start = AT91SAM9G45_BASE_AC97C,
  700. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  701. .flags = IORESOURCE_MEM,
  702. },
  703. [1] = {
  704. .start = AT91SAM9G45_ID_AC97C,
  705. .end = AT91SAM9G45_ID_AC97C,
  706. .flags = IORESOURCE_IRQ,
  707. },
  708. };
  709. static struct platform_device at91sam9g45_ac97_device = {
  710. .name = "atmel_ac97c",
  711. .id = 0,
  712. .dev = {
  713. .dma_mask = &ac97_dmamask,
  714. .coherent_dma_mask = DMA_BIT_MASK(32),
  715. .platform_data = &ac97_data,
  716. },
  717. .resource = ac97_resources,
  718. .num_resources = ARRAY_SIZE(ac97_resources),
  719. };
  720. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  721. {
  722. if (!data)
  723. return;
  724. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  725. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  726. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  727. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  728. /* reset */
  729. if (gpio_is_valid(data->reset_pin))
  730. at91_set_gpio_output(data->reset_pin, 0);
  731. ac97_data = *data;
  732. platform_device_register(&at91sam9g45_ac97_device);
  733. }
  734. #else
  735. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  736. #endif
  737. /* --------------------------------------------------------------------
  738. * Image Sensor Interface
  739. * -------------------------------------------------------------------- */
  740. #if defined(CONFIG_VIDEO_ATMEL_ISI) || defined(CONFIG_VIDEO_ATMEL_ISI_MODULE)
  741. static u64 isi_dmamask = DMA_BIT_MASK(32);
  742. static struct isi_platform_data isi_data;
  743. struct resource isi_resources[] = {
  744. [0] = {
  745. .start = AT91SAM9G45_BASE_ISI,
  746. .end = AT91SAM9G45_BASE_ISI + SZ_16K - 1,
  747. .flags = IORESOURCE_MEM,
  748. },
  749. [1] = {
  750. .start = AT91SAM9G45_ID_ISI,
  751. .end = AT91SAM9G45_ID_ISI,
  752. .flags = IORESOURCE_IRQ,
  753. },
  754. };
  755. static struct platform_device at91sam9g45_isi_device = {
  756. .name = "atmel_isi",
  757. .id = 0,
  758. .dev = {
  759. .dma_mask = &isi_dmamask,
  760. .coherent_dma_mask = DMA_BIT_MASK(32),
  761. .platform_data = &isi_data,
  762. },
  763. .resource = isi_resources,
  764. .num_resources = ARRAY_SIZE(isi_resources),
  765. };
  766. static struct clk_lookup isi_mck_lookups[] = {
  767. CLKDEV_CON_DEV_ID("isi_mck", "atmel_isi.0", NULL),
  768. };
  769. void __init at91_add_device_isi(struct isi_platform_data *data,
  770. bool use_pck_as_mck)
  771. {
  772. struct clk *pck;
  773. struct clk *parent;
  774. if (!data)
  775. return;
  776. isi_data = *data;
  777. at91_set_A_periph(AT91_PIN_PB20, 0); /* ISI_D0 */
  778. at91_set_A_periph(AT91_PIN_PB21, 0); /* ISI_D1 */
  779. at91_set_A_periph(AT91_PIN_PB22, 0); /* ISI_D2 */
  780. at91_set_A_periph(AT91_PIN_PB23, 0); /* ISI_D3 */
  781. at91_set_A_periph(AT91_PIN_PB24, 0); /* ISI_D4 */
  782. at91_set_A_periph(AT91_PIN_PB25, 0); /* ISI_D5 */
  783. at91_set_A_periph(AT91_PIN_PB26, 0); /* ISI_D6 */
  784. at91_set_A_periph(AT91_PIN_PB27, 0); /* ISI_D7 */
  785. at91_set_A_periph(AT91_PIN_PB28, 0); /* ISI_PCK */
  786. at91_set_A_periph(AT91_PIN_PB30, 0); /* ISI_HSYNC */
  787. at91_set_A_periph(AT91_PIN_PB29, 0); /* ISI_VSYNC */
  788. at91_set_B_periph(AT91_PIN_PB8, 0); /* ISI_PD8 */
  789. at91_set_B_periph(AT91_PIN_PB9, 0); /* ISI_PD9 */
  790. at91_set_B_periph(AT91_PIN_PB10, 0); /* ISI_PD10 */
  791. at91_set_B_periph(AT91_PIN_PB11, 0); /* ISI_PD11 */
  792. platform_device_register(&at91sam9g45_isi_device);
  793. if (use_pck_as_mck) {
  794. at91_set_B_periph(AT91_PIN_PB31, 0); /* ISI_MCK (PCK1) */
  795. pck = clk_get(NULL, "pck1");
  796. parent = clk_get(NULL, "plla");
  797. BUG_ON(IS_ERR(pck) || IS_ERR(parent));
  798. if (clk_set_parent(pck, parent)) {
  799. pr_err("Failed to set PCK's parent\n");
  800. } else {
  801. /* Register PCK as ISI_MCK */
  802. isi_mck_lookups[0].clk = pck;
  803. clkdev_add_table(isi_mck_lookups,
  804. ARRAY_SIZE(isi_mck_lookups));
  805. }
  806. clk_put(pck);
  807. clk_put(parent);
  808. }
  809. }
  810. #else
  811. void __init at91_add_device_isi(struct isi_platform_data *data,
  812. bool use_pck_as_mck) {}
  813. #endif
  814. /* --------------------------------------------------------------------
  815. * LCD Controller
  816. * -------------------------------------------------------------------- */
  817. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  818. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  819. static struct atmel_lcdfb_info lcdc_data;
  820. static struct resource lcdc_resources[] = {
  821. [0] = {
  822. .start = AT91SAM9G45_LCDC_BASE,
  823. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  824. .flags = IORESOURCE_MEM,
  825. },
  826. [1] = {
  827. .start = AT91SAM9G45_ID_LCDC,
  828. .end = AT91SAM9G45_ID_LCDC,
  829. .flags = IORESOURCE_IRQ,
  830. },
  831. };
  832. static struct platform_device at91_lcdc_device = {
  833. .name = "atmel_lcdfb",
  834. .id = 0,
  835. .dev = {
  836. .dma_mask = &lcdc_dmamask,
  837. .coherent_dma_mask = DMA_BIT_MASK(32),
  838. .platform_data = &lcdc_data,
  839. },
  840. .resource = lcdc_resources,
  841. .num_resources = ARRAY_SIZE(lcdc_resources),
  842. };
  843. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  844. {
  845. if (!data)
  846. return;
  847. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  848. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  849. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  850. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  851. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  852. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  853. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  854. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  855. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  856. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  857. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  858. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  859. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  860. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  861. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  862. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  863. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  864. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  865. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  866. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  867. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  868. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  869. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  870. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  871. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  872. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  873. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  874. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  875. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  876. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  877. lcdc_data = *data;
  878. platform_device_register(&at91_lcdc_device);
  879. }
  880. #else
  881. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  882. #endif
  883. /* --------------------------------------------------------------------
  884. * Timer/Counter block
  885. * -------------------------------------------------------------------- */
  886. #ifdef CONFIG_ATMEL_TCLIB
  887. static struct resource tcb0_resources[] = {
  888. [0] = {
  889. .start = AT91SAM9G45_BASE_TCB0,
  890. .end = AT91SAM9G45_BASE_TCB0 + SZ_256 - 1,
  891. .flags = IORESOURCE_MEM,
  892. },
  893. [1] = {
  894. .start = AT91SAM9G45_ID_TCB,
  895. .end = AT91SAM9G45_ID_TCB,
  896. .flags = IORESOURCE_IRQ,
  897. },
  898. };
  899. static struct platform_device at91sam9g45_tcb0_device = {
  900. .name = "atmel_tcb",
  901. .id = 0,
  902. .resource = tcb0_resources,
  903. .num_resources = ARRAY_SIZE(tcb0_resources),
  904. };
  905. /* TCB1 begins with TC3 */
  906. static struct resource tcb1_resources[] = {
  907. [0] = {
  908. .start = AT91SAM9G45_BASE_TCB1,
  909. .end = AT91SAM9G45_BASE_TCB1 + SZ_256 - 1,
  910. .flags = IORESOURCE_MEM,
  911. },
  912. [1] = {
  913. .start = AT91SAM9G45_ID_TCB,
  914. .end = AT91SAM9G45_ID_TCB,
  915. .flags = IORESOURCE_IRQ,
  916. },
  917. };
  918. static struct platform_device at91sam9g45_tcb1_device = {
  919. .name = "atmel_tcb",
  920. .id = 1,
  921. .resource = tcb1_resources,
  922. .num_resources = ARRAY_SIZE(tcb1_resources),
  923. };
  924. #if defined(CONFIG_OF)
  925. static struct of_device_id tcb_ids[] = {
  926. { .compatible = "atmel,at91rm9200-tcb" },
  927. { /*sentinel*/ }
  928. };
  929. #endif
  930. static void __init at91_add_device_tc(void)
  931. {
  932. #if defined(CONFIG_OF)
  933. struct device_node *np;
  934. np = of_find_matching_node(NULL, tcb_ids);
  935. if (np) {
  936. of_node_put(np);
  937. return;
  938. }
  939. #endif
  940. platform_device_register(&at91sam9g45_tcb0_device);
  941. platform_device_register(&at91sam9g45_tcb1_device);
  942. }
  943. #else
  944. static void __init at91_add_device_tc(void) { }
  945. #endif
  946. /* --------------------------------------------------------------------
  947. * RTC
  948. * -------------------------------------------------------------------- */
  949. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  950. static struct resource rtc_resources[] = {
  951. [0] = {
  952. .start = AT91SAM9G45_BASE_RTC,
  953. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  954. .flags = IORESOURCE_MEM,
  955. },
  956. [1] = {
  957. .start = AT91_ID_SYS,
  958. .end = AT91_ID_SYS,
  959. .flags = IORESOURCE_IRQ,
  960. },
  961. };
  962. static struct platform_device at91sam9g45_rtc_device = {
  963. .name = "at91_rtc",
  964. .id = -1,
  965. .resource = rtc_resources,
  966. .num_resources = ARRAY_SIZE(rtc_resources),
  967. };
  968. static void __init at91_add_device_rtc(void)
  969. {
  970. platform_device_register(&at91sam9g45_rtc_device);
  971. }
  972. #else
  973. static void __init at91_add_device_rtc(void) {}
  974. #endif
  975. /* --------------------------------------------------------------------
  976. * Touchscreen
  977. * -------------------------------------------------------------------- */
  978. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  979. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  980. static struct at91_tsadcc_data tsadcc_data;
  981. static struct resource tsadcc_resources[] = {
  982. [0] = {
  983. .start = AT91SAM9G45_BASE_TSC,
  984. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  985. .flags = IORESOURCE_MEM,
  986. },
  987. [1] = {
  988. .start = AT91SAM9G45_ID_TSC,
  989. .end = AT91SAM9G45_ID_TSC,
  990. .flags = IORESOURCE_IRQ,
  991. }
  992. };
  993. static struct platform_device at91sam9g45_tsadcc_device = {
  994. .name = "atmel_tsadcc",
  995. .id = -1,
  996. .dev = {
  997. .dma_mask = &tsadcc_dmamask,
  998. .coherent_dma_mask = DMA_BIT_MASK(32),
  999. .platform_data = &tsadcc_data,
  1000. },
  1001. .resource = tsadcc_resources,
  1002. .num_resources = ARRAY_SIZE(tsadcc_resources),
  1003. };
  1004. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  1005. {
  1006. if (!data)
  1007. return;
  1008. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  1009. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  1010. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  1011. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  1012. tsadcc_data = *data;
  1013. platform_device_register(&at91sam9g45_tsadcc_device);
  1014. }
  1015. #else
  1016. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  1017. #endif
  1018. /* --------------------------------------------------------------------
  1019. * RTT
  1020. * -------------------------------------------------------------------- */
  1021. static struct resource rtt_resources[] = {
  1022. {
  1023. .start = AT91SAM9G45_BASE_RTT,
  1024. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  1025. .flags = IORESOURCE_MEM,
  1026. }, {
  1027. .flags = IORESOURCE_MEM,
  1028. }
  1029. };
  1030. static struct platform_device at91sam9g45_rtt_device = {
  1031. .name = "at91_rtt",
  1032. .id = 0,
  1033. .resource = rtt_resources,
  1034. };
  1035. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  1036. static void __init at91_add_device_rtt_rtc(void)
  1037. {
  1038. at91sam9g45_rtt_device.name = "rtc-at91sam9";
  1039. /*
  1040. * The second resource is needed:
  1041. * GPBR will serve as the storage for RTC time offset
  1042. */
  1043. at91sam9g45_rtt_device.num_resources = 2;
  1044. rtt_resources[1].start = AT91SAM9G45_BASE_GPBR +
  1045. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  1046. rtt_resources[1].end = rtt_resources[1].start + 3;
  1047. }
  1048. #else
  1049. static void __init at91_add_device_rtt_rtc(void)
  1050. {
  1051. /* Only one resource is needed: RTT not used as RTC */
  1052. at91sam9g45_rtt_device.num_resources = 1;
  1053. }
  1054. #endif
  1055. static void __init at91_add_device_rtt(void)
  1056. {
  1057. at91_add_device_rtt_rtc();
  1058. platform_device_register(&at91sam9g45_rtt_device);
  1059. }
  1060. /* --------------------------------------------------------------------
  1061. * TRNG
  1062. * -------------------------------------------------------------------- */
  1063. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  1064. static struct resource trng_resources[] = {
  1065. {
  1066. .start = AT91SAM9G45_BASE_TRNG,
  1067. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  1068. .flags = IORESOURCE_MEM,
  1069. },
  1070. };
  1071. static struct platform_device at91sam9g45_trng_device = {
  1072. .name = "atmel-trng",
  1073. .id = -1,
  1074. .resource = trng_resources,
  1075. .num_resources = ARRAY_SIZE(trng_resources),
  1076. };
  1077. static void __init at91_add_device_trng(void)
  1078. {
  1079. platform_device_register(&at91sam9g45_trng_device);
  1080. }
  1081. #else
  1082. static void __init at91_add_device_trng(void) {}
  1083. #endif
  1084. /* --------------------------------------------------------------------
  1085. * Watchdog
  1086. * -------------------------------------------------------------------- */
  1087. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  1088. static struct resource wdt_resources[] = {
  1089. {
  1090. .start = AT91SAM9G45_BASE_WDT,
  1091. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  1092. .flags = IORESOURCE_MEM,
  1093. }
  1094. };
  1095. static struct platform_device at91sam9g45_wdt_device = {
  1096. .name = "at91_wdt",
  1097. .id = -1,
  1098. .resource = wdt_resources,
  1099. .num_resources = ARRAY_SIZE(wdt_resources),
  1100. };
  1101. static void __init at91_add_device_watchdog(void)
  1102. {
  1103. platform_device_register(&at91sam9g45_wdt_device);
  1104. }
  1105. #else
  1106. static void __init at91_add_device_watchdog(void) {}
  1107. #endif
  1108. /* --------------------------------------------------------------------
  1109. * PWM
  1110. * --------------------------------------------------------------------*/
  1111. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  1112. static u32 pwm_mask;
  1113. static struct resource pwm_resources[] = {
  1114. [0] = {
  1115. .start = AT91SAM9G45_BASE_PWMC,
  1116. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  1117. .flags = IORESOURCE_MEM,
  1118. },
  1119. [1] = {
  1120. .start = AT91SAM9G45_ID_PWMC,
  1121. .end = AT91SAM9G45_ID_PWMC,
  1122. .flags = IORESOURCE_IRQ,
  1123. },
  1124. };
  1125. static struct platform_device at91sam9g45_pwm0_device = {
  1126. .name = "atmel_pwm",
  1127. .id = -1,
  1128. .dev = {
  1129. .platform_data = &pwm_mask,
  1130. },
  1131. .resource = pwm_resources,
  1132. .num_resources = ARRAY_SIZE(pwm_resources),
  1133. };
  1134. void __init at91_add_device_pwm(u32 mask)
  1135. {
  1136. if (mask & (1 << AT91_PWM0))
  1137. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1138. if (mask & (1 << AT91_PWM1))
  1139. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1140. if (mask & (1 << AT91_PWM2))
  1141. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1142. if (mask & (1 << AT91_PWM3))
  1143. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1144. pwm_mask = mask;
  1145. platform_device_register(&at91sam9g45_pwm0_device);
  1146. }
  1147. #else
  1148. void __init at91_add_device_pwm(u32 mask) {}
  1149. #endif
  1150. /* --------------------------------------------------------------------
  1151. * SSC -- Synchronous Serial Controller
  1152. * -------------------------------------------------------------------- */
  1153. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1154. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1155. static struct resource ssc0_resources[] = {
  1156. [0] = {
  1157. .start = AT91SAM9G45_BASE_SSC0,
  1158. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1159. .flags = IORESOURCE_MEM,
  1160. },
  1161. [1] = {
  1162. .start = AT91SAM9G45_ID_SSC0,
  1163. .end = AT91SAM9G45_ID_SSC0,
  1164. .flags = IORESOURCE_IRQ,
  1165. },
  1166. };
  1167. static struct platform_device at91sam9g45_ssc0_device = {
  1168. .name = "ssc",
  1169. .id = 0,
  1170. .dev = {
  1171. .dma_mask = &ssc0_dmamask,
  1172. .coherent_dma_mask = DMA_BIT_MASK(32),
  1173. },
  1174. .resource = ssc0_resources,
  1175. .num_resources = ARRAY_SIZE(ssc0_resources),
  1176. };
  1177. static inline void configure_ssc0_pins(unsigned pins)
  1178. {
  1179. if (pins & ATMEL_SSC_TF)
  1180. at91_set_A_periph(AT91_PIN_PD1, 1);
  1181. if (pins & ATMEL_SSC_TK)
  1182. at91_set_A_periph(AT91_PIN_PD0, 1);
  1183. if (pins & ATMEL_SSC_TD)
  1184. at91_set_A_periph(AT91_PIN_PD2, 1);
  1185. if (pins & ATMEL_SSC_RD)
  1186. at91_set_A_periph(AT91_PIN_PD3, 1);
  1187. if (pins & ATMEL_SSC_RK)
  1188. at91_set_A_periph(AT91_PIN_PD4, 1);
  1189. if (pins & ATMEL_SSC_RF)
  1190. at91_set_A_periph(AT91_PIN_PD5, 1);
  1191. }
  1192. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1193. static struct resource ssc1_resources[] = {
  1194. [0] = {
  1195. .start = AT91SAM9G45_BASE_SSC1,
  1196. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1197. .flags = IORESOURCE_MEM,
  1198. },
  1199. [1] = {
  1200. .start = AT91SAM9G45_ID_SSC1,
  1201. .end = AT91SAM9G45_ID_SSC1,
  1202. .flags = IORESOURCE_IRQ,
  1203. },
  1204. };
  1205. static struct platform_device at91sam9g45_ssc1_device = {
  1206. .name = "ssc",
  1207. .id = 1,
  1208. .dev = {
  1209. .dma_mask = &ssc1_dmamask,
  1210. .coherent_dma_mask = DMA_BIT_MASK(32),
  1211. },
  1212. .resource = ssc1_resources,
  1213. .num_resources = ARRAY_SIZE(ssc1_resources),
  1214. };
  1215. static inline void configure_ssc1_pins(unsigned pins)
  1216. {
  1217. if (pins & ATMEL_SSC_TF)
  1218. at91_set_A_periph(AT91_PIN_PD14, 1);
  1219. if (pins & ATMEL_SSC_TK)
  1220. at91_set_A_periph(AT91_PIN_PD12, 1);
  1221. if (pins & ATMEL_SSC_TD)
  1222. at91_set_A_periph(AT91_PIN_PD10, 1);
  1223. if (pins & ATMEL_SSC_RD)
  1224. at91_set_A_periph(AT91_PIN_PD11, 1);
  1225. if (pins & ATMEL_SSC_RK)
  1226. at91_set_A_periph(AT91_PIN_PD13, 1);
  1227. if (pins & ATMEL_SSC_RF)
  1228. at91_set_A_periph(AT91_PIN_PD15, 1);
  1229. }
  1230. /*
  1231. * SSC controllers are accessed through library code, instead of any
  1232. * kind of all-singing/all-dancing driver. For example one could be
  1233. * used by a particular I2S audio codec's driver, while another one
  1234. * on the same system might be used by a custom data capture driver.
  1235. */
  1236. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1237. {
  1238. struct platform_device *pdev;
  1239. /*
  1240. * NOTE: caller is responsible for passing information matching
  1241. * "pins" to whatever will be using each particular controller.
  1242. */
  1243. switch (id) {
  1244. case AT91SAM9G45_ID_SSC0:
  1245. pdev = &at91sam9g45_ssc0_device;
  1246. configure_ssc0_pins(pins);
  1247. break;
  1248. case AT91SAM9G45_ID_SSC1:
  1249. pdev = &at91sam9g45_ssc1_device;
  1250. configure_ssc1_pins(pins);
  1251. break;
  1252. default:
  1253. return;
  1254. }
  1255. platform_device_register(pdev);
  1256. }
  1257. #else
  1258. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1259. #endif
  1260. /* --------------------------------------------------------------------
  1261. * UART
  1262. * -------------------------------------------------------------------- */
  1263. #if defined(CONFIG_SERIAL_ATMEL)
  1264. static struct resource dbgu_resources[] = {
  1265. [0] = {
  1266. .start = AT91SAM9G45_BASE_DBGU,
  1267. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1268. .flags = IORESOURCE_MEM,
  1269. },
  1270. [1] = {
  1271. .start = AT91_ID_SYS,
  1272. .end = AT91_ID_SYS,
  1273. .flags = IORESOURCE_IRQ,
  1274. },
  1275. };
  1276. static struct atmel_uart_data dbgu_data = {
  1277. .use_dma_tx = 0,
  1278. .use_dma_rx = 0,
  1279. };
  1280. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1281. static struct platform_device at91sam9g45_dbgu_device = {
  1282. .name = "atmel_usart",
  1283. .id = 0,
  1284. .dev = {
  1285. .dma_mask = &dbgu_dmamask,
  1286. .coherent_dma_mask = DMA_BIT_MASK(32),
  1287. .platform_data = &dbgu_data,
  1288. },
  1289. .resource = dbgu_resources,
  1290. .num_resources = ARRAY_SIZE(dbgu_resources),
  1291. };
  1292. static inline void configure_dbgu_pins(void)
  1293. {
  1294. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1295. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1296. }
  1297. static struct resource uart0_resources[] = {
  1298. [0] = {
  1299. .start = AT91SAM9G45_BASE_US0,
  1300. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1301. .flags = IORESOURCE_MEM,
  1302. },
  1303. [1] = {
  1304. .start = AT91SAM9G45_ID_US0,
  1305. .end = AT91SAM9G45_ID_US0,
  1306. .flags = IORESOURCE_IRQ,
  1307. },
  1308. };
  1309. static struct atmel_uart_data uart0_data = {
  1310. .use_dma_tx = 1,
  1311. .use_dma_rx = 1,
  1312. };
  1313. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1314. static struct platform_device at91sam9g45_uart0_device = {
  1315. .name = "atmel_usart",
  1316. .id = 1,
  1317. .dev = {
  1318. .dma_mask = &uart0_dmamask,
  1319. .coherent_dma_mask = DMA_BIT_MASK(32),
  1320. .platform_data = &uart0_data,
  1321. },
  1322. .resource = uart0_resources,
  1323. .num_resources = ARRAY_SIZE(uart0_resources),
  1324. };
  1325. static inline void configure_usart0_pins(unsigned pins)
  1326. {
  1327. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1328. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1329. if (pins & ATMEL_UART_RTS)
  1330. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1331. if (pins & ATMEL_UART_CTS)
  1332. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1333. }
  1334. static struct resource uart1_resources[] = {
  1335. [0] = {
  1336. .start = AT91SAM9G45_BASE_US1,
  1337. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1338. .flags = IORESOURCE_MEM,
  1339. },
  1340. [1] = {
  1341. .start = AT91SAM9G45_ID_US1,
  1342. .end = AT91SAM9G45_ID_US1,
  1343. .flags = IORESOURCE_IRQ,
  1344. },
  1345. };
  1346. static struct atmel_uart_data uart1_data = {
  1347. .use_dma_tx = 1,
  1348. .use_dma_rx = 1,
  1349. };
  1350. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1351. static struct platform_device at91sam9g45_uart1_device = {
  1352. .name = "atmel_usart",
  1353. .id = 2,
  1354. .dev = {
  1355. .dma_mask = &uart1_dmamask,
  1356. .coherent_dma_mask = DMA_BIT_MASK(32),
  1357. .platform_data = &uart1_data,
  1358. },
  1359. .resource = uart1_resources,
  1360. .num_resources = ARRAY_SIZE(uart1_resources),
  1361. };
  1362. static inline void configure_usart1_pins(unsigned pins)
  1363. {
  1364. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1365. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1366. if (pins & ATMEL_UART_RTS)
  1367. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1368. if (pins & ATMEL_UART_CTS)
  1369. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1370. }
  1371. static struct resource uart2_resources[] = {
  1372. [0] = {
  1373. .start = AT91SAM9G45_BASE_US2,
  1374. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1375. .flags = IORESOURCE_MEM,
  1376. },
  1377. [1] = {
  1378. .start = AT91SAM9G45_ID_US2,
  1379. .end = AT91SAM9G45_ID_US2,
  1380. .flags = IORESOURCE_IRQ,
  1381. },
  1382. };
  1383. static struct atmel_uart_data uart2_data = {
  1384. .use_dma_tx = 1,
  1385. .use_dma_rx = 1,
  1386. };
  1387. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1388. static struct platform_device at91sam9g45_uart2_device = {
  1389. .name = "atmel_usart",
  1390. .id = 3,
  1391. .dev = {
  1392. .dma_mask = &uart2_dmamask,
  1393. .coherent_dma_mask = DMA_BIT_MASK(32),
  1394. .platform_data = &uart2_data,
  1395. },
  1396. .resource = uart2_resources,
  1397. .num_resources = ARRAY_SIZE(uart2_resources),
  1398. };
  1399. static inline void configure_usart2_pins(unsigned pins)
  1400. {
  1401. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1402. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1403. if (pins & ATMEL_UART_RTS)
  1404. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1405. if (pins & ATMEL_UART_CTS)
  1406. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1407. }
  1408. static struct resource uart3_resources[] = {
  1409. [0] = {
  1410. .start = AT91SAM9G45_BASE_US3,
  1411. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1412. .flags = IORESOURCE_MEM,
  1413. },
  1414. [1] = {
  1415. .start = AT91SAM9G45_ID_US3,
  1416. .end = AT91SAM9G45_ID_US3,
  1417. .flags = IORESOURCE_IRQ,
  1418. },
  1419. };
  1420. static struct atmel_uart_data uart3_data = {
  1421. .use_dma_tx = 1,
  1422. .use_dma_rx = 1,
  1423. };
  1424. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1425. static struct platform_device at91sam9g45_uart3_device = {
  1426. .name = "atmel_usart",
  1427. .id = 4,
  1428. .dev = {
  1429. .dma_mask = &uart3_dmamask,
  1430. .coherent_dma_mask = DMA_BIT_MASK(32),
  1431. .platform_data = &uart3_data,
  1432. },
  1433. .resource = uart3_resources,
  1434. .num_resources = ARRAY_SIZE(uart3_resources),
  1435. };
  1436. static inline void configure_usart3_pins(unsigned pins)
  1437. {
  1438. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1439. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1440. if (pins & ATMEL_UART_RTS)
  1441. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1442. if (pins & ATMEL_UART_CTS)
  1443. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1444. }
  1445. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1446. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1447. {
  1448. struct platform_device *pdev;
  1449. struct atmel_uart_data *pdata;
  1450. switch (id) {
  1451. case 0: /* DBGU */
  1452. pdev = &at91sam9g45_dbgu_device;
  1453. configure_dbgu_pins();
  1454. break;
  1455. case AT91SAM9G45_ID_US0:
  1456. pdev = &at91sam9g45_uart0_device;
  1457. configure_usart0_pins(pins);
  1458. break;
  1459. case AT91SAM9G45_ID_US1:
  1460. pdev = &at91sam9g45_uart1_device;
  1461. configure_usart1_pins(pins);
  1462. break;
  1463. case AT91SAM9G45_ID_US2:
  1464. pdev = &at91sam9g45_uart2_device;
  1465. configure_usart2_pins(pins);
  1466. break;
  1467. case AT91SAM9G45_ID_US3:
  1468. pdev = &at91sam9g45_uart3_device;
  1469. configure_usart3_pins(pins);
  1470. break;
  1471. default:
  1472. return;
  1473. }
  1474. pdata = pdev->dev.platform_data;
  1475. pdata->num = portnr; /* update to mapped ID */
  1476. if (portnr < ATMEL_MAX_UART)
  1477. at91_uarts[portnr] = pdev;
  1478. }
  1479. void __init at91_set_serial_console(unsigned portnr)
  1480. {
  1481. if (portnr < ATMEL_MAX_UART) {
  1482. atmel_default_console_device = at91_uarts[portnr];
  1483. at91sam9g45_set_console_clock(at91_uarts[portnr]->id);
  1484. }
  1485. }
  1486. void __init at91_add_device_serial(void)
  1487. {
  1488. int i;
  1489. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1490. if (at91_uarts[i])
  1491. platform_device_register(at91_uarts[i]);
  1492. }
  1493. if (!atmel_default_console_device)
  1494. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1495. }
  1496. #else
  1497. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1498. void __init at91_set_serial_console(unsigned portnr) {}
  1499. void __init at91_add_device_serial(void) {}
  1500. #endif
  1501. /* -------------------------------------------------------------------- */
  1502. /*
  1503. * These devices are always present and don't need any board-specific
  1504. * setup.
  1505. */
  1506. static int __init at91_add_standard_devices(void)
  1507. {
  1508. at91_add_device_hdmac();
  1509. at91_add_device_rtc();
  1510. at91_add_device_rtt();
  1511. at91_add_device_trng();
  1512. at91_add_device_watchdog();
  1513. at91_add_device_tc();
  1514. return 0;
  1515. }
  1516. arch_initcall(at91_add_standard_devices);