rtw8852c_rfk_table.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2019-2022 Realtek Corporation
  3. */
  4. #include "rtw8852c_rfk_table.h"
  5. static const struct rtw89_reg5_def rtw8852c_dack_reload_defs[] = {
  6. RTW89_DECL_RFK_WM(0xc004, BIT(17), 0x1),
  7. RTW89_DECL_RFK_WM(0xc024, BIT(17), 0x1),
  8. RTW89_DECL_RFK_WM(0xc104, BIT(17), 0x1),
  9. RTW89_DECL_RFK_WM(0xc124, BIT(17), 0x1),
  10. };
  11. RTW89_DECLARE_RFK_TBL(rtw8852c_dack_reload_defs);
  12. static const struct rtw89_reg5_def rtw8852c_dack_reset_defs_a[] = {
  13. RTW89_DECL_RFK_WM(0xc000, BIT(17), 0x0),
  14. RTW89_DECL_RFK_WM(0xc000, BIT(17), 0x1),
  15. };
  16. RTW89_DECLARE_RFK_TBL(rtw8852c_dack_reset_defs_a);
  17. static const struct rtw89_reg5_def rtw8852c_dack_reset_defs_b[] = {
  18. RTW89_DECL_RFK_WM(0xc100, BIT(17), 0x0),
  19. RTW89_DECL_RFK_WM(0xc100, BIT(17), 0x1),
  20. };
  21. RTW89_DECLARE_RFK_TBL(rtw8852c_dack_reset_defs_b);
  22. static const struct rtw89_reg5_def rtw8852c_dack_defs_s0[] = {
  23. RTW89_DECL_RFK_WM(0x12b8, BIT(30), 0x1),
  24. RTW89_DECL_RFK_WM(0x030c, BIT(28), 0x1),
  25. RTW89_DECL_RFK_WM(0x032c, 0x80000000, 0x0),
  26. RTW89_DECL_RFK_WM(0xc004, 0xfff00000, 0x30),
  27. RTW89_DECL_RFK_WM(0xc024, 0xfff00000, 0x30),
  28. };
  29. RTW89_DECLARE_RFK_TBL(rtw8852c_dack_defs_s0);
  30. static const struct rtw89_reg5_def rtw8852c_dack_defs_s1[] = {
  31. RTW89_DECL_RFK_WM(0x32b8, BIT(30), 0x1),
  32. RTW89_DECL_RFK_WM(0x030c, BIT(28), 0x1),
  33. RTW89_DECL_RFK_WM(0x032c, 0x80000000, 0x0),
  34. RTW89_DECL_RFK_WM(0xc104, 0xfff00000, 0x30),
  35. RTW89_DECL_RFK_WM(0xc124, 0xfff00000, 0x30),
  36. };
  37. RTW89_DECLARE_RFK_TBL(rtw8852c_dack_defs_s1);
  38. static const struct rtw89_reg5_def rtw8852c_drck_defs[] = {
  39. RTW89_DECL_RFK_WM(0xc0c4, BIT(6), 0x0),
  40. RTW89_DECL_RFK_WM(0xc094, BIT(9), 0x1),
  41. RTW89_DECL_RFK_DELAY(1),
  42. RTW89_DECL_RFK_WM(0xc094, BIT(9), 0x0),
  43. };
  44. RTW89_DECLARE_RFK_TBL(rtw8852c_drck_defs);
  45. static const struct rtw89_reg5_def rtw8852c_iqk_rxk_cfg_defs[] = {
  46. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x0f),
  47. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x03),
  48. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0001),
  49. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0041),
  50. };
  51. RTW89_DECLARE_RFK_TBL(rtw8852c_iqk_rxk_cfg_defs);
  52. static const struct rtw89_reg5_def rtw8852c_iqk_afebb_restore_defs_a[] = {
  53. RTW89_DECL_RFK_WM(0x12b8, 0x40000000, 0x0),
  54. RTW89_DECL_RFK_WM(0x20fc, 0x00010000, 0x1),
  55. RTW89_DECL_RFK_WM(0x20fc, 0x00100000, 0x0),
  56. RTW89_DECL_RFK_WM(0x20fc, 0x01000000, 0x1),
  57. RTW89_DECL_RFK_WM(0x20fc, 0x10000000, 0x0),
  58. RTW89_DECL_RFK_WM(0x5670, MASKDWORD, 0x00000000),
  59. RTW89_DECL_RFK_WM(0x12a0, 0x000ff000, 0x00),
  60. RTW89_DECL_RFK_WM(0x20fc, 0x00010000, 0x0),
  61. RTW89_DECL_RFK_WM(0x20fc, 0x01000000, 0x0),
  62. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x10005, 0x00001, 0x1),
  63. };
  64. RTW89_DECLARE_RFK_TBL(rtw8852c_iqk_afebb_restore_defs_a);
  65. static const struct rtw89_reg5_def rtw8852c_iqk_afebb_restore_defs_b[] = {
  66. RTW89_DECL_RFK_WM(0x32b8, 0x40000000, 0x0),
  67. RTW89_DECL_RFK_WM(0x20fc, 0x00020000, 0x1),
  68. RTW89_DECL_RFK_WM(0x20fc, 0x00200000, 0x0),
  69. RTW89_DECL_RFK_WM(0x20fc, 0x02000000, 0x1),
  70. RTW89_DECL_RFK_WM(0x20fc, 0x20000000, 0x0),
  71. RTW89_DECL_RFK_WM(0x7670, MASKDWORD, 0x00000000),
  72. RTW89_DECL_RFK_WM(0x32a0, 0x000ff000, 0x00),
  73. RTW89_DECL_RFK_WM(0x20fc, 0x00020000, 0x0),
  74. RTW89_DECL_RFK_WM(0x20fc, 0x02000000, 0x0),
  75. RTW89_DECL_RFK_WRF(RF_PATH_B, 0x10005, 0x00001, 0x1),
  76. };
  77. RTW89_DECLARE_RFK_TBL(rtw8852c_iqk_afebb_restore_defs_b);
  78. static const struct rtw89_reg5_def rtw8852c_read_rxsram_pre_defs[] = {
  79. RTW89_DECL_RFK_WM(0x80e8, BIT(7), 0x1),
  80. RTW89_DECL_RFK_WM(0x8074, BIT(31), 0x1),
  81. RTW89_DECL_RFK_WM(0x80d4, MASKDWORD, 0x00020000),
  82. };
  83. RTW89_DECLARE_RFK_TBL(rtw8852c_read_rxsram_pre_defs);
  84. static const struct rtw89_reg5_def rtw8852c_read_rxsram_post_defs[] = {
  85. RTW89_DECL_RFK_WM(0x80e8, BIT(7), 0x0),
  86. RTW89_DECL_RFK_WM(0x8074, BIT(31), 0x0),
  87. };
  88. RTW89_DECLARE_RFK_TBL(rtw8852c_read_rxsram_post_defs);
  89. static const struct rtw89_reg5_def rtw8852c_dpk_mdpd_order0_defs[] = {
  90. RTW89_DECL_RFK_WM(0x80a0, BIT(1) | BIT(0), 0x0),
  91. RTW89_DECL_RFK_WM(0x809c, BIT(10) | BIT(9), 0x2),
  92. RTW89_DECL_RFK_WM(0x80a0, 0x00001F00, 0x4),
  93. RTW89_DECL_RFK_WM(0x8070, 0x70000000, 0x1),
  94. };
  95. RTW89_DECLARE_RFK_TBL(rtw8852c_dpk_mdpd_order0_defs);
  96. static const struct rtw89_reg5_def rtw8852c_dpk_mdpd_order1_defs[] = {
  97. RTW89_DECL_RFK_WM(0x80a0, BIT(1) | BIT(0), 0x1),
  98. RTW89_DECL_RFK_WM(0x809c, BIT(10) | BIT(9), 0x1),
  99. RTW89_DECL_RFK_WM(0x80a0, 0x00001F00, 0x0),
  100. RTW89_DECL_RFK_WM(0x8070, 0x70000000, 0x0),
  101. };
  102. RTW89_DECLARE_RFK_TBL(rtw8852c_dpk_mdpd_order1_defs);
  103. static const struct rtw89_reg5_def rtw8852c_dpk_mdpd_order2_defs[] = {
  104. RTW89_DECL_RFK_WM(0x80a0, BIT(1) | BIT(0), 0x2),
  105. RTW89_DECL_RFK_WM(0x809c, BIT(10) | BIT(9), 0x0),
  106. RTW89_DECL_RFK_WM(0x80a0, 0x00001F00, 0x0),
  107. RTW89_DECL_RFK_WM(0x8070, 0x70000000, 0x0),
  108. };
  109. RTW89_DECLARE_RFK_TBL(rtw8852c_dpk_mdpd_order2_defs);
  110. static const struct rtw89_reg5_def rtw8852c_dpk_mdpd_order3_defs[] = {
  111. RTW89_DECL_RFK_WM(0x80a0, BIT(1) | BIT(0), 0x3),
  112. RTW89_DECL_RFK_WM(0x809c, BIT(10) | BIT(9), 0x3),
  113. RTW89_DECL_RFK_WM(0x80a0, 0x00001F00, 0x4),
  114. RTW89_DECL_RFK_WM(0x8070, 0x70000000, 0x1),
  115. };
  116. RTW89_DECLARE_RFK_TBL(rtw8852c_dpk_mdpd_order3_defs);
  117. static const struct rtw89_reg5_def rtw8852c_dpk_kip_pwr_clk_on_defs[] = {
  118. RTW89_DECL_RFK_WM(0x8008, MASKDWORD, 0x00000080),
  119. RTW89_DECL_RFK_WM(0x8088, MASKDWORD, 0x807f030a),
  120. };
  121. RTW89_DECLARE_RFK_TBL(rtw8852c_dpk_kip_pwr_clk_on_defs);
  122. static const struct rtw89_reg5_def rtw8852c_dpk_kip_pwr_clk_off_defs[] = {
  123. RTW89_DECL_RFK_WM(0x8008, MASKDWORD, 0x00000000),
  124. RTW89_DECL_RFK_WM(0x8088, MASKDWORD, 0x80000000),
  125. RTW89_DECL_RFK_WM(0x80f4, BIT(18), 0x1),
  126. };
  127. RTW89_DECLARE_RFK_TBL(rtw8852c_dpk_kip_pwr_clk_off_defs);
  128. static const struct rtw89_reg5_def rtw8852c_tssi_sys_defs[] = {
  129. RTW89_DECL_RFK_WM(0x12bc, 0x000ffff0, 0xb5b5),
  130. RTW89_DECL_RFK_WM(0x32bc, 0x000ffff0, 0xb5b5),
  131. RTW89_DECL_RFK_WM(0x0300, 0xff000000, 0x16),
  132. RTW89_DECL_RFK_WM(0x0304, 0x0000ffff, 0x1313),
  133. RTW89_DECL_RFK_WM(0x0308, 0xff000000, 0x13),
  134. RTW89_DECL_RFK_WM(0x0314, 0xffff0000, 0x2041),
  135. RTW89_DECL_RFK_WM(0x0318, 0xffffffff, 0x00410041),
  136. RTW89_DECL_RFK_WM(0x0324, 0xffff0000, 0x0041),
  137. RTW89_DECL_RFK_WM(0x0020, 0x00006000, 0x3),
  138. RTW89_DECL_RFK_WM(0x0024, 0x00006000, 0x3),
  139. RTW89_DECL_RFK_WM(0x0704, 0xffff0000, 0x601e),
  140. RTW89_DECL_RFK_WM(0x2704, 0xffff0000, 0x601e),
  141. RTW89_DECL_RFK_WM(0x0700, 0xf0000000, 0x4),
  142. RTW89_DECL_RFK_WM(0x2700, 0xf0000000, 0x4),
  143. RTW89_DECL_RFK_WM(0x0650, 0x3c000000, 0x0),
  144. RTW89_DECL_RFK_WM(0x2650, 0x3c000000, 0x0),
  145. };
  146. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_sys_defs);
  147. static const struct rtw89_reg5_def rtw8852c_tssi_sys_defs_2g_a[] = {
  148. RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x33),
  149. RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x33),
  150. RTW89_DECL_RFK_WM(0x58f8, 0x40000000, 0x1),
  151. };
  152. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_sys_defs_2g_a);
  153. static const struct rtw89_reg5_def rtw8852c_tssi_sys_defs_2g_b[] = {
  154. RTW89_DECL_RFK_WM(0x320c, 0x000000ff, 0x33),
  155. RTW89_DECL_RFK_WM(0x32c0, 0x0ff00000, 0x33),
  156. RTW89_DECL_RFK_WM(0x78f8, 0x40000000, 0x1),
  157. };
  158. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_sys_defs_2g_b);
  159. static const struct rtw89_reg5_def rtw8852c_tssi_sys_defs_5g_a[] = {
  160. RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x44),
  161. RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x44),
  162. RTW89_DECL_RFK_WM(0x58f8, 0x40000000, 0x0),
  163. };
  164. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_sys_defs_5g_a);
  165. static const struct rtw89_reg5_def rtw8852c_tssi_sys_defs_5g_b[] = {
  166. RTW89_DECL_RFK_WM(0x320c, 0x000000ff, 0x44),
  167. RTW89_DECL_RFK_WM(0x32c0, 0x0ff00000, 0x44),
  168. RTW89_DECL_RFK_WM(0x78f8, 0x40000000, 0x0),
  169. };
  170. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_sys_defs_5g_b);
  171. static const struct rtw89_reg5_def rtw8852c_tssi_txpwr_ctrl_bb_defs_a[] = {
  172. RTW89_DECL_RFK_WM(0x566c, 0x00001000, 0x0),
  173. RTW89_DECL_RFK_WM(0x5800, 0xffffffff, 0x003f807f),
  174. RTW89_DECL_RFK_WM(0x580c, 0x0000007f, 0x40),
  175. RTW89_DECL_RFK_WM(0x580c, 0x0fffff00, 0x00040),
  176. RTW89_DECL_RFK_WM(0x5810, 0xffffffff, 0x59010000),
  177. RTW89_DECL_RFK_WM(0x5814, 0x01ffffff, 0x026d000),
  178. RTW89_DECL_RFK_WM(0x5814, 0xf8000000, 0x00),
  179. RTW89_DECL_RFK_WM(0x5818, 0xffffffff, 0x002c18e8),
  180. RTW89_DECL_RFK_WM(0x581c, 0x3fffffff, 0x3dc80280),
  181. RTW89_DECL_RFK_WM(0x5820, 0xffffffff, 0x00000080),
  182. RTW89_DECL_RFK_WM(0x58e8, 0x0000003f, 0x03),
  183. RTW89_DECL_RFK_WM(0x580c, 0x10000000, 0x1),
  184. RTW89_DECL_RFK_WM(0x580c, 0x40000000, 0x1),
  185. RTW89_DECL_RFK_WM(0x5834, 0x3fffffff, 0x000115f2),
  186. RTW89_DECL_RFK_WM(0x5838, 0x7fffffff, 0x0000121),
  187. RTW89_DECL_RFK_WM(0x5854, 0x3fffffff, 0x000115f2),
  188. RTW89_DECL_RFK_WM(0x5858, 0x7fffffff, 0x0000121),
  189. RTW89_DECL_RFK_WM(0x5860, 0x80000000, 0x0),
  190. RTW89_DECL_RFK_WM(0x5864, 0x07ffffff, 0x00801ff),
  191. RTW89_DECL_RFK_WM(0x5898, 0xffffffff, 0x00000000),
  192. RTW89_DECL_RFK_WM(0x589c, 0xffffffff, 0x00000000),
  193. RTW89_DECL_RFK_WM(0x58a4, 0x000000ff, 0x16),
  194. RTW89_DECL_RFK_WM(0x58b4, 0x7fffffff, 0x0a002000),
  195. RTW89_DECL_RFK_WM(0x58b8, 0x7fffffff, 0x00007628),
  196. RTW89_DECL_RFK_WM(0x58bc, 0x07ffffff, 0x7a7807f),
  197. RTW89_DECL_RFK_WM(0x58c0, 0xfffe0000, 0x003f),
  198. RTW89_DECL_RFK_WM(0x58c4, 0xffffffff, 0x0003ffff),
  199. RTW89_DECL_RFK_WM(0x58c8, 0x00ffffff, 0x000000),
  200. RTW89_DECL_RFK_WM(0x58c8, 0xf0000000, 0x0),
  201. RTW89_DECL_RFK_WM(0x58cc, 0xffffffff, 0x00000000),
  202. RTW89_DECL_RFK_WM(0x58d0, 0x07ffffff, 0x2008101),
  203. RTW89_DECL_RFK_WM(0x58d4, 0x000000ff, 0x00),
  204. RTW89_DECL_RFK_WM(0x58d4, 0x0003fe00, 0x0ff),
  205. RTW89_DECL_RFK_WM(0x58d4, 0x07fc0000, 0x100),
  206. RTW89_DECL_RFK_WM(0x58d8, 0xffffffff, 0x8008016c),
  207. RTW89_DECL_RFK_WM(0x58dc, 0x0001ffff, 0x0807f),
  208. RTW89_DECL_RFK_WM(0x58dc, 0xfff00000, 0xc00),
  209. RTW89_DECL_RFK_WM(0x58f0, 0x0003ffff, 0x001ff),
  210. RTW89_DECL_RFK_WM(0x58f4, 0x000fffff, 0x000),
  211. RTW89_DECL_RFK_WM(0x58f8, 0x000fffff, 0x000),
  212. };
  213. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_txpwr_ctrl_bb_defs_a);
  214. static const struct rtw89_reg5_def rtw8852c_tssi_txpwr_ctrl_bb_defs_b[] = {
  215. RTW89_DECL_RFK_WM(0x766c, 0x00001000, 0x0),
  216. RTW89_DECL_RFK_WM(0x7800, 0xffffffff, 0x003f807f),
  217. RTW89_DECL_RFK_WM(0x780c, 0x0000007f, 0x40),
  218. RTW89_DECL_RFK_WM(0x780c, 0x0fffff00, 0x00040),
  219. RTW89_DECL_RFK_WM(0x7810, 0xffffffff, 0x59010000),
  220. RTW89_DECL_RFK_WM(0x7814, 0x01ffffff, 0x026d000),
  221. RTW89_DECL_RFK_WM(0x7814, 0xf8000000, 0x00),
  222. RTW89_DECL_RFK_WM(0x7818, 0xffffffff, 0x002c18e8),
  223. RTW89_DECL_RFK_WM(0x781c, 0x3fffffff, 0x3dc80280),
  224. RTW89_DECL_RFK_WM(0x7820, 0xffffffff, 0x00000080),
  225. RTW89_DECL_RFK_WM(0x78e8, 0x0000003f, 0x03),
  226. RTW89_DECL_RFK_WM(0x780c, 0x10000000, 0x1),
  227. RTW89_DECL_RFK_WM(0x780c, 0x40000000, 0x1),
  228. RTW89_DECL_RFK_WM(0x7834, 0x3fffffff, 0x000115f2),
  229. RTW89_DECL_RFK_WM(0x7838, 0x7fffffff, 0x0000121),
  230. RTW89_DECL_RFK_WM(0x7854, 0x3fffffff, 0x000115f2),
  231. RTW89_DECL_RFK_WM(0x7858, 0x7fffffff, 0x0000121),
  232. RTW89_DECL_RFK_WM(0x7860, 0x80000000, 0x0),
  233. RTW89_DECL_RFK_WM(0x7864, 0x07ffffff, 0x00801ff),
  234. RTW89_DECL_RFK_WM(0x7898, 0xffffffff, 0x00000000),
  235. RTW89_DECL_RFK_WM(0x789c, 0xffffffff, 0x00000000),
  236. RTW89_DECL_RFK_WM(0x78a4, 0x000000ff, 0x16),
  237. RTW89_DECL_RFK_WM(0x78b4, 0x7fffffff, 0x0a002000),
  238. RTW89_DECL_RFK_WM(0x78b8, 0x7fffffff, 0x00007628),
  239. RTW89_DECL_RFK_WM(0x78bc, 0x07ffffff, 0x7a7807f),
  240. RTW89_DECL_RFK_WM(0x78c0, 0xfffe0000, 0x003f),
  241. RTW89_DECL_RFK_WM(0x78c4, 0xffffffff, 0x0003ffff),
  242. RTW89_DECL_RFK_WM(0x78c8, 0x00ffffff, 0x000000),
  243. RTW89_DECL_RFK_WM(0x78c8, 0xf0000000, 0x0),
  244. RTW89_DECL_RFK_WM(0x78cc, 0xffffffff, 0x00000000),
  245. RTW89_DECL_RFK_WM(0x78d0, 0x07ffffff, 0x2008101),
  246. RTW89_DECL_RFK_WM(0x78d4, 0x000000ff, 0x00),
  247. RTW89_DECL_RFK_WM(0x78d4, 0x0003fe00, 0x0ff),
  248. RTW89_DECL_RFK_WM(0x78d4, 0x07fc0000, 0x100),
  249. RTW89_DECL_RFK_WM(0x78d8, 0xffffffff, 0x8008016c),
  250. RTW89_DECL_RFK_WM(0x78dc, 0x0001ffff, 0x0807f),
  251. RTW89_DECL_RFK_WM(0x78dc, 0xfff00000, 0xc00),
  252. RTW89_DECL_RFK_WM(0x78f0, 0x0003ffff, 0x001ff),
  253. RTW89_DECL_RFK_WM(0x78f4, 0x000fffff, 0x000),
  254. RTW89_DECL_RFK_WM(0x78f8, 0x000fffff, 0x000),
  255. };
  256. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_txpwr_ctrl_bb_defs_b);
  257. static const struct rtw89_reg5_def rtw8852c_tssi_txpwr_ctrl_bb_he_tb_defs_a[] = {
  258. RTW89_DECL_RFK_WM(0x58a0, 0xffffffff, 0x000000fe),
  259. RTW89_DECL_RFK_WM(0x58e4, 0x0000007f, 0x1f),
  260. };
  261. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_txpwr_ctrl_bb_he_tb_defs_a);
  262. static const struct rtw89_reg5_def rtw8852c_tssi_txpwr_ctrl_bb_he_tb_defs_b[] = {
  263. RTW89_DECL_RFK_WM(0x78a0, 0xffffffff, 0x000000fe),
  264. RTW89_DECL_RFK_WM(0x78e4, 0x0000007f, 0x1f),
  265. };
  266. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_txpwr_ctrl_bb_he_tb_defs_b);
  267. static const struct rtw89_reg5_def rtw8852c_tssi_dck_defs_a[] = {
  268. RTW89_DECL_RFK_WM(0x58c4, 0x3ffc0000, 0x0),
  269. RTW89_DECL_RFK_WM(0x58c8, 0x00000fff, 0x0),
  270. RTW89_DECL_RFK_WM(0x58c8, 0x00fff000, 0x0),
  271. };
  272. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_dck_defs_a);
  273. static const struct rtw89_reg5_def rtw8852c_tssi_dck_defs_b[] = {
  274. RTW89_DECL_RFK_WM(0x78c4, 0x3ffc0000, 0x0),
  275. RTW89_DECL_RFK_WM(0x78c8, 0x00000fff, 0x0),
  276. RTW89_DECL_RFK_WM(0x78c8, 0x00fff000, 0x0),
  277. };
  278. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_dck_defs_b);
  279. static const struct rtw89_reg5_def rtw8852c_tssi_dck_defs_2g_a[] = {
  280. RTW89_DECL_RFK_WM(0x580c, 0x0fff0000, 0x000),
  281. RTW89_DECL_RFK_WM(0x5814, 0x003ff000, 0x1af),
  282. RTW89_DECL_RFK_WM(0x5814, 0x18000000, 0x0),
  283. };
  284. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_dck_defs_2g_a);
  285. static const struct rtw89_reg5_def rtw8852c_tssi_dck_defs_2g_b[] = {
  286. RTW89_DECL_RFK_WM(0x780c, 0x0fff0000, 0x000),
  287. RTW89_DECL_RFK_WM(0x7814, 0x003ff000, 0x1af),
  288. RTW89_DECL_RFK_WM(0x7814, 0x18000000, 0x0),
  289. };
  290. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_dck_defs_2g_b);
  291. static const struct rtw89_reg5_def rtw8852c_tssi_dck_defs_5g_a[] = {
  292. RTW89_DECL_RFK_WM(0x580c, 0x0fff0000, 0x000),
  293. RTW89_DECL_RFK_WM(0x5814, 0x00001000, 0x1),
  294. RTW89_DECL_RFK_WM(0x5814, 0x0003c000, 0xb),
  295. RTW89_DECL_RFK_WM(0x5814, 0x00002000, 0x1),
  296. RTW89_DECL_RFK_WM(0x5814, 0x003c0000, 0x6),
  297. RTW89_DECL_RFK_WM(0x5814, 0x18000000, 0x0),
  298. };
  299. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_dck_defs_5g_a);
  300. static const struct rtw89_reg5_def rtw8852c_tssi_dck_defs_5g_b[] = {
  301. RTW89_DECL_RFK_WM(0x780c, 0x0fff0000, 0x000),
  302. RTW89_DECL_RFK_WM(0x7814, 0x00001000, 0x1),
  303. RTW89_DECL_RFK_WM(0x7814, 0x0003c000, 0xb),
  304. RTW89_DECL_RFK_WM(0x7814, 0x00002000, 0x1),
  305. RTW89_DECL_RFK_WM(0x7814, 0x003c0000, 0x6),
  306. RTW89_DECL_RFK_WM(0x7814, 0x18000000, 0x0),
  307. };
  308. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_dck_defs_5g_b);
  309. static const struct rtw89_reg5_def rtw8852c_tssi_set_bbgain_split_a[] = {
  310. RTW89_DECL_RFK_WM(0x5818, 0x08000000, 0x1),
  311. RTW89_DECL_RFK_WM(0x58d4, 0xf0000000, 0x7),
  312. RTW89_DECL_RFK_WM(0x58f0, 0x000c0000, 0x1),
  313. RTW89_DECL_RFK_WM(0x58f0, 0xfff00000, 0x400),
  314. };
  315. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_bbgain_split_a);
  316. static const struct rtw89_reg5_def rtw8852c_tssi_set_bbgain_split_b[] = {
  317. RTW89_DECL_RFK_WM(0x7818, 0x08000000, 0x1),
  318. RTW89_DECL_RFK_WM(0x78d4, 0xf0000000, 0x7),
  319. RTW89_DECL_RFK_WM(0x78f0, 0x000c0000, 0x1),
  320. RTW89_DECL_RFK_WM(0x78f0, 0xfff00000, 0x400),
  321. };
  322. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_bbgain_split_b);
  323. static const struct rtw89_reg5_def rtw8852c_tssi_slope_cal_org_defs_2g_a[] = {
  324. RTW89_DECL_RFK_WM(0x5608, 0x07ffffff, 0x0201008),
  325. RTW89_DECL_RFK_WM(0x560c, 0x07ffffff, 0x0201008),
  326. RTW89_DECL_RFK_WM(0x5610, 0x07ffffff, 0x0201020),
  327. RTW89_DECL_RFK_WM(0x5614, 0x07ffffff, 0x0201008),
  328. RTW89_DECL_RFK_WM(0x5618, 0x07ffffff, 0x0801008),
  329. RTW89_DECL_RFK_WM(0x561c, 0x000001ff, 0x008),
  330. RTW89_DECL_RFK_WM(0x561c, 0xffff0000, 0x0808),
  331. RTW89_DECL_RFK_WM(0x5620, 0xffffffff, 0x08080808),
  332. RTW89_DECL_RFK_WM(0x5624, 0xffffffff, 0x0808081e),
  333. RTW89_DECL_RFK_WM(0x5628, 0xffffffff, 0x08080808),
  334. RTW89_DECL_RFK_WM(0x562c, 0x0000ffff, 0x081d),
  335. RTW89_DECL_RFK_WM(0x581c, 0x00100000, 0x1),
  336. };
  337. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_slope_cal_org_defs_2g_a);
  338. static const struct rtw89_reg5_def rtw8852c_tssi_slope_cal_org_defs_2g_b[] = {
  339. RTW89_DECL_RFK_WM(0x7608, 0x07ffffff, 0x0201008),
  340. RTW89_DECL_RFK_WM(0x760c, 0x07ffffff, 0x0201008),
  341. RTW89_DECL_RFK_WM(0x7610, 0x07ffffff, 0x0204020),
  342. RTW89_DECL_RFK_WM(0x7614, 0x07ffffff, 0x0201008),
  343. RTW89_DECL_RFK_WM(0x7618, 0x07ffffff, 0x0801008),
  344. RTW89_DECL_RFK_WM(0x761c, 0x000001ff, 0x020),
  345. RTW89_DECL_RFK_WM(0x761c, 0xffff0000, 0x0808),
  346. RTW89_DECL_RFK_WM(0x7620, 0xffffffff, 0x08080808),
  347. RTW89_DECL_RFK_WM(0x7624, 0xffffffff, 0x08081e21),
  348. RTW89_DECL_RFK_WM(0x7628, 0xffffffff, 0x08080808),
  349. RTW89_DECL_RFK_WM(0x762c, 0x0000ffff, 0x1d23),
  350. RTW89_DECL_RFK_WM(0x781c, 0x00100000, 0x1),
  351. };
  352. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_slope_cal_org_defs_2g_b);
  353. static const struct rtw89_reg5_def rtw8852c_tssi_slope_cal_org_defs_5g_a[] = {
  354. RTW89_DECL_RFK_WM(0x5608, 0x07ffffff, 0x0201008),
  355. RTW89_DECL_RFK_WM(0x560c, 0x07ffffff, 0x0201008),
  356. RTW89_DECL_RFK_WM(0x5610, 0x07ffffff, 0x0201008),
  357. RTW89_DECL_RFK_WM(0x5614, 0x07ffffff, 0x0201008),
  358. RTW89_DECL_RFK_WM(0x5618, 0x07ffffff, 0x0201008),
  359. RTW89_DECL_RFK_WM(0x561c, 0x000001ff, 0x008),
  360. RTW89_DECL_RFK_WM(0x561c, 0xffff0000, 0x0808),
  361. RTW89_DECL_RFK_WM(0x5620, 0xffffffff, 0x08080808),
  362. RTW89_DECL_RFK_WM(0x5624, 0xffffffff, 0x08080808),
  363. RTW89_DECL_RFK_WM(0x5628, 0xffffffff, 0x08080808),
  364. RTW89_DECL_RFK_WM(0x562c, 0x0000ffff, 0x0808),
  365. RTW89_DECL_RFK_WM(0x581c, 0x00100000, 0x0),
  366. };
  367. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_slope_cal_org_defs_5g_a);
  368. static const struct rtw89_reg5_def rtw8852c_tssi_slope_cal_org_defs_5g_b[] = {
  369. RTW89_DECL_RFK_WM(0x7608, 0x07ffffff, 0x0201008),
  370. RTW89_DECL_RFK_WM(0x760c, 0x07ffffff, 0x0201008),
  371. RTW89_DECL_RFK_WM(0x7610, 0x07ffffff, 0x0201008),
  372. RTW89_DECL_RFK_WM(0x7614, 0x07ffffff, 0x0201008),
  373. RTW89_DECL_RFK_WM(0x7618, 0x07ffffff, 0x0201008),
  374. RTW89_DECL_RFK_WM(0x761c, 0x000001ff, 0x008),
  375. RTW89_DECL_RFK_WM(0x761c, 0xffff0000, 0x0808),
  376. RTW89_DECL_RFK_WM(0x7620, 0xffffffff, 0x08080808),
  377. RTW89_DECL_RFK_WM(0x7624, 0xffffffff, 0x08080808),
  378. RTW89_DECL_RFK_WM(0x7628, 0xffffffff, 0x08080808),
  379. RTW89_DECL_RFK_WM(0x762c, 0x0000ffff, 0x0808),
  380. RTW89_DECL_RFK_WM(0x781c, 0x00100000, 0x0),
  381. };
  382. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_slope_cal_org_defs_5g_b);
  383. static const struct rtw89_reg5_def rtw8852c_tssi_set_aligk_default_defs_2g_a[] = {
  384. RTW89_DECL_RFK_WM(0x5604, 0x80000000, 0x1),
  385. RTW89_DECL_RFK_WM(0x5600, 0x3fffffff, 0x000000),
  386. RTW89_DECL_RFK_WM(0x5604, 0x003fffff, 0x2d2721),
  387. RTW89_DECL_RFK_WM(0x5630, 0x3fffffff, 0x00000000),
  388. RTW89_DECL_RFK_WM(0x5634, 0x000003ff, 0x000),
  389. RTW89_DECL_RFK_WM(0x5634, 0x000ffc00, 0x3b8),
  390. RTW89_DECL_RFK_WM(0x5634, 0x3ff00000, 0x3d2),
  391. RTW89_DECL_RFK_WM(0x5638, 0x000003ff, 0x042),
  392. RTW89_DECL_RFK_WM(0x5638, 0x000ffc00, 0x06b),
  393. RTW89_DECL_RFK_WM(0x563c, 0x3fffffff, 0x00000000),
  394. RTW89_DECL_RFK_WM(0x5640, 0x000003ff, 0x000),
  395. RTW89_DECL_RFK_WM(0x5640, 0x000ffc00, 0x3bc),
  396. RTW89_DECL_RFK_WM(0x5640, 0x3ff00000, 0x3d6),
  397. RTW89_DECL_RFK_WM(0x5644, 0x000003ff, 0x03e),
  398. RTW89_DECL_RFK_WM(0x5644, 0x000ffc00, 0x06b),
  399. };
  400. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_aligk_default_defs_2g_a);
  401. static const struct rtw89_reg5_def rtw8852c_tssi_set_aligk_default_defs_2g_b[] = {
  402. RTW89_DECL_RFK_WM(0x7604, 0x80000000, 0x1),
  403. RTW89_DECL_RFK_WM(0x7600, 0x3fffffff, 0x000000),
  404. RTW89_DECL_RFK_WM(0x7604, 0x003fffff, 0x2d2721),
  405. RTW89_DECL_RFK_WM(0x7630, 0x3fffffff, 0x00000000),
  406. RTW89_DECL_RFK_WM(0x7634, 0x000003ff, 0x000),
  407. RTW89_DECL_RFK_WM(0x7634, 0x000ffc00, 0x3c0),
  408. RTW89_DECL_RFK_WM(0x7634, 0x3ff00000, 0x3da),
  409. RTW89_DECL_RFK_WM(0x7638, 0x000003ff, 0x002),
  410. RTW89_DECL_RFK_WM(0x7638, 0x000ffc00, 0x071),
  411. RTW89_DECL_RFK_WM(0x763c, 0x3fffffff, 0x00000000),
  412. RTW89_DECL_RFK_WM(0x7640, 0x000003ff, 0x000),
  413. RTW89_DECL_RFK_WM(0x7640, 0x000ffc00, 0x3c8),
  414. RTW89_DECL_RFK_WM(0x7640, 0x3ff00000, 0x3e2),
  415. RTW89_DECL_RFK_WM(0x7644, 0x000003ff, 0x00c),
  416. RTW89_DECL_RFK_WM(0x7644, 0x000ffc00, 0x071),
  417. };
  418. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_aligk_default_defs_2g_b);
  419. static const struct rtw89_reg5_def rtw8852c_tssi_set_aligk_default_defs_5g_a[] = {
  420. RTW89_DECL_RFK_WM(0x5604, 0x80000000, 0x1),
  421. RTW89_DECL_RFK_WM(0x5600, 0x3fffffff, 0x000000),
  422. RTW89_DECL_RFK_WM(0x5604, 0x003fffff, 0x312600),
  423. RTW89_DECL_RFK_WM(0x5630, 0x3fffffff, 0x00000000),
  424. RTW89_DECL_RFK_WM(0x5634, 0x000003ff, 0x000),
  425. RTW89_DECL_RFK_WM(0x5634, 0x000ffc00, 0x000),
  426. RTW89_DECL_RFK_WM(0x5634, 0x3ff00000, 0x3e9),
  427. RTW89_DECL_RFK_WM(0x5638, 0x000003ff, 0x039),
  428. RTW89_DECL_RFK_WM(0x5638, 0x000ffc00, 0x07d),
  429. RTW89_DECL_RFK_WM(0x563c, 0x3fffffff, 0x00000000),
  430. RTW89_DECL_RFK_WM(0x5640, 0x000003ff, 0x000),
  431. RTW89_DECL_RFK_WM(0x5640, 0x000ffc00, 0x000),
  432. RTW89_DECL_RFK_WM(0x5640, 0x3ff00000, 0x3e9),
  433. RTW89_DECL_RFK_WM(0x5644, 0x000003ff, 0x039),
  434. RTW89_DECL_RFK_WM(0x5644, 0x000ffc00, 0x07d),
  435. };
  436. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_aligk_default_defs_5g_a);
  437. static const struct rtw89_reg5_def rtw8852c_tssi_set_aligk_default_defs_5g_b[] = {
  438. RTW89_DECL_RFK_WM(0x7604, 0x80000000, 0x1),
  439. RTW89_DECL_RFK_WM(0x7600, 0x3fffffff, 0x000000),
  440. RTW89_DECL_RFK_WM(0x7604, 0x003fffff, 0x312600),
  441. RTW89_DECL_RFK_WM(0x7630, 0x3fffffff, 0x00000000),
  442. RTW89_DECL_RFK_WM(0x7634, 0x000003ff, 0x000),
  443. RTW89_DECL_RFK_WM(0x7634, 0x000ffc00, 0x000),
  444. RTW89_DECL_RFK_WM(0x7634, 0x3ff00000, 0x3e9),
  445. RTW89_DECL_RFK_WM(0x7638, 0x000003ff, 0x039),
  446. RTW89_DECL_RFK_WM(0x7638, 0x000ffc00, 0x07d),
  447. RTW89_DECL_RFK_WM(0x763c, 0x3fffffff, 0x00000000),
  448. RTW89_DECL_RFK_WM(0x7640, 0x000003ff, 0x000),
  449. RTW89_DECL_RFK_WM(0x7640, 0x000ffc00, 0x000),
  450. RTW89_DECL_RFK_WM(0x7640, 0x3ff00000, 0x3e9),
  451. RTW89_DECL_RFK_WM(0x7644, 0x000003ff, 0x039),
  452. RTW89_DECL_RFK_WM(0x7644, 0x000ffc00, 0x07d),
  453. };
  454. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_aligk_default_defs_5g_b);
  455. static const struct rtw89_reg5_def rtw8852c_tssi_set_aligk_default_defs_6g_a[] = {
  456. RTW89_DECL_RFK_WM(0x5604, 0x80000000, 0x1),
  457. RTW89_DECL_RFK_WM(0x5600, 0x3fffffff, 0x000000),
  458. RTW89_DECL_RFK_WM(0x5604, 0x003fffff, 0x312600),
  459. RTW89_DECL_RFK_WM(0x5630, 0x3fffffff, 0x00000000),
  460. RTW89_DECL_RFK_WM(0x5634, 0x000003ff, 0x000),
  461. RTW89_DECL_RFK_WM(0x5634, 0x000ffc00, 0x000),
  462. RTW89_DECL_RFK_WM(0x5634, 0x3ff00000, 0x3e9),
  463. RTW89_DECL_RFK_WM(0x5638, 0x000003ff, 0x039),
  464. RTW89_DECL_RFK_WM(0x5638, 0x000ffc00, 0x080),
  465. RTW89_DECL_RFK_WM(0x563c, 0x3fffffff, 0x00000000),
  466. RTW89_DECL_RFK_WM(0x5640, 0x000003ff, 0x000),
  467. RTW89_DECL_RFK_WM(0x5640, 0x000ffc00, 0x000),
  468. RTW89_DECL_RFK_WM(0x5640, 0x3ff00000, 0x3e9),
  469. RTW89_DECL_RFK_WM(0x5644, 0x000003ff, 0x039),
  470. RTW89_DECL_RFK_WM(0x5644, 0x000ffc00, 0x080),
  471. };
  472. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_aligk_default_defs_6g_a);
  473. static const struct rtw89_reg5_def rtw8852c_tssi_set_aligk_default_defs_6g_b[] = {
  474. RTW89_DECL_RFK_WM(0x7604, 0x80000000, 0x1),
  475. RTW89_DECL_RFK_WM(0x7600, 0x3fffffff, 0x000000),
  476. RTW89_DECL_RFK_WM(0x7604, 0x003fffff, 0x312600),
  477. RTW89_DECL_RFK_WM(0x7630, 0x3fffffff, 0x00000000),
  478. RTW89_DECL_RFK_WM(0x7634, 0x000003ff, 0x000),
  479. RTW89_DECL_RFK_WM(0x7634, 0x000ffc00, 0x000),
  480. RTW89_DECL_RFK_WM(0x7634, 0x3ff00000, 0x3e9),
  481. RTW89_DECL_RFK_WM(0x7638, 0x000003ff, 0x039),
  482. RTW89_DECL_RFK_WM(0x7638, 0x000ffc00, 0x080),
  483. RTW89_DECL_RFK_WM(0x763c, 0x3fffffff, 0x00000000),
  484. RTW89_DECL_RFK_WM(0x7640, 0x000003ff, 0x000),
  485. RTW89_DECL_RFK_WM(0x7640, 0x000ffc00, 0x000),
  486. RTW89_DECL_RFK_WM(0x7640, 0x3ff00000, 0x3e9),
  487. RTW89_DECL_RFK_WM(0x7644, 0x000003ff, 0x039),
  488. RTW89_DECL_RFK_WM(0x7644, 0x000ffc00, 0x080),
  489. };
  490. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_set_aligk_default_defs_6g_b);
  491. static const struct rtw89_reg5_def rtw8852c_tssi_slope_defs_a[] = {
  492. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x0),
  493. RTW89_DECL_RFK_WM(0x5818, 0x10000000, 0x0),
  494. RTW89_DECL_RFK_WM(0x5814, 0x00000800, 0x1),
  495. RTW89_DECL_RFK_WM(0x581c, 0x20000000, 0x1),
  496. RTW89_DECL_RFK_WM(0x58e8, 0x0000003f, 0x0f),
  497. RTW89_DECL_RFK_WM(0x581c, 0x000003ff, 0x280),
  498. RTW89_DECL_RFK_WM(0x581c, 0x000ffc00, 0x200),
  499. RTW89_DECL_RFK_WM(0x58b8, 0x007f0000, 0x00),
  500. RTW89_DECL_RFK_WM(0x58b8, 0x7f000000, 0x00),
  501. RTW89_DECL_RFK_WM(0x58b4, 0x7f000000, 0x0a),
  502. RTW89_DECL_RFK_WM(0x58b8, 0x0000007f, 0x28),
  503. RTW89_DECL_RFK_WM(0x58b8, 0x00007f00, 0x76),
  504. RTW89_DECL_RFK_WM(0x5810, 0x20000000, 0x0),
  505. RTW89_DECL_RFK_WM(0x5814, 0x20000000, 0x1),
  506. RTW89_DECL_RFK_WM(0x580c, 0x10000000, 0x1),
  507. RTW89_DECL_RFK_WM(0x580c, 0x40000000, 0x1),
  508. RTW89_DECL_RFK_WM(0x5834, 0x0003ffff, 0x115f2),
  509. RTW89_DECL_RFK_WM(0x5834, 0x3ffc0000, 0x000),
  510. RTW89_DECL_RFK_WM(0x5838, 0x00000fff, 0x121),
  511. RTW89_DECL_RFK_WM(0x5838, 0x003ff000, 0x000),
  512. RTW89_DECL_RFK_WM(0x5854, 0x0003ffff, 0x115f2),
  513. RTW89_DECL_RFK_WM(0x5854, 0x3ffc0000, 0x000),
  514. RTW89_DECL_RFK_WM(0x5858, 0x00000fff, 0x121),
  515. RTW89_DECL_RFK_WM(0x5858, 0x003ff000, 0x000),
  516. RTW89_DECL_RFK_WM(0x5824, 0x0003ffff, 0x115f2),
  517. RTW89_DECL_RFK_WM(0x5824, 0x3ffc0000, 0x000),
  518. RTW89_DECL_RFK_WM(0x5828, 0x00000fff, 0x121),
  519. RTW89_DECL_RFK_WM(0x5828, 0x003ff000, 0x000),
  520. RTW89_DECL_RFK_WM(0x582c, 0x0003ffff, 0x115f2),
  521. RTW89_DECL_RFK_WM(0x582c, 0x3ffc0000, 0x000),
  522. RTW89_DECL_RFK_WM(0x5830, 0x00000fff, 0x121),
  523. RTW89_DECL_RFK_WM(0x5830, 0x003ff000, 0x000),
  524. RTW89_DECL_RFK_WM(0x583c, 0x0003ffff, 0x115f2),
  525. RTW89_DECL_RFK_WM(0x583c, 0x3ffc0000, 0x000),
  526. RTW89_DECL_RFK_WM(0x5840, 0x00000fff, 0x121),
  527. RTW89_DECL_RFK_WM(0x5840, 0x003ff000, 0x000),
  528. RTW89_DECL_RFK_WM(0x5844, 0x0003ffff, 0x115f2),
  529. RTW89_DECL_RFK_WM(0x5844, 0x3ffc0000, 0x000),
  530. RTW89_DECL_RFK_WM(0x5848, 0x00000fff, 0x121),
  531. RTW89_DECL_RFK_WM(0x5848, 0x003ff000, 0x000),
  532. RTW89_DECL_RFK_WM(0x584c, 0x0003ffff, 0x115f2),
  533. RTW89_DECL_RFK_WM(0x584c, 0x3ffc0000, 0x000),
  534. RTW89_DECL_RFK_WM(0x5850, 0x00000fff, 0x121),
  535. RTW89_DECL_RFK_WM(0x5850, 0x003ff000, 0x000),
  536. RTW89_DECL_RFK_WM(0x585c, 0x0003ffff, 0x115f2),
  537. RTW89_DECL_RFK_WM(0x585c, 0x3ffc0000, 0x000),
  538. RTW89_DECL_RFK_WM(0x5860, 0x00000fff, 0x121),
  539. RTW89_DECL_RFK_WM(0x5860, 0x003ff000, 0x000),
  540. };
  541. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_slope_defs_a);
  542. static const struct rtw89_reg5_def rtw8852c_tssi_slope_defs_b[] = {
  543. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x0),
  544. RTW89_DECL_RFK_WM(0x7818, 0x10000000, 0x0),
  545. RTW89_DECL_RFK_WM(0x7814, 0x00000800, 0x1),
  546. RTW89_DECL_RFK_WM(0x781c, 0x20000000, 0x1),
  547. RTW89_DECL_RFK_WM(0x78e8, 0x0000003f, 0x0f),
  548. RTW89_DECL_RFK_WM(0x781c, 0x000003ff, 0x280),
  549. RTW89_DECL_RFK_WM(0x781c, 0x000ffc00, 0x200),
  550. RTW89_DECL_RFK_WM(0x78b8, 0x007f0000, 0x00),
  551. RTW89_DECL_RFK_WM(0x78b8, 0x7f000000, 0x00),
  552. RTW89_DECL_RFK_WM(0x78b4, 0x7f000000, 0x0a),
  553. RTW89_DECL_RFK_WM(0x78b8, 0x0000007f, 0x28),
  554. RTW89_DECL_RFK_WM(0x78b8, 0x00007f00, 0x76),
  555. RTW89_DECL_RFK_WM(0x7810, 0x20000000, 0x0),
  556. RTW89_DECL_RFK_WM(0x7814, 0x20000000, 0x1),
  557. RTW89_DECL_RFK_WM(0x780c, 0x10000000, 0x1),
  558. RTW89_DECL_RFK_WM(0x780c, 0x40000000, 0x1),
  559. RTW89_DECL_RFK_WM(0x7834, 0x0003ffff, 0x115f2),
  560. RTW89_DECL_RFK_WM(0x7834, 0x3ffc0000, 0x000),
  561. RTW89_DECL_RFK_WM(0x7838, 0x00000fff, 0x121),
  562. RTW89_DECL_RFK_WM(0x7838, 0x003ff000, 0x000),
  563. RTW89_DECL_RFK_WM(0x7854, 0x0003ffff, 0x115f2),
  564. RTW89_DECL_RFK_WM(0x7854, 0x3ffc0000, 0x000),
  565. RTW89_DECL_RFK_WM(0x7858, 0x00000fff, 0x121),
  566. RTW89_DECL_RFK_WM(0x7858, 0x003ff000, 0x000),
  567. RTW89_DECL_RFK_WM(0x7824, 0x0003ffff, 0x115f2),
  568. RTW89_DECL_RFK_WM(0x7824, 0x3ffc0000, 0x000),
  569. RTW89_DECL_RFK_WM(0x7828, 0x00000fff, 0x121),
  570. RTW89_DECL_RFK_WM(0x7828, 0x003ff000, 0x000),
  571. RTW89_DECL_RFK_WM(0x782c, 0x0003ffff, 0x115f2),
  572. RTW89_DECL_RFK_WM(0x782c, 0x3ffc0000, 0x000),
  573. RTW89_DECL_RFK_WM(0x7830, 0x00000fff, 0x121),
  574. RTW89_DECL_RFK_WM(0x7830, 0x003ff000, 0x000),
  575. RTW89_DECL_RFK_WM(0x783c, 0x0003ffff, 0x115f2),
  576. RTW89_DECL_RFK_WM(0x783c, 0x3ffc0000, 0x000),
  577. RTW89_DECL_RFK_WM(0x7840, 0x00000fff, 0x121),
  578. RTW89_DECL_RFK_WM(0x7840, 0x003ff000, 0x000),
  579. RTW89_DECL_RFK_WM(0x7844, 0x0003ffff, 0x115f2),
  580. RTW89_DECL_RFK_WM(0x7844, 0x3ffc0000, 0x000),
  581. RTW89_DECL_RFK_WM(0x7848, 0x00000fff, 0x121),
  582. RTW89_DECL_RFK_WM(0x7848, 0x003ff000, 0x000),
  583. RTW89_DECL_RFK_WM(0x784c, 0x0003ffff, 0x115f2),
  584. RTW89_DECL_RFK_WM(0x784c, 0x3ffc0000, 0x000),
  585. RTW89_DECL_RFK_WM(0x7850, 0x00000fff, 0x121),
  586. RTW89_DECL_RFK_WM(0x7850, 0x003ff000, 0x000),
  587. RTW89_DECL_RFK_WM(0x785c, 0x0003ffff, 0x115f2),
  588. RTW89_DECL_RFK_WM(0x785c, 0x3ffc0000, 0x000),
  589. RTW89_DECL_RFK_WM(0x7860, 0x00000fff, 0x121),
  590. RTW89_DECL_RFK_WM(0x7860, 0x003ff000, 0x000),
  591. };
  592. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_slope_defs_b);
  593. static const struct rtw89_reg5_def rtw8852c_tssi_run_slope_defs_a[] = {
  594. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x0),
  595. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x1),
  596. };
  597. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_run_slope_defs_a);
  598. static const struct rtw89_reg5_def rtw8852c_tssi_run_slope_defs_b[] = {
  599. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x0),
  600. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x1),
  601. };
  602. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_run_slope_defs_b);
  603. static const struct rtw89_reg5_def rtw8852c_tssi_track_defs_a[] = {
  604. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x0),
  605. RTW89_DECL_RFK_WM(0x5818, 0x10000000, 0x0),
  606. RTW89_DECL_RFK_WM(0x5814, 0x00000800, 0x0),
  607. RTW89_DECL_RFK_WM(0x581c, 0x20000000, 0x1),
  608. RTW89_DECL_RFK_WM(0x5864, 0x000003ff, 0x1ff),
  609. RTW89_DECL_RFK_WM(0x5864, 0x000ffc00, 0x200),
  610. RTW89_DECL_RFK_WM(0x5820, 0x00000fff, 0x080),
  611. RTW89_DECL_RFK_WM(0x5814, 0x01000000, 0x0),
  612. };
  613. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_track_defs_a);
  614. static const struct rtw89_reg5_def rtw8852c_tssi_track_defs_b[] = {
  615. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x0),
  616. RTW89_DECL_RFK_WM(0x7818, 0x10000000, 0x0),
  617. RTW89_DECL_RFK_WM(0x7814, 0x00000800, 0x0),
  618. RTW89_DECL_RFK_WM(0x781c, 0x20000000, 0x1),
  619. RTW89_DECL_RFK_WM(0x7864, 0x000003ff, 0x1ff),
  620. RTW89_DECL_RFK_WM(0x7864, 0x000ffc00, 0x200),
  621. RTW89_DECL_RFK_WM(0x7820, 0x00000fff, 0x080),
  622. RTW89_DECL_RFK_WM(0x7814, 0x01000000, 0x0),
  623. };
  624. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_track_defs_b);
  625. static const struct rtw89_reg5_def rtw8852c_tssi_txagc_ofst_mv_avg_defs_a[] = {
  626. RTW89_DECL_RFK_WM(0x58e4, 0x00003800, 0x1),
  627. RTW89_DECL_RFK_WM(0x58e4, 0x00004000, 0x0),
  628. RTW89_DECL_RFK_WM(0x58e4, 0x00008000, 0x1),
  629. RTW89_DECL_RFK_WM(0x58e4, 0x000f0000, 0x0),
  630. RTW89_DECL_RFK_WM(0x58e8, 0x0000003f, 0x03),
  631. };
  632. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_txagc_ofst_mv_avg_defs_a);
  633. static const struct rtw89_reg5_def rtw8852c_tssi_txagc_ofst_mv_avg_defs_b[] = {
  634. RTW89_DECL_RFK_WM(0x78e4, 0x00003800, 0x1),
  635. RTW89_DECL_RFK_WM(0x78e4, 0x00004000, 0x0),
  636. RTW89_DECL_RFK_WM(0x78e4, 0x00008000, 0x1),
  637. RTW89_DECL_RFK_WM(0x78e4, 0x000f0000, 0x0),
  638. RTW89_DECL_RFK_WM(0x78e8, 0x0000003f, 0x03),
  639. };
  640. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_txagc_ofst_mv_avg_defs_b);
  641. static const struct rtw89_reg5_def rtw8852c_tssi_enable_defs_a[] = {
  642. RTW89_DECL_RFK_WM(0x58e4, 0x00004000, 0x0),
  643. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x0),
  644. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x1),
  645. RTW89_DECL_RFK_WRF(0x0, 0x10055, 0x00080, 0x1),
  646. RTW89_DECL_RFK_WM(0x5818, 0x10000000, 0x1),
  647. };
  648. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_enable_defs_a);
  649. static const struct rtw89_reg5_def rtw8852c_tssi_enable_defs_b[] = {
  650. RTW89_DECL_RFK_WM(0x78e4, 0x00004000, 0x0),
  651. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x0),
  652. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x1),
  653. RTW89_DECL_RFK_WRF(0x1, 0x10055, 0x00080, 0x1),
  654. RTW89_DECL_RFK_WM(0x7818, 0x10000000, 0x1),
  655. };
  656. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_enable_defs_b);
  657. static const struct rtw89_reg5_def rtw8852c_tssi_disable_defs_a[] = {
  658. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x00000000),
  659. RTW89_DECL_RFK_WM(0x5818, 0x10000000, 0x00000000),
  660. RTW89_DECL_RFK_WM(0x58e4, 0x00004000, 0x00000001),
  661. };
  662. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_disable_defs_a);
  663. static const struct rtw89_reg5_def rtw8852c_tssi_disable_defs_b[] = {
  664. RTW89_DECL_RFK_WM(0x7820, 0x80000000, 0x00000000),
  665. RTW89_DECL_RFK_WM(0x7818, 0x10000000, 0x00000000),
  666. RTW89_DECL_RFK_WM(0x78e4, 0x00004000, 0x00000001),
  667. };
  668. RTW89_DECLARE_RFK_TBL(rtw8852c_tssi_disable_defs_b);