rtw8851b_rfk_table.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2022-2023 Realtek Corporation
  3. */
  4. #include "rtw8851b_rfk_table.h"
  5. static const struct rtw89_reg5_def rtw8851b_dadck_setup_defs[] = {
  6. RTW89_DECL_RFK_WM(0xc210, 0x003fc000, 0x80),
  7. RTW89_DECL_RFK_WM(0xc224, 0x003fc000, 0x80),
  8. RTW89_DECL_RFK_WM(0xc0f8, 0x30000000, 0x3),
  9. RTW89_DECL_RFK_WM(0x12b8, BIT(30), 0x1),
  10. RTW89_DECL_RFK_WM(0x030c, 0x1f000000, 0x1f),
  11. RTW89_DECL_RFK_WM(0x032c, 0xc0000000, 0x0),
  12. RTW89_DECL_RFK_WM(0x032c, BIT(22), 0x0),
  13. RTW89_DECL_RFK_WM(0x032c, BIT(22), 0x1),
  14. RTW89_DECL_RFK_WM(0x032c, BIT(16), 0x0),
  15. RTW89_DECL_RFK_WM(0x032c, BIT(20), 0x1),
  16. RTW89_DECL_RFK_WM(0x030c, 0x0f000000, 0x3),
  17. RTW89_DECL_RFK_WM(0xc0f4, BIT(2), 0x0),
  18. RTW89_DECL_RFK_WM(0xc0f4, BIT(4), 0x0),
  19. RTW89_DECL_RFK_WM(0xc0f4, BIT(11), 0x1),
  20. RTW89_DECL_RFK_WM(0xc0f4, BIT(11), 0x0),
  21. RTW89_DECL_RFK_DELAY(1),
  22. RTW89_DECL_RFK_WM(0xc0f4, 0x300, 0x1),
  23. };
  24. RTW89_DECLARE_RFK_TBL(rtw8851b_dadck_setup_defs);
  25. static const struct rtw89_reg5_def rtw8851b_dadck_post_defs[] = {
  26. RTW89_DECL_RFK_WM(0x032c, BIT(16), 0x1),
  27. RTW89_DECL_RFK_WM(0x032c, BIT(20), 0x0),
  28. RTW89_DECL_RFK_WM(0x030c, 0x1f000000, 0xc),
  29. RTW89_DECL_RFK_WM(0x032c, 0xc0000000, 0x1),
  30. RTW89_DECL_RFK_WM(0x12b8, BIT(30), 0x0),
  31. };
  32. RTW89_DECLARE_RFK_TBL(rtw8851b_dadck_post_defs);
  33. static const struct rtw89_reg5_def rtw8851b_dack_s0_1_defs[] = {
  34. RTW89_DECL_RFK_WM(0x12a0, BIT(15), 0x1),
  35. RTW89_DECL_RFK_WM(0x12a0, 0x7000, 0x3),
  36. RTW89_DECL_RFK_WM(0x12b8, BIT(30), 0x1),
  37. RTW89_DECL_RFK_WM(0x030c, BIT(28), 0x1),
  38. RTW89_DECL_RFK_WM(0x032c, 0x80000000, 0x0),
  39. };
  40. RTW89_DECLARE_RFK_TBL(rtw8851b_dack_s0_1_defs);
  41. static const struct rtw89_reg5_def rtw8851b_dack_s0_2_defs[] = {
  42. RTW89_DECL_RFK_WM(0xc004, BIT(0), 0x0),
  43. RTW89_DECL_RFK_WM(0x12a0, BIT(15), 0x0),
  44. RTW89_DECL_RFK_WM(0x12a0, 0x7000, 0x7),
  45. };
  46. RTW89_DECLARE_RFK_TBL(rtw8851b_dack_s0_2_defs);
  47. static const struct rtw89_reg5_def rtw8851b_dack_manual_off_defs[] = {
  48. RTW89_DECL_RFK_WM(0xc0f8, 0x30000000, 0x0),
  49. RTW89_DECL_RFK_WM(0xc210, BIT(0), 0x0),
  50. RTW89_DECL_RFK_WM(0xc224, BIT(0), 0x0),
  51. };
  52. RTW89_DECLARE_RFK_TBL(rtw8851b_dack_manual_off_defs);
  53. static const struct rtw89_reg5_def rtw8851b_iqk_rxclk_80_defs[] = {
  54. RTW89_DECL_RFK_WM(0x20fc, 0xffff0000, 0x0101),
  55. RTW89_DECL_RFK_WM(0x5670, 0x00002000, 0x1),
  56. RTW89_DECL_RFK_WM(0x12a0, 0x00080000, 0x1),
  57. RTW89_DECL_RFK_WM(0x12a0, 0x00070000, 0x2),
  58. RTW89_DECL_RFK_WM(0x5670, 0x60000000, 0x1),
  59. RTW89_DECL_RFK_WM(0xc0d4, 0x00000780, 0x8),
  60. RTW89_DECL_RFK_WM(0xc0d4, 0x00007800, 0x2),
  61. RTW89_DECL_RFK_WM(0xc0d4, 0x0c000000, 0x2),
  62. RTW89_DECL_RFK_WM(0xc0d8, 0x000001e0, 0x5),
  63. RTW89_DECL_RFK_WM(0xc0c4, 0x003e0000, 0xf),
  64. RTW89_DECL_RFK_WM(0xc0ec, 0x00006000, 0x0),
  65. RTW89_DECL_RFK_WM(0x12b8, 0x40000000, 0x1),
  66. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x0f),
  67. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x03),
  68. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0001),
  69. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0041),
  70. RTW89_DECL_RFK_WM(0x20fc, 0xffff0000, 0x1101),
  71. };
  72. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_rxclk_80_defs);
  73. static const struct rtw89_reg5_def rtw8851b_iqk_rxclk_others_defs[] = {
  74. RTW89_DECL_RFK_WM(0x20fc, 0xffff0000, 0x0101),
  75. RTW89_DECL_RFK_WM(0x5670, 0x00002000, 0x1),
  76. RTW89_DECL_RFK_WM(0x12a0, 0x00080000, 0x1),
  77. RTW89_DECL_RFK_WM(0x12a0, 0x00070000, 0x2),
  78. RTW89_DECL_RFK_WM(0x5670, 0x60000000, 0x0),
  79. RTW89_DECL_RFK_WM(0xc0d4, 0x00000780, 0x8),
  80. RTW89_DECL_RFK_WM(0xc0d4, 0x00007800, 0x2),
  81. RTW89_DECL_RFK_WM(0xc0d4, 0x0c000000, 0x2),
  82. RTW89_DECL_RFK_WM(0xc0d8, 0x000001e0, 0x5),
  83. RTW89_DECL_RFK_WM(0xc0c4, 0x003e0000, 0xf),
  84. RTW89_DECL_RFK_WM(0xc0ec, 0x00006000, 0x2),
  85. RTW89_DECL_RFK_WM(0x12b8, 0x40000000, 0x1),
  86. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x0f),
  87. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x03),
  88. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0001),
  89. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0041),
  90. RTW89_DECL_RFK_WM(0x20fc, 0xffff0000, 0x1101),
  91. };
  92. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_rxclk_others_defs);
  93. static const struct rtw89_reg5_def rtw8851b_iqk_txk_2ghz_defs[] = {
  94. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x51, 0x80000, 0x0),
  95. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x51, 0x00800, 0x0),
  96. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x52, 0x00800, 0x0),
  97. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x55, 0x0001f, 0x4),
  98. RTW89_DECL_RFK_WRF(RF_PATH_A, 0xef, 0x00004, 0x1),
  99. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x00, 0xffff0, 0x403e),
  100. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x11, 0x00003, 0x0),
  101. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x11, 0x00070, 0x6),
  102. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x11, 0x1f000, 0x10),
  103. RTW89_DECL_RFK_DELAY(1),
  104. };
  105. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_txk_2ghz_defs);
  106. static const struct rtw89_reg5_def rtw8851b_iqk_txk_5ghz_defs[] = {
  107. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x60, 0x00007, 0x0),
  108. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x55, 0x0001f, 0x4),
  109. RTW89_DECL_RFK_WRF(RF_PATH_A, 0xef, 0x00004, 0x1),
  110. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x00, 0xffff0, 0x403e),
  111. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x11, 0x00003, 0x0),
  112. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x11, 0x00070, 0x7),
  113. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x11, 0x1f000, 0x7),
  114. RTW89_DECL_RFK_DELAY(1),
  115. };
  116. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_txk_5ghz_defs);
  117. static const struct rtw89_reg5_def rtw8851b_iqk_afebb_restore_defs[] = {
  118. RTW89_DECL_RFK_WM(0x12b8, 0x40000000, 0x0),
  119. RTW89_DECL_RFK_WM(0x20fc, 0x00010000, 0x1),
  120. RTW89_DECL_RFK_WM(0x20fc, 0x00100000, 0x0),
  121. RTW89_DECL_RFK_WM(0x20fc, 0x01000000, 0x1),
  122. RTW89_DECL_RFK_WM(0x20fc, 0x10000000, 0x0),
  123. RTW89_DECL_RFK_WM(0x5670, MASKDWORD, 0x00000000),
  124. RTW89_DECL_RFK_WM(0x12a0, 0x000ff000, 0x00),
  125. RTW89_DECL_RFK_WM(0x20fc, 0x00010000, 0x0),
  126. RTW89_DECL_RFK_WM(0x20fc, 0x01000000, 0x0),
  127. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x10005, 0x00001, 0x1),
  128. };
  129. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_afebb_restore_defs);
  130. static const struct rtw89_reg5_def rtw8851b_iqk_macbb_defs[] = {
  131. RTW89_DECL_RFK_WRF(RF_PATH_A, 0x10005, 0x00001, 0x0),
  132. RTW89_DECL_RFK_WM(0x20fc, 0x00010000, 0x1),
  133. RTW89_DECL_RFK_WM(0x20fc, 0x00100000, 0x0),
  134. RTW89_DECL_RFK_WM(0x20fc, 0x01000000, 0x1),
  135. RTW89_DECL_RFK_WM(0x20fc, 0x10000000, 0x0),
  136. RTW89_DECL_RFK_WM(0x5670, MASKDWORD, 0xf801fffd),
  137. RTW89_DECL_RFK_WM(0x5670, 0x00004000, 0x1),
  138. RTW89_DECL_RFK_WM(0x12a0, 0x00008000, 0x1),
  139. RTW89_DECL_RFK_WM(0x5670, 0x80000000, 0x1),
  140. RTW89_DECL_RFK_WM(0x12a0, 0x00007000, 0x7),
  141. RTW89_DECL_RFK_WM(0x5670, 0x00002000, 0x1),
  142. RTW89_DECL_RFK_WM(0x12a0, 0x00080000, 0x1),
  143. RTW89_DECL_RFK_WM(0x12a0, 0x00070000, 0x3),
  144. RTW89_DECL_RFK_WM(0x5670, 0x60000000, 0x2),
  145. RTW89_DECL_RFK_WM(0xc0d4, 0x00000780, 0x9),
  146. RTW89_DECL_RFK_WM(0xc0d4, 0x00007800, 0x1),
  147. RTW89_DECL_RFK_WM(0xc0d4, 0x0c000000, 0x0),
  148. RTW89_DECL_RFK_WM(0xc0d8, 0x000001e0, 0x3),
  149. RTW89_DECL_RFK_WM(0xc0c4, 0x003e0000, 0xa),
  150. RTW89_DECL_RFK_WM(0xc0ec, 0x00006000, 0x0),
  151. RTW89_DECL_RFK_WM(0xc0e8, 0x00000040, 0x1),
  152. RTW89_DECL_RFK_WM(0x12b8, 0x40000000, 0x1),
  153. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x1f),
  154. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x13),
  155. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0001),
  156. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0041),
  157. RTW89_DECL_RFK_WM(0x20fc, 0x00100000, 0x1),
  158. RTW89_DECL_RFK_WM(0x20fc, 0x10000000, 0x1),
  159. };
  160. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_macbb_defs);
  161. static const struct rtw89_reg5_def rtw8851b_iqk_bb_afe_defs[] = {
  162. RTW89_DECL_RFK_WM(0x5670, 0x00004000, 0x1),
  163. RTW89_DECL_RFK_WM(0x12a0, 0x00008000, 0x1),
  164. RTW89_DECL_RFK_WM(0x5670, 0x80000000, 0x1),
  165. RTW89_DECL_RFK_WM(0x12a0, 0x00007000, 0x7),
  166. RTW89_DECL_RFK_WM(0x5670, 0x00002000, 0x1),
  167. RTW89_DECL_RFK_WM(0x12a0, 0x00080000, 0x1),
  168. RTW89_DECL_RFK_WM(0x12a0, 0x00070000, 0x3),
  169. RTW89_DECL_RFK_WM(0x5670, 0x60000000, 0x2),
  170. RTW89_DECL_RFK_WM(0xc0d4, 0x00000780, 0x9),
  171. RTW89_DECL_RFK_WM(0xc0d4, 0x00007800, 0x1),
  172. RTW89_DECL_RFK_WM(0xc0d4, 0x0c000000, 0x0),
  173. RTW89_DECL_RFK_WM(0xc0d8, 0x000001e0, 0x3),
  174. RTW89_DECL_RFK_WM(0xc0c4, 0x003e0000, 0xa),
  175. RTW89_DECL_RFK_WM(0xc0ec, 0x00006000, 0x0),
  176. RTW89_DECL_RFK_WM(0xc0e8, 0x00000040, 0x1),
  177. RTW89_DECL_RFK_WM(0x12b8, 0x40000000, 0x1),
  178. RTW89_DECL_RFK_WM(0x030c, MASKBYTE3, 0x1f),
  179. RTW89_DECL_RFK_WM(0x030c, MASKBYTE3, 0x13),
  180. RTW89_DECL_RFK_WM(0x032c, MASKHWORD, 0x0001),
  181. RTW89_DECL_RFK_WM(0x032c, MASKHWORD, 0x0041),
  182. };
  183. RTW89_DECLARE_RFK_TBL(rtw8851b_iqk_bb_afe_defs);
  184. static const struct rtw89_reg5_def rtw8851b_tssi_sys_defs[] = {
  185. RTW89_DECL_RFK_WM(0x12bc, 0x000ffff0, 0xb5b5),
  186. RTW89_DECL_RFK_WM(0x32bc, 0x000ffff0, 0xb5b5),
  187. RTW89_DECL_RFK_WM(0x0300, 0xff000000, 0x16),
  188. RTW89_DECL_RFK_WM(0x0304, 0x0000ffff, 0x1f19),
  189. RTW89_DECL_RFK_WM(0x0308, 0xff000000, 0x1c),
  190. RTW89_DECL_RFK_WM(0x0314, 0xffff0000, 0x2041),
  191. RTW89_DECL_RFK_WM(0x0318, 0xffffffff, 0x20012041),
  192. RTW89_DECL_RFK_WM(0x0324, 0xffff0000, 0x2001),
  193. RTW89_DECL_RFK_WM(0x0020, 0x00006000, 0x3),
  194. RTW89_DECL_RFK_WM(0x0024, 0x00006000, 0x3),
  195. RTW89_DECL_RFK_WM(0x0704, 0xffff0000, 0x601e),
  196. RTW89_DECL_RFK_WM(0x2704, 0xffff0000, 0x601e),
  197. RTW89_DECL_RFK_WM(0x0700, 0xf0000000, 0x4),
  198. RTW89_DECL_RFK_WM(0x2700, 0xf0000000, 0x4),
  199. RTW89_DECL_RFK_WM(0x0650, 0x3c000000, 0x0),
  200. RTW89_DECL_RFK_WM(0x2650, 0x3c000000, 0x0),
  201. };
  202. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_sys_defs);
  203. static const struct rtw89_reg5_def rtw8851b_tssi_sys_a_defs_2g[] = {
  204. RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x33),
  205. RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x33),
  206. RTW89_DECL_RFK_WM(0x58f8, 0x40000000, 0x1),
  207. RTW89_DECL_RFK_WM(0x5814, 0x20000000, 0x0),
  208. };
  209. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_sys_a_defs_2g);
  210. static const struct rtw89_reg5_def rtw8851b_tssi_sys_a_defs_5g[] = {
  211. RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x44),
  212. RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x44),
  213. RTW89_DECL_RFK_WM(0x58f8, 0x40000000, 0x0),
  214. RTW89_DECL_RFK_WM(0x5814, 0x20000000, 0x0),
  215. };
  216. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_sys_a_defs_5g);
  217. static const struct rtw89_reg5_def rtw8851b_tssi_init_txpwr_defs_a[] = {
  218. RTW89_DECL_RFK_WM(0x566c, 0x00001000, 0x0),
  219. RTW89_DECL_RFK_WM(0x5800, 0xffffffff, 0x003f807f),
  220. RTW89_DECL_RFK_WM(0x580c, 0x0000007f, 0x40),
  221. RTW89_DECL_RFK_WM(0x580c, 0x0fffff00, 0x00040),
  222. RTW89_DECL_RFK_WM(0x5810, 0xffffffff, 0x59010000),
  223. RTW89_DECL_RFK_WM(0x5814, 0x01ffffff, 0x026d000),
  224. RTW89_DECL_RFK_WM(0x5814, 0xf8000000, 0x00),
  225. RTW89_DECL_RFK_WM(0x5818, 0x00ffffff, 0x2c18e8),
  226. RTW89_DECL_RFK_WM(0x5818, 0x07000000, 0x0),
  227. RTW89_DECL_RFK_WM(0x5818, 0xf0000000, 0x0),
  228. RTW89_DECL_RFK_WM(0x581c, 0x3fffffff, 0x3dc80280),
  229. RTW89_DECL_RFK_WM(0x5820, 0xffffffff, 0x00000080),
  230. RTW89_DECL_RFK_WM(0x58e8, 0x0000003f, 0x04),
  231. RTW89_DECL_RFK_WM(0x580c, 0x10000000, 0x1),
  232. RTW89_DECL_RFK_WM(0x580c, 0x40000000, 0x1),
  233. RTW89_DECL_RFK_WM(0x5834, 0x3fffffff, 0x000115f2),
  234. RTW89_DECL_RFK_WM(0x5838, 0x7fffffff, 0x0000121),
  235. RTW89_DECL_RFK_WM(0x5854, 0x3fffffff, 0x000115f2),
  236. RTW89_DECL_RFK_WM(0x5858, 0x7fffffff, 0x0000121),
  237. RTW89_DECL_RFK_WM(0x5860, 0x80000000, 0x0),
  238. RTW89_DECL_RFK_WM(0x5864, 0x07ffffff, 0x00801ff),
  239. RTW89_DECL_RFK_WM(0x5898, MASKDWORD, 0x00000000),
  240. RTW89_DECL_RFK_WM(0x589c, MASKDWORD, 0x00000000),
  241. RTW89_DECL_RFK_WM(0x58a4, 0x000000ff, 0x16),
  242. RTW89_DECL_RFK_WM(0x58b0, MASKDWORD, 0x00000000),
  243. RTW89_DECL_RFK_WM(0x58b4, 0x7fffffff, 0x0a002000),
  244. RTW89_DECL_RFK_WM(0x58b8, 0x7fffffff, 0x00007628),
  245. RTW89_DECL_RFK_WM(0x58bc, 0x07ffffff, 0x7a7807f),
  246. RTW89_DECL_RFK_WM(0x58c0, 0xfffe0000, 0x003f),
  247. RTW89_DECL_RFK_WM(0x58c4, 0xffffffff, 0x0003ffff),
  248. RTW89_DECL_RFK_WM(0x58c8, 0x00ffffff, 0x000000),
  249. RTW89_DECL_RFK_WM(0x58c8, 0xf0000000, 0x0),
  250. RTW89_DECL_RFK_WM(0x58cc, MASKDWORD, 0x00000000),
  251. RTW89_DECL_RFK_WM(0x58d0, 0x07ffffff, 0x2008101),
  252. RTW89_DECL_RFK_WM(0x58d4, 0x000000ff, 0x00),
  253. RTW89_DECL_RFK_WM(0x58d4, 0x0003fe00, 0x0ff),
  254. RTW89_DECL_RFK_WM(0x58d4, 0x07fc0000, 0x100),
  255. RTW89_DECL_RFK_WM(0x58d8, 0xffffffff, 0x8008016c),
  256. RTW89_DECL_RFK_WM(0x58dc, 0x0001ffff, 0x0807f),
  257. RTW89_DECL_RFK_WM(0x58dc, 0xfff00000, 0x800),
  258. RTW89_DECL_RFK_WM(0x58f0, 0x0003ffff, 0x001ff),
  259. RTW89_DECL_RFK_WM(0x58f4, 0x000fffff, 0x00000),
  260. RTW89_DECL_RFK_WM(0x58f8, 0x000fffff, 0x00000),
  261. };
  262. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_init_txpwr_defs_a);
  263. static const struct rtw89_reg5_def rtw8851b_tssi_init_txpwr_he_tb_defs_a[] = {
  264. RTW89_DECL_RFK_WM(0x58a0, MASKDWORD, 0x000000fe),
  265. RTW89_DECL_RFK_WM(0x58e4, 0x0000007f, 0x1f),
  266. };
  267. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_init_txpwr_he_tb_defs_a);
  268. static const struct rtw89_reg5_def rtw8851b_tssi_dck_defs_a[] = {
  269. RTW89_DECL_RFK_WM(0x580c, 0x0fff0000, 0x000),
  270. RTW89_DECL_RFK_WM(0x5814, 0x00001000, 0x1),
  271. RTW89_DECL_RFK_WM(0x5814, 0x00002000, 0x1),
  272. RTW89_DECL_RFK_WM(0x5814, 0x00004000, 0x1),
  273. RTW89_DECL_RFK_WM(0x5814, 0x00038000, 0x3),
  274. RTW89_DECL_RFK_WM(0x5814, 0x003c0000, 0x5),
  275. RTW89_DECL_RFK_WM(0x5814, 0x18000000, 0x0),
  276. };
  277. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_dck_defs_a);
  278. static const struct rtw89_reg5_def rtw8851b_tssi_dac_gain_defs_a[] = {
  279. RTW89_DECL_RFK_WM(0x58b0, 0x00000fff, 0x000),
  280. RTW89_DECL_RFK_WM(0x5a00, MASKDWORD, 0x00000000),
  281. RTW89_DECL_RFK_WM(0x5a04, MASKDWORD, 0x00000000),
  282. RTW89_DECL_RFK_WM(0x5a08, MASKDWORD, 0x00000000),
  283. RTW89_DECL_RFK_WM(0x5a0c, MASKDWORD, 0x00000000),
  284. RTW89_DECL_RFK_WM(0x5a10, MASKDWORD, 0x00000000),
  285. RTW89_DECL_RFK_WM(0x5a14, MASKDWORD, 0x00000000),
  286. RTW89_DECL_RFK_WM(0x5a18, MASKDWORD, 0x00000000),
  287. RTW89_DECL_RFK_WM(0x5a1c, MASKDWORD, 0x00000000),
  288. RTW89_DECL_RFK_WM(0x5a20, MASKDWORD, 0x00000000),
  289. RTW89_DECL_RFK_WM(0x5a24, MASKDWORD, 0x00000000),
  290. RTW89_DECL_RFK_WM(0x5a28, MASKDWORD, 0x00000000),
  291. RTW89_DECL_RFK_WM(0x5a2c, MASKDWORD, 0x00000000),
  292. RTW89_DECL_RFK_WM(0x5a30, MASKDWORD, 0x00000000),
  293. RTW89_DECL_RFK_WM(0x5a34, MASKDWORD, 0x00000000),
  294. RTW89_DECL_RFK_WM(0x5a38, MASKDWORD, 0x00000000),
  295. RTW89_DECL_RFK_WM(0x5a3c, MASKDWORD, 0x00000000),
  296. RTW89_DECL_RFK_WM(0x5a40, MASKDWORD, 0x00000000),
  297. RTW89_DECL_RFK_WM(0x5a44, MASKDWORD, 0x00000000),
  298. RTW89_DECL_RFK_WM(0x5a48, MASKDWORD, 0x00000000),
  299. RTW89_DECL_RFK_WM(0x5a4c, MASKDWORD, 0x00000000),
  300. RTW89_DECL_RFK_WM(0x5a50, MASKDWORD, 0x00000000),
  301. RTW89_DECL_RFK_WM(0x5a54, MASKDWORD, 0x00000000),
  302. RTW89_DECL_RFK_WM(0x5a58, MASKDWORD, 0x00000000),
  303. RTW89_DECL_RFK_WM(0x5a5c, MASKDWORD, 0x00000000),
  304. RTW89_DECL_RFK_WM(0x5a60, MASKDWORD, 0x00000000),
  305. RTW89_DECL_RFK_WM(0x5a64, MASKDWORD, 0x00000000),
  306. RTW89_DECL_RFK_WM(0x5a68, MASKDWORD, 0x00000000),
  307. RTW89_DECL_RFK_WM(0x5a6c, MASKDWORD, 0x00000000),
  308. RTW89_DECL_RFK_WM(0x5a70, MASKDWORD, 0x00000000),
  309. RTW89_DECL_RFK_WM(0x5a74, MASKDWORD, 0x00000000),
  310. RTW89_DECL_RFK_WM(0x5a78, MASKDWORD, 0x00000000),
  311. RTW89_DECL_RFK_WM(0x5a7c, MASKDWORD, 0x00000000),
  312. RTW89_DECL_RFK_WM(0x5a80, MASKDWORD, 0x00000000),
  313. RTW89_DECL_RFK_WM(0x5a84, MASKDWORD, 0x00000000),
  314. RTW89_DECL_RFK_WM(0x5a88, MASKDWORD, 0x00000000),
  315. RTW89_DECL_RFK_WM(0x5a8c, MASKDWORD, 0x00000000),
  316. RTW89_DECL_RFK_WM(0x5a90, MASKDWORD, 0x00000000),
  317. RTW89_DECL_RFK_WM(0x5a94, MASKDWORD, 0x00000000),
  318. RTW89_DECL_RFK_WM(0x5a98, MASKDWORD, 0x00000000),
  319. RTW89_DECL_RFK_WM(0x5a9c, MASKDWORD, 0x00000000),
  320. RTW89_DECL_RFK_WM(0x5aa0, MASKDWORD, 0x00000000),
  321. RTW89_DECL_RFK_WM(0x5aa4, MASKDWORD, 0x00000000),
  322. RTW89_DECL_RFK_WM(0x5aa8, MASKDWORD, 0x00000000),
  323. RTW89_DECL_RFK_WM(0x5aac, MASKDWORD, 0x00000000),
  324. RTW89_DECL_RFK_WM(0x5ab0, MASKDWORD, 0x00000000),
  325. RTW89_DECL_RFK_WM(0x5ab4, MASKDWORD, 0x00000000),
  326. RTW89_DECL_RFK_WM(0x5ab8, MASKDWORD, 0x00000000),
  327. RTW89_DECL_RFK_WM(0x5abc, MASKDWORD, 0x00000000),
  328. RTW89_DECL_RFK_WM(0x5ac0, MASKDWORD, 0x00000000),
  329. };
  330. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_dac_gain_defs_a);
  331. static const struct rtw89_reg5_def rtw8851b_tssi_slope_a_defs_2g[] = {
  332. RTW89_DECL_RFK_WM(0x5608, 0x07ffffff, 0x0201008),
  333. RTW89_DECL_RFK_WM(0x560c, 0x07ffffff, 0x0201008),
  334. RTW89_DECL_RFK_WM(0x5610, 0x07ffffff, 0x0200e08),
  335. RTW89_DECL_RFK_WM(0x5614, 0x07ffffff, 0x0201008),
  336. RTW89_DECL_RFK_WM(0x5618, 0x07ffffff, 0x0201008),
  337. RTW89_DECL_RFK_WM(0x561c, 0x000001ff, 0x007),
  338. RTW89_DECL_RFK_WM(0x561c, 0xffff0000, 0x0808),
  339. RTW89_DECL_RFK_WM(0x5620, 0xffffffff, 0x08080808),
  340. RTW89_DECL_RFK_WM(0x5624, 0xffffffff, 0x08080808),
  341. RTW89_DECL_RFK_WM(0x5628, 0xffffffff, 0x08080808),
  342. RTW89_DECL_RFK_WM(0x562c, 0x0000ffff, 0x0808),
  343. RTW89_DECL_RFK_WM(0x581c, 0x00100000, 0x1),
  344. };
  345. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_slope_a_defs_2g);
  346. static const struct rtw89_reg5_def rtw8851b_tssi_slope_a_defs_5g[] = {
  347. RTW89_DECL_RFK_WM(0x5608, 0x07ffffff, 0x0201008),
  348. RTW89_DECL_RFK_WM(0x560c, 0x07ffffff, 0x0341a08),
  349. RTW89_DECL_RFK_WM(0x5610, 0x07ffffff, 0x0201417),
  350. RTW89_DECL_RFK_WM(0x5614, 0x07ffffff, 0x0201008),
  351. RTW89_DECL_RFK_WM(0x5618, 0x07ffffff, 0x0201008),
  352. RTW89_DECL_RFK_WM(0x561c, 0x000001ff, 0x008),
  353. RTW89_DECL_RFK_WM(0x561c, 0xffff0000, 0x0808),
  354. RTW89_DECL_RFK_WM(0x5620, 0xffffffff, 0x0e0e0808),
  355. RTW89_DECL_RFK_WM(0x5624, 0xffffffff, 0x08080d18),
  356. RTW89_DECL_RFK_WM(0x5628, 0xffffffff, 0x08080808),
  357. RTW89_DECL_RFK_WM(0x562c, 0x0000ffff, 0x0808),
  358. RTW89_DECL_RFK_WM(0x581c, 0x00100000, 0x1),
  359. };
  360. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_slope_a_defs_5g);
  361. static const struct rtw89_reg5_def rtw8851b_tssi_align_a_2g_defs[] = {
  362. RTW89_DECL_RFK_WM(0x5604, 0x80000000, 0x1),
  363. RTW89_DECL_RFK_WM(0x5600, 0x3fffffff, 0x000000),
  364. RTW89_DECL_RFK_WM(0x5604, 0x003fffff, 0x2d2400),
  365. RTW89_DECL_RFK_WM(0x5630, 0x3fffffff, 0x00000000),
  366. RTW89_DECL_RFK_WM(0x5634, 0x000003ff, 0x000),
  367. RTW89_DECL_RFK_WM(0x5634, 0x000ffc00, 0x000),
  368. RTW89_DECL_RFK_WM(0x5634, 0x3ff00000, 0x3fa),
  369. RTW89_DECL_RFK_WM(0x5638, 0x000003ff, 0x02e),
  370. RTW89_DECL_RFK_WM(0x5638, 0x000ffc00, 0x09c),
  371. RTW89_DECL_RFK_WM(0x563c, 0x3fffffff, 0x00000000),
  372. RTW89_DECL_RFK_WM(0x5640, 0x3fffffff, 0x3fb00000),
  373. RTW89_DECL_RFK_WM(0x5644, 0x000003ff, 0x02f),
  374. RTW89_DECL_RFK_WM(0x5644, 0x000ffc00, 0x09c),
  375. };
  376. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_align_a_2g_defs);
  377. static const struct rtw89_reg5_def rtw8851b_tssi_align_a_5g_defs[] = {
  378. RTW89_DECL_RFK_WM(0x5604, 0x80000000, 0x1),
  379. RTW89_DECL_RFK_WM(0x5600, 0x3fffffff, 0x000000),
  380. RTW89_DECL_RFK_WM(0x5604, 0x003fffff, 0x3b2d24),
  381. RTW89_DECL_RFK_WM(0x5630, 0x3fffffff, 0x00000000),
  382. RTW89_DECL_RFK_WM(0x5634, 0x000003ff, 0x000),
  383. RTW89_DECL_RFK_WM(0x5634, 0x000ffc00, 0x3cb),
  384. RTW89_DECL_RFK_WM(0x5634, 0x3ff00000, 0x030),
  385. RTW89_DECL_RFK_WM(0x5638, 0x000003ff, 0x73),
  386. RTW89_DECL_RFK_WM(0x5638, 0x000ffc00, 0xd4),
  387. RTW89_DECL_RFK_WM(0x563c, 0x3fffffff, 0x00000000),
  388. RTW89_DECL_RFK_WM(0x5640, 0x3fffffff, 0x00000000),
  389. RTW89_DECL_RFK_WM(0x5644, 0x000fffff, 0x00000),
  390. };
  391. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_align_a_5g_defs);
  392. static const struct rtw89_reg5_def rtw8851b_tssi_slope_defs_a[] = {
  393. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x0),
  394. RTW89_DECL_RFK_WM(0x5818, 0x10000000, 0x0),
  395. RTW89_DECL_RFK_WM(0x5814, 0x00000800, 0x1),
  396. RTW89_DECL_RFK_WM(0x581c, 0x20000000, 0x1),
  397. RTW89_DECL_RFK_WM(0x5820, 0x0000f000, 0xf),
  398. RTW89_DECL_RFK_WM(0x581c, 0x000003ff, 0x280),
  399. RTW89_DECL_RFK_WM(0x581c, 0x000ffc00, 0x200),
  400. RTW89_DECL_RFK_WM(0x58b8, 0x007f0000, 0x00),
  401. RTW89_DECL_RFK_WM(0x58b8, 0x7f000000, 0x00),
  402. RTW89_DECL_RFK_WM(0x58b4, 0x7f000000, 0x0a),
  403. RTW89_DECL_RFK_WM(0x58b8, 0x0000007f, 0x28),
  404. RTW89_DECL_RFK_WM(0x58b8, 0x00007f00, 0x76),
  405. RTW89_DECL_RFK_WM(0x5810, 0x20000000, 0x0),
  406. RTW89_DECL_RFK_WM(0x580c, 0x10000000, 0x1),
  407. RTW89_DECL_RFK_WM(0x580c, 0x40000000, 0x1),
  408. RTW89_DECL_RFK_WM(0x5834, 0x0003ffff, 0x115f2),
  409. RTW89_DECL_RFK_WM(0x5834, 0x3ffc0000, 0x000),
  410. RTW89_DECL_RFK_WM(0x5838, 0x00000fff, 0x121),
  411. RTW89_DECL_RFK_WM(0x5838, 0x003ff000, 0x000),
  412. RTW89_DECL_RFK_WM(0x5854, 0x0003ffff, 0x115f2),
  413. RTW89_DECL_RFK_WM(0x5854, 0x3ffc0000, 0x000),
  414. RTW89_DECL_RFK_WM(0x5858, 0x00000fff, 0x121),
  415. RTW89_DECL_RFK_WM(0x5858, 0x003ff000, 0x000),
  416. RTW89_DECL_RFK_WM(0x5824, 0x0003ffff, 0x115f2),
  417. RTW89_DECL_RFK_WM(0x5824, 0x3ffc0000, 0x000),
  418. RTW89_DECL_RFK_WM(0x5828, 0x00000fff, 0x121),
  419. RTW89_DECL_RFK_WM(0x5828, 0x003ff000, 0x000),
  420. RTW89_DECL_RFK_WM(0x582c, 0x0003ffff, 0x115f2),
  421. RTW89_DECL_RFK_WM(0x582c, 0x3ffc0000, 0x000),
  422. RTW89_DECL_RFK_WM(0x5830, 0x00000fff, 0x121),
  423. RTW89_DECL_RFK_WM(0x5830, 0x003ff000, 0x000),
  424. RTW89_DECL_RFK_WM(0x583c, 0x0003ffff, 0x115f2),
  425. RTW89_DECL_RFK_WM(0x583c, 0x3ffc0000, 0x000),
  426. RTW89_DECL_RFK_WM(0x5840, 0x00000fff, 0x121),
  427. RTW89_DECL_RFK_WM(0x5840, 0x003ff000, 0x000),
  428. RTW89_DECL_RFK_WM(0x5844, 0x0003ffff, 0x115f2),
  429. RTW89_DECL_RFK_WM(0x5844, 0x3ffc0000, 0x000),
  430. RTW89_DECL_RFK_WM(0x5848, 0x00000fff, 0x121),
  431. RTW89_DECL_RFK_WM(0x5848, 0x003ff000, 0x000),
  432. RTW89_DECL_RFK_WM(0x584c, 0x0003ffff, 0x115f2),
  433. RTW89_DECL_RFK_WM(0x584c, 0x3ffc0000, 0x000),
  434. RTW89_DECL_RFK_WM(0x5850, 0x00000fff, 0x121),
  435. RTW89_DECL_RFK_WM(0x5850, 0x003ff000, 0x000),
  436. RTW89_DECL_RFK_WM(0x585c, 0x0003ffff, 0x115f2),
  437. RTW89_DECL_RFK_WM(0x585c, 0x3ffc0000, 0x000),
  438. RTW89_DECL_RFK_WM(0x5860, 0x00000fff, 0x121),
  439. RTW89_DECL_RFK_WM(0x5860, 0x003ff000, 0x000),
  440. };
  441. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_slope_defs_a);
  442. static const struct rtw89_reg5_def rtw8851b_tssi_track_defs_a[] = {
  443. RTW89_DECL_RFK_WM(0x5820, 0x80000000, 0x0),
  444. RTW89_DECL_RFK_WM(0x5818, 0x10000000, 0x0),
  445. RTW89_DECL_RFK_WM(0x5814, 0x00000800, 0x0),
  446. RTW89_DECL_RFK_WM(0x581c, 0x20000000, 0x1),
  447. RTW89_DECL_RFK_WM(0x5864, 0x000003ff, 0x1ff),
  448. RTW89_DECL_RFK_WM(0x5864, 0x000ffc00, 0x200),
  449. RTW89_DECL_RFK_WM(0x5820, 0x00000fff, 0x080),
  450. RTW89_DECL_RFK_WM(0x5814, 0x01000000, 0x0),
  451. };
  452. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_track_defs_a);
  453. static const struct rtw89_reg5_def rtw8851b_tssi_mv_avg_defs_a[] = {
  454. RTW89_DECL_RFK_WM(0x58e4, 0x00003800, 0x1),
  455. RTW89_DECL_RFK_WM(0x58e4, 0x00004000, 0x0),
  456. RTW89_DECL_RFK_WM(0x58e4, 0x00008000, 0x1),
  457. RTW89_DECL_RFK_WM(0x58e4, 0x000f0000, 0x0),
  458. };
  459. RTW89_DECLARE_RFK_TBL(rtw8851b_tssi_mv_avg_defs_a);
  460. static const struct rtw89_reg5_def rtw8851b_nctl_post_defs[] = {
  461. RTW89_DECL_RFK_WM(0x5864, 0x18000000, 0x3),
  462. RTW89_DECL_RFK_WM(0x7864, 0x18000000, 0x3),
  463. RTW89_DECL_RFK_WM(0x030c, 0xff000000, 0x13),
  464. RTW89_DECL_RFK_WM(0x032c, 0xffff0000, 0x0041),
  465. RTW89_DECL_RFK_WM(0x12b8, 0x10000000, 0x1),
  466. RTW89_DECL_RFK_WM(0x2008, 0x01ffffff, 0x00fffff),
  467. RTW89_DECL_RFK_WM(0x0c60, 0x00000003, 0x3),
  468. RTW89_DECL_RFK_WM(0x0c6c, 0x00000001, 0x1),
  469. RTW89_DECL_RFK_WM(0x58ac, 0x08000000, 0x1),
  470. RTW89_DECL_RFK_WM(0x78ac, 0x08000000, 0x1),
  471. RTW89_DECL_RFK_WM(0x0730, 0x00003800, 0x7),
  472. RTW89_DECL_RFK_WM(0x2730, 0x00003800, 0x7),
  473. RTW89_DECL_RFK_WM(0x0c7c, 0x00e00000, 0x1),
  474. RTW89_DECL_RFK_WM(0x58c0, 0x0001ffff, 0x00000),
  475. RTW89_DECL_RFK_WM(0x78c0, 0x0001ffff, 0x00000),
  476. RTW89_DECL_RFK_WM(0x58fc, 0x3f000000, 0x00),
  477. RTW89_DECL_RFK_WM(0x78fc, 0x3f000000, 0x00),
  478. };
  479. RTW89_DECLARE_RFK_TBL(rtw8851b_nctl_post_defs);