123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671 |
- /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
- /* Copyright(c) 2019-2020 Realtek Corporation
- */
- #ifndef __RTW89_PHY_H__
- #define __RTW89_PHY_H__
- #include "core.h"
- #define RTW89_RF_ADDR_ADSEL_MASK BIT(16)
- #define get_phy_headline(addr) FIELD_GET(GENMASK(31, 28), addr)
- #define PHY_HEADLINE_VALID 0xf
- #define get_phy_target(addr) FIELD_GET(GENMASK(27, 0), addr)
- #define get_phy_compare(rfe, cv) (FIELD_PREP(GENMASK(23, 16), rfe) | \
- FIELD_PREP(GENMASK(7, 0), cv))
- #define get_phy_cond(addr) FIELD_GET(GENMASK(31, 28), addr)
- #define get_phy_cond_rfe(addr) FIELD_GET(GENMASK(23, 16), addr)
- #define get_phy_cond_pkg(addr) FIELD_GET(GENMASK(15, 8), addr)
- #define get_phy_cond_cv(addr) FIELD_GET(GENMASK(7, 0), addr)
- #define phy_div(a, b) ({typeof(b) _b = (b); (_b) ? ((a) / (_b)) : 0; })
- #define PHY_COND_BRANCH_IF 0x8
- #define PHY_COND_BRANCH_ELIF 0x9
- #define PHY_COND_BRANCH_ELSE 0xa
- #define PHY_COND_BRANCH_END 0xb
- #define PHY_COND_CHECK 0x4
- #define PHY_COND_DONT_CARE 0xff
- #define RA_MASK_CCK_RATES GENMASK_ULL(3, 0)
- #define RA_MASK_OFDM_RATES GENMASK_ULL(11, 4)
- #define RA_MASK_SUBCCK_RATES 0x5ULL
- #define RA_MASK_SUBOFDM_RATES 0x10ULL
- #define RA_MASK_HT_1SS_RATES GENMASK_ULL(19, 12)
- #define RA_MASK_HT_2SS_RATES GENMASK_ULL(31, 24)
- #define RA_MASK_HT_3SS_RATES GENMASK_ULL(43, 36)
- #define RA_MASK_HT_4SS_RATES GENMASK_ULL(55, 48)
- #define RA_MASK_HT_RATES GENMASK_ULL(55, 12)
- #define RA_MASK_VHT_1SS_RATES GENMASK_ULL(21, 12)
- #define RA_MASK_VHT_2SS_RATES GENMASK_ULL(33, 24)
- #define RA_MASK_VHT_3SS_RATES GENMASK_ULL(45, 36)
- #define RA_MASK_VHT_4SS_RATES GENMASK_ULL(57, 48)
- #define RA_MASK_VHT_RATES GENMASK_ULL(57, 12)
- #define RA_MASK_HE_1SS_RATES GENMASK_ULL(23, 12)
- #define RA_MASK_HE_2SS_RATES GENMASK_ULL(35, 24)
- #define RA_MASK_HE_3SS_RATES GENMASK_ULL(47, 36)
- #define RA_MASK_HE_4SS_RATES GENMASK_ULL(59, 48)
- #define RA_MASK_HE_RATES GENMASK_ULL(59, 12)
- #define CFO_TRK_ENABLE_TH (2 << 2)
- #define CFO_TRK_STOP_TH_4 (30 << 2)
- #define CFO_TRK_STOP_TH_3 (20 << 2)
- #define CFO_TRK_STOP_TH_2 (10 << 2)
- #define CFO_TRK_STOP_TH_1 (00 << 2)
- #define CFO_TRK_STOP_TH (2 << 2)
- #define CFO_SW_COMP_FINE_TUNE (2 << 2)
- #define CFO_PERIOD_CNT 15
- #define CFO_BOUND 64
- #define CFO_TP_UPPER 100
- #define CFO_TP_LOWER 50
- #define CFO_COMP_PERIOD 250
- #define CFO_COMP_WEIGHT 8
- #define MAX_CFO_TOLERANCE 30
- #define CFO_TF_CNT_TH 300
- #define UL_TB_TF_CNT_L2H_TH 100
- #define UL_TB_TF_CNT_H2L_TH 70
- #define ANTDIV_TRAINNING_CNT 2
- #define ANTDIV_TRAINNING_INTVL 30
- #define ANTDIV_DELAY 110
- #define ANTDIV_TP_DIFF_TH_HIGH 100
- #define ANTDIV_TP_DIFF_TH_LOW 5
- #define ANTDIV_EVM_DIFF_TH 8
- #define ANTDIV_RSSI_DIFF_TH 3
- #define CCX_MAX_PERIOD 2097
- #define CCX_MAX_PERIOD_UNIT 32
- #define MS_TO_4US_RATIO 250
- #define ENV_MNTR_FAIL_DWORD 0xffffffff
- #define ENV_MNTR_IFSCLM_HIS_MAX 127
- #define PERMIL 1000
- #define PERCENT 100
- #define IFS_CLM_TH0_UPPER 64
- #define IFS_CLM_TH_MUL 4
- #define IFS_CLM_TH_START_IDX 0
- #define TIA0_GAIN_A 12
- #define TIA0_GAIN_G 16
- #define LNA0_GAIN (-24)
- #define U4_MAX_BIT 3
- #define U8_MAX_BIT 7
- #define DIG_GAIN_SHIFT 2
- #define DIG_GAIN 8
- #define LNA_IDX_MAX 6
- #define LNA_IDX_MIN 0
- #define TIA_IDX_MAX 1
- #define TIA_IDX_MIN 0
- #define RXB_IDX_MAX 31
- #define RXB_IDX_MIN 0
- #define IGI_RSSI_MAX 110
- #define PD_TH_MAX_RSSI 70
- #define PD_TH_MIN_RSSI 8
- #define CCKPD_TH_MIN_RSSI (-18)
- #define PD_TH_BW160_CMP_VAL 9
- #define PD_TH_BW80_CMP_VAL 6
- #define PD_TH_BW40_CMP_VAL 3
- #define PD_TH_BW20_CMP_VAL 0
- #define PD_TH_CMP_VAL 3
- #define PD_TH_SB_FLTR_CMP_VAL 7
- #define PHYSTS_MGNT BIT(RTW89_RX_TYPE_MGNT)
- #define PHYSTS_CTRL BIT(RTW89_RX_TYPE_CTRL)
- #define PHYSTS_DATA BIT(RTW89_RX_TYPE_DATA)
- #define PHYSTS_RSVD BIT(RTW89_RX_TYPE_RSVD)
- #define PPDU_FILTER_BITMAP (PHYSTS_MGNT | PHYSTS_DATA)
- enum rtw89_phy_c2h_ra_func {
- RTW89_PHY_C2H_FUNC_STS_RPT,
- RTW89_PHY_C2H_FUNC_MU_GPTBL_RPT,
- RTW89_PHY_C2H_FUNC_TXSTS,
- RTW89_PHY_C2H_FUNC_RA_MAX,
- };
- enum rtw89_phy_c2h_dm_func {
- RTW89_PHY_C2H_DM_FUNC_FW_TEST,
- RTW89_PHY_C2H_DM_FUNC_FW_TRIG_TX_RPT,
- RTW89_PHY_C2H_DM_FUNC_SIGB,
- RTW89_PHY_C2H_DM_FUNC_LOWRT_RTY,
- RTW89_PHY_C2H_DM_FUNC_MCC_DIG,
- RTW89_PHY_C2H_DM_FUNC_NUM,
- };
- enum rtw89_phy_c2h_class {
- RTW89_PHY_C2H_CLASS_RUA,
- RTW89_PHY_C2H_CLASS_RA,
- RTW89_PHY_C2H_CLASS_DM,
- RTW89_PHY_C2H_CLASS_BTC_MIN = 0x10,
- RTW89_PHY_C2H_CLASS_BTC_MAX = 0x17,
- RTW89_PHY_C2H_CLASS_MAX,
- };
- enum rtw89_env_monitor_result_level {
- RTW89_PHY_ENV_MON_CCX_FAIL = 0,
- RTW89_PHY_ENV_MON_NHM = BIT(0),
- RTW89_PHY_ENV_MON_CLM = BIT(1),
- RTW89_PHY_ENV_MON_FAHM = BIT(2),
- RTW89_PHY_ENV_MON_IFS_CLM = BIT(3),
- RTW89_PHY_ENV_MON_EDCCA_CLM = BIT(4),
- };
- #define CCX_US_BASE_RATIO 4
- enum rtw89_ccx_unit {
- RTW89_CCX_4_US = 0,
- RTW89_CCX_8_US = 1,
- RTW89_CCX_16_US = 2,
- RTW89_CCX_32_US = 3
- };
- enum rtw89_phy_status_ie_type {
- RTW89_PHYSTS_IE00_CMN_CCK = 0,
- RTW89_PHYSTS_IE01_CMN_OFDM = 1,
- RTW89_PHYSTS_IE02_CMN_EXT_AX = 2,
- RTW89_PHYSTS_IE03_CMN_EXT_SEG_1 = 3,
- RTW89_PHYSTS_IE04_CMN_EXT_PATH_A = 4,
- RTW89_PHYSTS_IE05_CMN_EXT_PATH_B = 5,
- RTW89_PHYSTS_IE06_CMN_EXT_PATH_C = 6,
- RTW89_PHYSTS_IE07_CMN_EXT_PATH_D = 7,
- RTW89_PHYSTS_IE08_FTR_CH = 8,
- RTW89_PHYSTS_IE09_FTR_0 = 9,
- RTW89_PHYSTS_IE10_FTR_PLCP_EXT = 10,
- RTW89_PHYSTS_IE11_FTR_PLCP_HISTOGRAM = 11,
- RTW89_PHYSTS_IE12_MU_EIGEN_INFO = 12,
- RTW89_PHYSTS_IE13_DL_MU_DEF = 13,
- RTW89_PHYSTS_IE14_TB_UL_CQI = 14,
- RTW89_PHYSTS_IE15_TB_UL_DEF = 15,
- RTW89_PHYSTS_IE16_RSVD16 = 16,
- RTW89_PHYSTS_IE17_TB_UL_CTRL = 17,
- RTW89_PHYSTS_IE18_DBG_OFDM_FD_CMN = 18,
- RTW89_PHYSTS_IE19_DBG_OFDM_TD_CMN = 19,
- RTW89_PHYSTS_IE20_DBG_OFDM_FD_USER_SEG_0 = 20,
- RTW89_PHYSTS_IE21_DBG_OFDM_FD_USER_SEG_1 = 21,
- RTW89_PHYSTS_IE22_DBG_OFDM_FD_USER_AGC = 22,
- RTW89_PHYSTS_IE23_RSVD23 = 23,
- RTW89_PHYSTS_IE24_OFDM_TD_PATH_A = 24,
- RTW89_PHYSTS_IE25_OFDM_TD_PATH_B = 25,
- RTW89_PHYSTS_IE26_OFDM_TD_PATH_C = 26,
- RTW89_PHYSTS_IE27_OFDM_TD_PATH_D = 27,
- RTW89_PHYSTS_IE28_DBG_CCK_PATH_A = 28,
- RTW89_PHYSTS_IE29_DBG_CCK_PATH_B = 29,
- RTW89_PHYSTS_IE30_DBG_CCK_PATH_C = 30,
- RTW89_PHYSTS_IE31_DBG_CCK_PATH_D = 31,
- /* keep last */
- RTW89_PHYSTS_IE_NUM,
- RTW89_PHYSTS_IE_MAX = RTW89_PHYSTS_IE_NUM - 1
- };
- enum rtw89_phy_status_bitmap {
- RTW89_TD_SEARCH_FAIL = 0,
- RTW89_BRK_BY_TX_PKT = 1,
- RTW89_CCA_SPOOF = 2,
- RTW89_OFDM_BRK = 3,
- RTW89_CCK_BRK = 4,
- RTW89_DL_MU_SPOOFING = 5,
- RTW89_HE_MU = 6,
- RTW89_VHT_MU = 7,
- RTW89_UL_TB_SPOOFING = 8,
- RTW89_RSVD_9 = 9,
- RTW89_TRIG_BASE_PPDU = 10,
- RTW89_CCK_PKT = 11,
- RTW89_LEGACY_OFDM_PKT = 12,
- RTW89_HT_PKT = 13,
- RTW89_VHT_PKT = 14,
- RTW89_HE_PKT = 15,
- RTW89_PHYSTS_BITMAP_NUM
- };
- enum rtw89_dig_gain_type {
- RTW89_DIG_GAIN_LNA_G = 0,
- RTW89_DIG_GAIN_TIA_G = 1,
- RTW89_DIG_GAIN_LNA_A = 2,
- RTW89_DIG_GAIN_TIA_A = 3,
- RTW89_DIG_GAIN_MAX = 4
- };
- enum rtw89_dig_gain_lna_idx {
- RTW89_DIG_GAIN_LNA_IDX1 = 1,
- RTW89_DIG_GAIN_LNA_IDX2 = 2,
- RTW89_DIG_GAIN_LNA_IDX3 = 3,
- RTW89_DIG_GAIN_LNA_IDX4 = 4,
- RTW89_DIG_GAIN_LNA_IDX5 = 5,
- RTW89_DIG_GAIN_LNA_IDX6 = 6
- };
- enum rtw89_dig_gain_tia_idx {
- RTW89_DIG_GAIN_TIA_IDX0 = 0,
- RTW89_DIG_GAIN_TIA_IDX1 = 1
- };
- enum rtw89_tssi_bandedge_cfg {
- RTW89_TSSI_BANDEDGE_FLAT,
- RTW89_TSSI_BANDEDGE_LOW,
- RTW89_TSSI_BANDEDGE_MID,
- RTW89_TSSI_BANDEDGE_HIGH,
- RTW89_TSSI_CFG_NUM,
- };
- enum rtw89_tssi_sbw_idx {
- RTW89_TSSI_SBW20,
- RTW89_TSSI_SBW40_0,
- RTW89_TSSI_SBW40_1,
- RTW89_TSSI_SBW80_0,
- RTW89_TSSI_SBW80_1,
- RTW89_TSSI_SBW80_2,
- RTW89_TSSI_SBW80_3,
- RTW89_TSSI_SBW160_0,
- RTW89_TSSI_SBW160_1,
- RTW89_TSSI_SBW160_2,
- RTW89_TSSI_SBW160_3,
- RTW89_TSSI_SBW160_4,
- RTW89_TSSI_SBW160_5,
- RTW89_TSSI_SBW160_6,
- RTW89_TSSI_SBW160_7,
- RTW89_TSSI_SBW_NUM,
- };
- struct rtw89_txpwr_byrate_cfg {
- enum rtw89_band band;
- enum rtw89_nss nss;
- enum rtw89_rate_section rs;
- u8 shf;
- u8 len;
- u32 data;
- };
- #define DELTA_SWINGIDX_SIZE 30
- struct rtw89_txpwr_track_cfg {
- const s8 (*delta_swingidx_6gb_n)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_6gb_p)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_6ga_n)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_6ga_p)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_5gb_n)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_5gb_p)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_5ga_n)[DELTA_SWINGIDX_SIZE];
- const s8 (*delta_swingidx_5ga_p)[DELTA_SWINGIDX_SIZE];
- const s8 *delta_swingidx_2gb_n;
- const s8 *delta_swingidx_2gb_p;
- const s8 *delta_swingidx_2ga_n;
- const s8 *delta_swingidx_2ga_p;
- const s8 *delta_swingidx_2g_cck_b_n;
- const s8 *delta_swingidx_2g_cck_b_p;
- const s8 *delta_swingidx_2g_cck_a_n;
- const s8 *delta_swingidx_2g_cck_a_p;
- };
- struct rtw89_phy_dig_gain_cfg {
- const struct rtw89_reg_def *table;
- u8 size;
- };
- struct rtw89_phy_dig_gain_table {
- const struct rtw89_phy_dig_gain_cfg *cfg_lna_g;
- const struct rtw89_phy_dig_gain_cfg *cfg_tia_g;
- const struct rtw89_phy_dig_gain_cfg *cfg_lna_a;
- const struct rtw89_phy_dig_gain_cfg *cfg_tia_a;
- };
- struct rtw89_phy_tssi_dbw_table {
- u32 data[RTW89_TSSI_CFG_NUM][RTW89_TSSI_SBW_NUM];
- };
- struct rtw89_phy_reg3_tbl {
- const struct rtw89_reg3_def *reg3;
- int size;
- };
- #define DECLARE_PHY_REG3_TBL(_name) \
- const struct rtw89_phy_reg3_tbl _name ## _tbl = { \
- .reg3 = _name, \
- .size = ARRAY_SIZE(_name), \
- }
- struct rtw89_nbi_reg_def {
- struct rtw89_reg_def notch1_idx;
- struct rtw89_reg_def notch1_frac_idx;
- struct rtw89_reg_def notch1_en;
- struct rtw89_reg_def notch2_idx;
- struct rtw89_reg_def notch2_frac_idx;
- struct rtw89_reg_def notch2_en;
- };
- struct rtw89_ccx_regs {
- u32 setting_addr;
- u32 edcca_opt_mask;
- u32 measurement_trig_mask;
- u32 trig_opt_mask;
- u32 en_mask;
- u32 ifs_cnt_addr;
- u32 ifs_clm_period_mask;
- u32 ifs_clm_cnt_unit_mask;
- u32 ifs_clm_cnt_clear_mask;
- u32 ifs_collect_en_mask;
- u32 ifs_t1_addr;
- u32 ifs_t1_th_h_mask;
- u32 ifs_t1_en_mask;
- u32 ifs_t1_th_l_mask;
- u32 ifs_t2_addr;
- u32 ifs_t2_th_h_mask;
- u32 ifs_t2_en_mask;
- u32 ifs_t2_th_l_mask;
- u32 ifs_t3_addr;
- u32 ifs_t3_th_h_mask;
- u32 ifs_t3_en_mask;
- u32 ifs_t3_th_l_mask;
- u32 ifs_t4_addr;
- u32 ifs_t4_th_h_mask;
- u32 ifs_t4_en_mask;
- u32 ifs_t4_th_l_mask;
- u32 ifs_clm_tx_cnt_addr;
- u32 ifs_clm_edcca_excl_cca_fa_mask;
- u32 ifs_clm_tx_cnt_msk;
- u32 ifs_clm_cca_addr;
- u32 ifs_clm_ofdmcca_excl_fa_mask;
- u32 ifs_clm_cckcca_excl_fa_mask;
- u32 ifs_clm_fa_addr;
- u32 ifs_clm_ofdm_fa_mask;
- u32 ifs_clm_cck_fa_mask;
- u32 ifs_his_addr;
- u32 ifs_t4_his_mask;
- u32 ifs_t3_his_mask;
- u32 ifs_t2_his_mask;
- u32 ifs_t1_his_mask;
- u32 ifs_avg_l_addr;
- u32 ifs_t2_avg_mask;
- u32 ifs_t1_avg_mask;
- u32 ifs_avg_h_addr;
- u32 ifs_t4_avg_mask;
- u32 ifs_t3_avg_mask;
- u32 ifs_cca_l_addr;
- u32 ifs_t2_cca_mask;
- u32 ifs_t1_cca_mask;
- u32 ifs_cca_h_addr;
- u32 ifs_t4_cca_mask;
- u32 ifs_t3_cca_mask;
- u32 ifs_total_addr;
- u32 ifs_cnt_done_mask;
- u32 ifs_total_mask;
- };
- struct rtw89_physts_regs {
- u32 setting_addr;
- u32 dis_trigger_fail_mask;
- u32 dis_trigger_brk_mask;
- };
- struct rtw89_phy_gen_def {
- u32 cr_base;
- const struct rtw89_ccx_regs *ccx;
- const struct rtw89_physts_regs *physts;
- };
- extern const struct rtw89_phy_gen_def rtw89_phy_gen_ax;
- extern const struct rtw89_phy_gen_def rtw89_phy_gen_be;
- static inline void rtw89_phy_write8(struct rtw89_dev *rtwdev,
- u32 addr, u8 data)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- rtw89_write8(rtwdev, addr + phy->cr_base, data);
- }
- static inline void rtw89_phy_write16(struct rtw89_dev *rtwdev,
- u32 addr, u16 data)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- rtw89_write16(rtwdev, addr + phy->cr_base, data);
- }
- static inline void rtw89_phy_write32(struct rtw89_dev *rtwdev,
- u32 addr, u32 data)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- rtw89_write32(rtwdev, addr + phy->cr_base, data);
- }
- static inline void rtw89_phy_write32_set(struct rtw89_dev *rtwdev,
- u32 addr, u32 bits)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- rtw89_write32_set(rtwdev, addr + phy->cr_base, bits);
- }
- static inline void rtw89_phy_write32_clr(struct rtw89_dev *rtwdev,
- u32 addr, u32 bits)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- rtw89_write32_clr(rtwdev, addr + phy->cr_base, bits);
- }
- static inline void rtw89_phy_write32_mask(struct rtw89_dev *rtwdev,
- u32 addr, u32 mask, u32 data)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- rtw89_write32_mask(rtwdev, addr + phy->cr_base, mask, data);
- }
- static inline u8 rtw89_phy_read8(struct rtw89_dev *rtwdev, u32 addr)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- return rtw89_read8(rtwdev, addr + phy->cr_base);
- }
- static inline u16 rtw89_phy_read16(struct rtw89_dev *rtwdev, u32 addr)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- return rtw89_read16(rtwdev, addr + phy->cr_base);
- }
- static inline u32 rtw89_phy_read32(struct rtw89_dev *rtwdev, u32 addr)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- return rtw89_read32(rtwdev, addr + phy->cr_base);
- }
- static inline u32 rtw89_phy_read32_mask(struct rtw89_dev *rtwdev,
- u32 addr, u32 mask)
- {
- const struct rtw89_phy_gen_def *phy = rtwdev->chip->phy_def;
- return rtw89_read32_mask(rtwdev, addr + phy->cr_base, mask);
- }
- static inline
- enum rtw89_gain_offset rtw89_subband_to_gain_offset_band_of_ofdm(enum rtw89_subband subband)
- {
- switch (subband) {
- default:
- case RTW89_CH_2G:
- return RTW89_GAIN_OFFSET_2G_OFDM;
- case RTW89_CH_5G_BAND_1:
- return RTW89_GAIN_OFFSET_5G_LOW;
- case RTW89_CH_5G_BAND_3:
- return RTW89_GAIN_OFFSET_5G_MID;
- case RTW89_CH_5G_BAND_4:
- return RTW89_GAIN_OFFSET_5G_HIGH;
- }
- }
- static inline
- enum rtw89_phy_bb_gain_band rtw89_subband_to_bb_gain_band(enum rtw89_subband subband)
- {
- switch (subband) {
- default:
- case RTW89_CH_2G:
- return RTW89_BB_GAIN_BAND_2G;
- case RTW89_CH_5G_BAND_1:
- return RTW89_BB_GAIN_BAND_5G_L;
- case RTW89_CH_5G_BAND_3:
- return RTW89_BB_GAIN_BAND_5G_M;
- case RTW89_CH_5G_BAND_4:
- return RTW89_BB_GAIN_BAND_5G_H;
- case RTW89_CH_6G_BAND_IDX0:
- case RTW89_CH_6G_BAND_IDX1:
- return RTW89_BB_GAIN_BAND_6G_L;
- case RTW89_CH_6G_BAND_IDX2:
- case RTW89_CH_6G_BAND_IDX3:
- return RTW89_BB_GAIN_BAND_6G_M;
- case RTW89_CH_6G_BAND_IDX4:
- case RTW89_CH_6G_BAND_IDX5:
- return RTW89_BB_GAIN_BAND_6G_H;
- case RTW89_CH_6G_BAND_IDX6:
- case RTW89_CH_6G_BAND_IDX7:
- return RTW89_BB_GAIN_BAND_6G_UH;
- }
- }
- enum rtw89_rfk_flag {
- RTW89_RFK_F_WRF = 0,
- RTW89_RFK_F_WM = 1,
- RTW89_RFK_F_WS = 2,
- RTW89_RFK_F_WC = 3,
- RTW89_RFK_F_DELAY = 4,
- RTW89_RFK_F_NUM,
- };
- struct rtw89_rfk_tbl {
- const struct rtw89_reg5_def *defs;
- u32 size;
- };
- #define RTW89_DECLARE_RFK_TBL(_name) \
- const struct rtw89_rfk_tbl _name ## _tbl = { \
- .defs = _name, \
- .size = ARRAY_SIZE(_name), \
- }
- #define RTW89_DECL_RFK_WRF(_path, _addr, _mask, _data) \
- {.flag = RTW89_RFK_F_WRF, \
- .path = _path, \
- .addr = _addr, \
- .mask = _mask, \
- .data = _data,}
- #define RTW89_DECL_RFK_WM(_addr, _mask, _data) \
- {.flag = RTW89_RFK_F_WM, \
- .addr = _addr, \
- .mask = _mask, \
- .data = _data,}
- #define RTW89_DECL_RFK_WS(_addr, _mask) \
- {.flag = RTW89_RFK_F_WS, \
- .addr = _addr, \
- .mask = _mask,}
- #define RTW89_DECL_RFK_WC(_addr, _mask) \
- {.flag = RTW89_RFK_F_WC, \
- .addr = _addr, \
- .mask = _mask,}
- #define RTW89_DECL_RFK_DELAY(_data) \
- {.flag = RTW89_RFK_F_DELAY, \
- .data = _data,}
- void
- rtw89_rfk_parser(struct rtw89_dev *rtwdev, const struct rtw89_rfk_tbl *tbl);
- #define rtw89_rfk_parser_by_cond(dev, cond, tbl_t, tbl_f) \
- do { \
- typeof(dev) __dev = (dev); \
- if (cond) \
- rtw89_rfk_parser(__dev, (tbl_t)); \
- else \
- rtw89_rfk_parser(__dev, (tbl_f)); \
- } while (0)
- void rtw89_phy_write_reg3_tbl(struct rtw89_dev *rtwdev,
- const struct rtw89_phy_reg3_tbl *tbl);
- u8 rtw89_phy_get_txsc(struct rtw89_dev *rtwdev,
- const struct rtw89_chan *chan,
- enum rtw89_bandwidth dbw);
- u32 rtw89_phy_read_rf(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
- u32 addr, u32 mask);
- u32 rtw89_phy_read_rf_v1(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
- u32 addr, u32 mask);
- bool rtw89_phy_write_rf(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
- u32 addr, u32 mask, u32 data);
- bool rtw89_phy_write_rf_v1(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
- u32 addr, u32 mask, u32 data);
- void rtw89_phy_init_bb_reg(struct rtw89_dev *rtwdev);
- void rtw89_phy_init_rf_reg(struct rtw89_dev *rtwdev, bool noio);
- void rtw89_phy_config_rf_reg_v1(struct rtw89_dev *rtwdev,
- const struct rtw89_reg2_def *reg,
- enum rtw89_rf_path rf_path,
- void *extra_data);
- void rtw89_phy_dm_init(struct rtw89_dev *rtwdev);
- void rtw89_phy_write32_idx(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
- u32 data, enum rtw89_phy_idx phy_idx);
- u32 rtw89_phy_read32_idx(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
- enum rtw89_phy_idx phy_idx);
- s8 *rtw89_phy_raw_byr_seek(struct rtw89_dev *rtwdev,
- struct rtw89_txpwr_byrate *head,
- const struct rtw89_rate_desc *desc);
- void rtw89_phy_load_txpwr_byrate(struct rtw89_dev *rtwdev,
- const struct rtw89_txpwr_table *tbl);
- s8 rtw89_phy_read_txpwr_limit(struct rtw89_dev *rtwdev, u8 band,
- u8 bw, u8 ntx, u8 rs, u8 bf, u8 ch);
- void rtw89_phy_set_txpwr_byrate(struct rtw89_dev *rtwdev,
- const struct rtw89_chan *chan,
- enum rtw89_phy_idx phy_idx);
- void rtw89_phy_set_txpwr_offset(struct rtw89_dev *rtwdev,
- const struct rtw89_chan *chan,
- enum rtw89_phy_idx phy_idx);
- void rtw89_phy_set_txpwr_limit(struct rtw89_dev *rtwdev,
- const struct rtw89_chan *chan,
- enum rtw89_phy_idx phy_idx);
- void rtw89_phy_set_txpwr_limit_ru(struct rtw89_dev *rtwdev,
- const struct rtw89_chan *chan,
- enum rtw89_phy_idx phy_idx);
- void rtw89_phy_ra_assoc(struct rtw89_dev *rtwdev, struct ieee80211_sta *sta);
- void rtw89_phy_ra_update(struct rtw89_dev *rtwdev);
- void rtw89_phy_ra_updata_sta(struct rtw89_dev *rtwdev, struct ieee80211_sta *sta,
- u32 changed);
- void rtw89_phy_rate_pattern_vif(struct rtw89_dev *rtwdev,
- struct ieee80211_vif *vif,
- const struct cfg80211_bitrate_mask *mask);
- void rtw89_phy_c2h_handle(struct rtw89_dev *rtwdev, struct sk_buff *skb,
- u32 len, u8 class, u8 func);
- void rtw89_phy_cfo_track(struct rtw89_dev *rtwdev);
- void rtw89_phy_cfo_track_work(struct work_struct *work);
- void rtw89_phy_cfo_parse(struct rtw89_dev *rtwdev, s16 cfo_val,
- struct rtw89_rx_phy_ppdu *phy_ppdu);
- void rtw89_phy_stat_track(struct rtw89_dev *rtwdev);
- void rtw89_phy_env_monitor_track(struct rtw89_dev *rtwdev);
- void rtw89_phy_set_phy_regs(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
- u32 val);
- void rtw89_phy_dig_reset(struct rtw89_dev *rtwdev);
- void rtw89_phy_dig(struct rtw89_dev *rtwdev);
- void rtw89_phy_tx_path_div_track(struct rtw89_dev *rtwdev);
- void rtw89_phy_antdiv_parse(struct rtw89_dev *rtwdev,
- struct rtw89_rx_phy_ppdu *phy_ppdu);
- void rtw89_phy_antdiv_track(struct rtw89_dev *rtwdev);
- void rtw89_phy_antdiv_work(struct work_struct *work);
- void rtw89_phy_set_bss_color(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif);
- void rtw89_phy_tssi_ctrl_set_bandedge_cfg(struct rtw89_dev *rtwdev,
- enum rtw89_mac_idx mac_idx,
- enum rtw89_tssi_bandedge_cfg bandedge_cfg);
- void rtw89_phy_ul_tb_assoc(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
- void rtw89_phy_ul_tb_ctrl_track(struct rtw89_dev *rtwdev);
- u8 rtw89_encode_chan_idx(struct rtw89_dev *rtwdev, u8 central_ch, u8 band);
- void rtw89_decode_chan_idx(struct rtw89_dev *rtwdev, u8 chan_idx,
- u8 *ch, enum nl80211_band *band);
- void rtw89_phy_config_edcca(struct rtw89_dev *rtwdev, bool scan);
- #endif
|