pci.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2020 Realtek Corporation
  3. */
  4. #ifndef __RTW89_PCI_H__
  5. #define __RTW89_PCI_H__
  6. #include "txrx.h"
  7. #define MDIO_PG0_G1 0
  8. #define MDIO_PG1_G1 1
  9. #define MDIO_PG0_G2 2
  10. #define MDIO_PG1_G2 3
  11. #define RAC_CTRL_PPR 0x00
  12. #define RAC_ANA0A 0x0A
  13. #define B_BAC_EQ_SEL BIT(5)
  14. #define RAC_ANA0C 0x0C
  15. #define B_PCIE_BIT_PSAVE BIT(15)
  16. #define RAC_ANA10 0x10
  17. #define B_PCIE_BIT_PINOUT_DIS BIT(3)
  18. #define RAC_REG_REV2 0x1B
  19. #define BAC_CMU_EN_DLY_MASK GENMASK(15, 12)
  20. #define PCIE_DPHY_DLY_25US 0x1
  21. #define RAC_ANA19 0x19
  22. #define B_PCIE_BIT_RD_SEL BIT(2)
  23. #define RAC_REG_FLD_0 0x1D
  24. #define BAC_AUTOK_N_MASK GENMASK(3, 2)
  25. #define PCIE_AUTOK_4 0x3
  26. #define RAC_ANA1F 0x1F
  27. #define RAC_ANA24 0x24
  28. #define B_AX_DEGLITCH GENMASK(11, 8)
  29. #define RAC_ANA26 0x26
  30. #define B_AX_RXEN GENMASK(15, 14)
  31. #define RAC_CTRL_PPR_V1 0x30
  32. #define B_AX_CLK_CALIB_EN BIT(12)
  33. #define B_AX_CALIB_EN BIT(13)
  34. #define B_AX_DIV GENMASK(15, 14)
  35. #define RAC_SET_PPR_V1 0x31
  36. #define R_AX_DBI_FLAG 0x1090
  37. #define B_AX_DBI_RFLAG BIT(17)
  38. #define B_AX_DBI_WFLAG BIT(16)
  39. #define B_AX_DBI_WREN_MSK GENMASK(15, 12)
  40. #define B_AX_DBI_ADDR_MSK GENMASK(11, 2)
  41. #define R_AX_DBI_WDATA 0x1094
  42. #define R_AX_DBI_RDATA 0x1098
  43. #define R_AX_MDIO_WDATA 0x10A4
  44. #define R_AX_MDIO_RDATA 0x10A6
  45. #define R_AX_PCIE_PS_CTRL_V1 0x3008
  46. #define B_AX_CMAC_EXIT_L1_EN BIT(7)
  47. #define B_AX_DMAC0_EXIT_L1_EN BIT(6)
  48. #define B_AX_SEL_XFER_PENDING BIT(3)
  49. #define B_AX_SEL_REQ_ENTR_L1 BIT(2)
  50. #define B_AX_SEL_REQ_EXIT_L1 BIT(0)
  51. #define R_AX_PCIE_MIX_CFG_V1 0x300C
  52. #define B_AX_ASPM_CTRL_L1 BIT(17)
  53. #define B_AX_ASPM_CTRL_L0 BIT(16)
  54. #define B_AX_ASPM_CTRL_MASK GENMASK(17, 16)
  55. #define B_AX_XFER_PENDING_FW BIT(11)
  56. #define B_AX_XFER_PENDING BIT(10)
  57. #define B_AX_REQ_EXIT_L1 BIT(9)
  58. #define B_AX_REQ_ENTR_L1 BIT(8)
  59. #define B_AX_L1SUB_DISABLE BIT(0)
  60. #define R_AX_L1_CLK_CTRL 0x3010
  61. #define B_AX_CLK_REQ_N BIT(1)
  62. #define R_AX_PCIE_BG_CLR 0x303C
  63. #define B_AX_BG_CLR_ASYNC_M3 BIT(4)
  64. #define R_AX_PCIE_LAT_CTRL 0x3044
  65. #define B_AX_CLK_REQ_SEL_OPT BIT(1)
  66. #define B_AX_CLK_REQ_SEL BIT(0)
  67. #define R_AX_PCIE_IO_RCY_M1 0x3100
  68. #define B_AX_PCIE_IO_RCY_P_M1 BIT(5)
  69. #define B_AX_PCIE_IO_RCY_WDT_P_M1 BIT(4)
  70. #define B_AX_PCIE_IO_RCY_WDT_MODE_M1 BIT(3)
  71. #define B_AX_PCIE_IO_RCY_TRIG_M1 BIT(0)
  72. #define R_AX_PCIE_WDT_TIMER_M1 0x3104
  73. #define B_AX_PCIE_WDT_TIMER_M1_MASK GENMASK(31, 0)
  74. #define R_AX_PCIE_IO_RCY_M2 0x310C
  75. #define B_AX_PCIE_IO_RCY_P_M2 BIT(5)
  76. #define B_AX_PCIE_IO_RCY_WDT_P_M2 BIT(4)
  77. #define B_AX_PCIE_IO_RCY_WDT_MODE_M2 BIT(3)
  78. #define B_AX_PCIE_IO_RCY_TRIG_M2 BIT(0)
  79. #define R_AX_PCIE_WDT_TIMER_M2 0x3110
  80. #define B_AX_PCIE_WDT_TIMER_M2_MASK GENMASK(31, 0)
  81. #define R_AX_PCIE_IO_RCY_E0 0x3118
  82. #define B_AX_PCIE_IO_RCY_P_E0 BIT(5)
  83. #define B_AX_PCIE_IO_RCY_WDT_P_E0 BIT(4)
  84. #define B_AX_PCIE_IO_RCY_WDT_MODE_E0 BIT(3)
  85. #define B_AX_PCIE_IO_RCY_TRIG_E0 BIT(0)
  86. #define R_AX_PCIE_WDT_TIMER_E0 0x311C
  87. #define B_AX_PCIE_WDT_TIMER_E0_MASK GENMASK(31, 0)
  88. #define R_AX_PCIE_IO_RCY_S1 0x3124
  89. #define B_AX_PCIE_IO_RCY_RP_S1 BIT(7)
  90. #define B_AX_PCIE_IO_RCY_WP_S1 BIT(6)
  91. #define B_AX_PCIE_IO_RCY_WDT_RP_S1 BIT(5)
  92. #define B_AX_PCIE_IO_RCY_WDT_WP_S1 BIT(4)
  93. #define B_AX_PCIE_IO_RCY_WDT_MODE_S1 BIT(3)
  94. #define B_AX_PCIE_IO_RCY_RTRIG_S1 BIT(1)
  95. #define B_AX_PCIE_IO_RCY_WTRIG_S1 BIT(0)
  96. #define R_AX_PCIE_WDT_TIMER_S1 0x3128
  97. #define B_AX_PCIE_WDT_TIMER_S1_MASK GENMASK(31, 0)
  98. #define R_RAC_DIRECT_OFFSET_G1 0x3800
  99. #define FILTER_OUT_EQ_MASK GENMASK(14, 10)
  100. #define R_RAC_DIRECT_OFFSET_G2 0x3880
  101. #define REG_FILTER_OUT_MASK GENMASK(6, 2)
  102. #define RAC_MULT 2
  103. #define RTW89_PCI_WR_RETRY_CNT 20
  104. /* Interrupts */
  105. #define R_AX_HIMR0 0x01A0
  106. #define B_AX_WDT_TIMEOUT_INT_EN BIT(22)
  107. #define B_AX_HALT_C2H_INT_EN BIT(21)
  108. #define R_AX_HISR0 0x01A4
  109. #define R_AX_HIMR1 0x01A8
  110. #define B_AX_GPIO18_INT_EN BIT(2)
  111. #define B_AX_GPIO17_INT_EN BIT(1)
  112. #define B_AX_GPIO16_INT_EN BIT(0)
  113. #define R_AX_HISR1 0x01AC
  114. #define B_AX_GPIO18_INT BIT(2)
  115. #define B_AX_GPIO17_INT BIT(1)
  116. #define B_AX_GPIO16_INT BIT(0)
  117. #define R_AX_MDIO_CFG 0x10A0
  118. #define B_AX_MDIO_PHY_ADDR_MASK GENMASK(13, 12)
  119. #define B_AX_MDIO_RFLAG BIT(9)
  120. #define B_AX_MDIO_WFLAG BIT(8)
  121. #define B_AX_MDIO_ADDR_MASK GENMASK(4, 0)
  122. #define R_AX_PCIE_HIMR00 0x10B0
  123. #define R_AX_HAXI_HIMR00 0x10B0
  124. #define B_AX_HC00ISR_IND_INT_EN BIT(27)
  125. #define B_AX_HD1ISR_IND_INT_EN BIT(26)
  126. #define B_AX_HD0ISR_IND_INT_EN BIT(25)
  127. #define B_AX_HS0ISR_IND_INT_EN BIT(24)
  128. #define B_AX_HS0ISR_IND_INT_EN_WKARND BIT(23)
  129. #define B_AX_RETRAIN_INT_EN BIT(21)
  130. #define B_AX_RPQBD_FULL_INT_EN BIT(20)
  131. #define B_AX_RDU_INT_EN BIT(19)
  132. #define B_AX_RXDMA_STUCK_INT_EN BIT(18)
  133. #define B_AX_TXDMA_STUCK_INT_EN BIT(17)
  134. #define B_AX_PCIE_HOTRST_INT_EN BIT(16)
  135. #define B_AX_PCIE_FLR_INT_EN BIT(15)
  136. #define B_AX_PCIE_PERST_INT_EN BIT(14)
  137. #define B_AX_TXDMA_CH12_INT_EN BIT(13)
  138. #define B_AX_TXDMA_CH9_INT_EN BIT(12)
  139. #define B_AX_TXDMA_CH8_INT_EN BIT(11)
  140. #define B_AX_TXDMA_ACH7_INT_EN BIT(10)
  141. #define B_AX_TXDMA_ACH6_INT_EN BIT(9)
  142. #define B_AX_TXDMA_ACH5_INT_EN BIT(8)
  143. #define B_AX_TXDMA_ACH4_INT_EN BIT(7)
  144. #define B_AX_TXDMA_ACH3_INT_EN BIT(6)
  145. #define B_AX_TXDMA_ACH2_INT_EN BIT(5)
  146. #define B_AX_TXDMA_ACH1_INT_EN BIT(4)
  147. #define B_AX_TXDMA_ACH0_INT_EN BIT(3)
  148. #define B_AX_RPQDMA_INT_EN BIT(2)
  149. #define B_AX_RXP1DMA_INT_EN BIT(1)
  150. #define B_AX_RXDMA_INT_EN BIT(0)
  151. #define R_AX_PCIE_HISR00 0x10B4
  152. #define R_AX_HAXI_HISR00 0x10B4
  153. #define B_AX_HC00ISR_IND_INT BIT(27)
  154. #define B_AX_HD1ISR_IND_INT BIT(26)
  155. #define B_AX_HD0ISR_IND_INT BIT(25)
  156. #define B_AX_HS0ISR_IND_INT BIT(24)
  157. #define B_AX_RETRAIN_INT BIT(21)
  158. #define B_AX_RPQBD_FULL_INT BIT(20)
  159. #define B_AX_RDU_INT BIT(19)
  160. #define B_AX_RXDMA_STUCK_INT BIT(18)
  161. #define B_AX_TXDMA_STUCK_INT BIT(17)
  162. #define B_AX_PCIE_HOTRST_INT BIT(16)
  163. #define B_AX_PCIE_FLR_INT BIT(15)
  164. #define B_AX_PCIE_PERST_INT BIT(14)
  165. #define B_AX_TXDMA_CH12_INT BIT(13)
  166. #define B_AX_TXDMA_CH9_INT BIT(12)
  167. #define B_AX_TXDMA_CH8_INT BIT(11)
  168. #define B_AX_TXDMA_ACH7_INT BIT(10)
  169. #define B_AX_TXDMA_ACH6_INT BIT(9)
  170. #define B_AX_TXDMA_ACH5_INT BIT(8)
  171. #define B_AX_TXDMA_ACH4_INT BIT(7)
  172. #define B_AX_TXDMA_ACH3_INT BIT(6)
  173. #define B_AX_TXDMA_ACH2_INT BIT(5)
  174. #define B_AX_TXDMA_ACH1_INT BIT(4)
  175. #define B_AX_TXDMA_ACH0_INT BIT(3)
  176. #define B_AX_RPQDMA_INT BIT(2)
  177. #define B_AX_RXP1DMA_INT BIT(1)
  178. #define B_AX_RXDMA_INT BIT(0)
  179. #define R_AX_HAXI_IDCT_MSK 0x10B8
  180. #define B_AX_TXBD_LEN0_ERR_IDCT_MSK BIT(3)
  181. #define B_AX_TXBD_4KBOUND_ERR_IDCT_MSK BIT(2)
  182. #define B_AX_RXMDA_STUCK_IDCT_MSK BIT(1)
  183. #define B_AX_TXMDA_STUCK_IDCT_MSK BIT(0)
  184. #define R_AX_HAXI_IDCT 0x10BC
  185. #define B_AX_TXBD_LEN0_ERR_IDCT BIT(3)
  186. #define B_AX_TXBD_4KBOUND_ERR_IDCT BIT(2)
  187. #define B_AX_RXMDA_STUCK_IDCT BIT(1)
  188. #define B_AX_TXMDA_STUCK_IDCT BIT(0)
  189. #define R_AX_HAXI_HIMR10 0x11E0
  190. #define B_AX_TXDMA_CH11_INT_EN_V1 BIT(1)
  191. #define B_AX_TXDMA_CH10_INT_EN_V1 BIT(0)
  192. #define R_AX_PCIE_HIMR10 0x13B0
  193. #define B_AX_HC10ISR_IND_INT_EN BIT(28)
  194. #define B_AX_TXDMA_CH11_INT_EN BIT(12)
  195. #define B_AX_TXDMA_CH10_INT_EN BIT(11)
  196. #define R_AX_PCIE_HISR10 0x13B4
  197. #define B_AX_HC10ISR_IND_INT BIT(28)
  198. #define B_AX_TXDMA_CH11_INT BIT(12)
  199. #define B_AX_TXDMA_CH10_INT BIT(11)
  200. #define R_AX_PCIE_HIMR00_V1 0x30B0
  201. #define B_AX_HCI_AXIDMA_INT_EN BIT(29)
  202. #define B_AX_HC00ISR_IND_INT_EN_V1 BIT(28)
  203. #define B_AX_HD1ISR_IND_INT_EN_V1 BIT(27)
  204. #define B_AX_HD0ISR_IND_INT_EN_V1 BIT(26)
  205. #define B_AX_HS1ISR_IND_INT_EN BIT(25)
  206. #define B_AX_PCIE_DBG_STE_INT_EN BIT(13)
  207. #define R_AX_PCIE_HISR00_V1 0x30B4
  208. #define B_AX_HCI_AXIDMA_INT BIT(29)
  209. #define B_AX_HC00ISR_IND_INT_V1 BIT(28)
  210. #define B_AX_HD1ISR_IND_INT_V1 BIT(27)
  211. #define B_AX_HD0ISR_IND_INT_V1 BIT(26)
  212. #define B_AX_HS1ISR_IND_INT BIT(25)
  213. #define B_AX_PCIE_DBG_STE_INT BIT(13)
  214. /* TX/RX */
  215. #define R_AX_DRV_FW_HSK_0 0x01B0
  216. #define R_AX_DRV_FW_HSK_1 0x01B4
  217. #define R_AX_DRV_FW_HSK_2 0x01B8
  218. #define R_AX_DRV_FW_HSK_3 0x01BC
  219. #define R_AX_DRV_FW_HSK_4 0x01C0
  220. #define R_AX_DRV_FW_HSK_5 0x01C4
  221. #define R_AX_DRV_FW_HSK_6 0x01C8
  222. #define R_AX_DRV_FW_HSK_7 0x01CC
  223. #define R_AX_RXQ_RXBD_IDX 0x1050
  224. #define R_AX_RPQ_RXBD_IDX 0x1054
  225. #define R_AX_ACH0_TXBD_IDX 0x1058
  226. #define R_AX_ACH1_TXBD_IDX 0x105C
  227. #define R_AX_ACH2_TXBD_IDX 0x1060
  228. #define R_AX_ACH3_TXBD_IDX 0x1064
  229. #define R_AX_ACH4_TXBD_IDX 0x1068
  230. #define R_AX_ACH5_TXBD_IDX 0x106C
  231. #define R_AX_ACH6_TXBD_IDX 0x1070
  232. #define R_AX_ACH7_TXBD_IDX 0x1074
  233. #define R_AX_CH8_TXBD_IDX 0x1078 /* Management Queue band 0 */
  234. #define R_AX_CH9_TXBD_IDX 0x107C /* HI Queue band 0 */
  235. #define R_AX_CH10_TXBD_IDX 0x137C /* Management Queue band 1 */
  236. #define R_AX_CH11_TXBD_IDX 0x1380 /* HI Queue band 1 */
  237. #define R_AX_CH12_TXBD_IDX 0x1080 /* FWCMD Queue */
  238. #define R_AX_CH10_TXBD_IDX_V1 0x11D0
  239. #define R_AX_CH11_TXBD_IDX_V1 0x11D4
  240. #define R_AX_RXQ_RXBD_IDX_V1 0x1218
  241. #define R_AX_RPQ_RXBD_IDX_V1 0x121C
  242. #define TXBD_HW_IDX_MASK GENMASK(27, 16)
  243. #define TXBD_HOST_IDX_MASK GENMASK(11, 0)
  244. #define R_AX_ACH0_TXBD_DESA_L 0x1110
  245. #define R_AX_ACH0_TXBD_DESA_H 0x1114
  246. #define R_AX_ACH1_TXBD_DESA_L 0x1118
  247. #define R_AX_ACH1_TXBD_DESA_H 0x111C
  248. #define R_AX_ACH2_TXBD_DESA_L 0x1120
  249. #define R_AX_ACH2_TXBD_DESA_H 0x1124
  250. #define R_AX_ACH3_TXBD_DESA_L 0x1128
  251. #define R_AX_ACH3_TXBD_DESA_H 0x112C
  252. #define R_AX_ACH4_TXBD_DESA_L 0x1130
  253. #define R_AX_ACH4_TXBD_DESA_H 0x1134
  254. #define R_AX_ACH5_TXBD_DESA_L 0x1138
  255. #define R_AX_ACH5_TXBD_DESA_H 0x113C
  256. #define R_AX_ACH6_TXBD_DESA_L 0x1140
  257. #define R_AX_ACH6_TXBD_DESA_H 0x1144
  258. #define R_AX_ACH7_TXBD_DESA_L 0x1148
  259. #define R_AX_ACH7_TXBD_DESA_H 0x114C
  260. #define R_AX_CH8_TXBD_DESA_L 0x1150
  261. #define R_AX_CH8_TXBD_DESA_H 0x1154
  262. #define R_AX_CH9_TXBD_DESA_L 0x1158
  263. #define R_AX_CH9_TXBD_DESA_H 0x115C
  264. #define R_AX_CH10_TXBD_DESA_L 0x1358
  265. #define R_AX_CH10_TXBD_DESA_H 0x135C
  266. #define R_AX_CH11_TXBD_DESA_L 0x1360
  267. #define R_AX_CH11_TXBD_DESA_H 0x1364
  268. #define R_AX_CH12_TXBD_DESA_L 0x1160
  269. #define R_AX_CH12_TXBD_DESA_H 0x1164
  270. #define R_AX_RXQ_RXBD_DESA_L 0x1100
  271. #define R_AX_RXQ_RXBD_DESA_H 0x1104
  272. #define R_AX_RPQ_RXBD_DESA_L 0x1108
  273. #define R_AX_RPQ_RXBD_DESA_H 0x110C
  274. #define R_AX_RXQ_RXBD_DESA_L_V1 0x1220
  275. #define R_AX_RXQ_RXBD_DESA_H_V1 0x1224
  276. #define R_AX_RPQ_RXBD_DESA_L_V1 0x1228
  277. #define R_AX_RPQ_RXBD_DESA_H_V1 0x122C
  278. #define R_AX_ACH0_TXBD_DESA_L_V1 0x1230
  279. #define R_AX_ACH0_TXBD_DESA_H_V1 0x1234
  280. #define R_AX_ACH1_TXBD_DESA_L_V1 0x1238
  281. #define R_AX_ACH1_TXBD_DESA_H_V1 0x123C
  282. #define R_AX_ACH2_TXBD_DESA_L_V1 0x1240
  283. #define R_AX_ACH2_TXBD_DESA_H_V1 0x1244
  284. #define R_AX_ACH3_TXBD_DESA_L_V1 0x1248
  285. #define R_AX_ACH3_TXBD_DESA_H_V1 0x124C
  286. #define R_AX_ACH4_TXBD_DESA_L_V1 0x1250
  287. #define R_AX_ACH4_TXBD_DESA_H_V1 0x1254
  288. #define R_AX_ACH5_TXBD_DESA_L_V1 0x1258
  289. #define R_AX_ACH5_TXBD_DESA_H_V1 0x125C
  290. #define R_AX_ACH6_TXBD_DESA_L_V1 0x1260
  291. #define R_AX_ACH6_TXBD_DESA_H_V1 0x1264
  292. #define R_AX_ACH7_TXBD_DESA_L_V1 0x1268
  293. #define R_AX_ACH7_TXBD_DESA_H_V1 0x126C
  294. #define R_AX_CH8_TXBD_DESA_L_V1 0x1270
  295. #define R_AX_CH8_TXBD_DESA_H_V1 0x1274
  296. #define R_AX_CH9_TXBD_DESA_L_V1 0x1278
  297. #define R_AX_CH9_TXBD_DESA_H_V1 0x127C
  298. #define R_AX_CH12_TXBD_DESA_L_V1 0x1280
  299. #define R_AX_CH12_TXBD_DESA_H_V1 0x1284
  300. #define R_AX_CH10_TXBD_DESA_L_V1 0x1458
  301. #define R_AX_CH10_TXBD_DESA_H_V1 0x145C
  302. #define R_AX_CH11_TXBD_DESA_L_V1 0x1460
  303. #define R_AX_CH11_TXBD_DESA_H_V1 0x1464
  304. #define B_AX_DESC_NUM_MSK GENMASK(11, 0)
  305. #define R_AX_RXQ_RXBD_NUM 0x1020
  306. #define R_AX_RPQ_RXBD_NUM 0x1022
  307. #define R_AX_ACH0_TXBD_NUM 0x1024
  308. #define R_AX_ACH1_TXBD_NUM 0x1026
  309. #define R_AX_ACH2_TXBD_NUM 0x1028
  310. #define R_AX_ACH3_TXBD_NUM 0x102A
  311. #define R_AX_ACH4_TXBD_NUM 0x102C
  312. #define R_AX_ACH5_TXBD_NUM 0x102E
  313. #define R_AX_ACH6_TXBD_NUM 0x1030
  314. #define R_AX_ACH7_TXBD_NUM 0x1032
  315. #define R_AX_CH8_TXBD_NUM 0x1034
  316. #define R_AX_CH9_TXBD_NUM 0x1036
  317. #define R_AX_CH10_TXBD_NUM 0x1338
  318. #define R_AX_CH11_TXBD_NUM 0x133A
  319. #define R_AX_CH12_TXBD_NUM 0x1038
  320. #define R_AX_RXQ_RXBD_NUM_V1 0x1210
  321. #define R_AX_RPQ_RXBD_NUM_V1 0x1212
  322. #define R_AX_CH10_TXBD_NUM_V1 0x1438
  323. #define R_AX_CH11_TXBD_NUM_V1 0x143A
  324. #define R_AX_ACH0_BDRAM_CTRL 0x1200
  325. #define R_AX_ACH1_BDRAM_CTRL 0x1204
  326. #define R_AX_ACH2_BDRAM_CTRL 0x1208
  327. #define R_AX_ACH3_BDRAM_CTRL 0x120C
  328. #define R_AX_ACH4_BDRAM_CTRL 0x1210
  329. #define R_AX_ACH5_BDRAM_CTRL 0x1214
  330. #define R_AX_ACH6_BDRAM_CTRL 0x1218
  331. #define R_AX_ACH7_BDRAM_CTRL 0x121C
  332. #define R_AX_CH8_BDRAM_CTRL 0x1220
  333. #define R_AX_CH9_BDRAM_CTRL 0x1224
  334. #define R_AX_CH10_BDRAM_CTRL 0x1320
  335. #define R_AX_CH11_BDRAM_CTRL 0x1324
  336. #define R_AX_CH12_BDRAM_CTRL 0x1228
  337. #define R_AX_ACH0_BDRAM_CTRL_V1 0x1300
  338. #define R_AX_ACH1_BDRAM_CTRL_V1 0x1304
  339. #define R_AX_ACH2_BDRAM_CTRL_V1 0x1308
  340. #define R_AX_ACH3_BDRAM_CTRL_V1 0x130C
  341. #define R_AX_ACH4_BDRAM_CTRL_V1 0x1310
  342. #define R_AX_ACH5_BDRAM_CTRL_V1 0x1314
  343. #define R_AX_ACH6_BDRAM_CTRL_V1 0x1318
  344. #define R_AX_ACH7_BDRAM_CTRL_V1 0x131C
  345. #define R_AX_CH8_BDRAM_CTRL_V1 0x1320
  346. #define R_AX_CH9_BDRAM_CTRL_V1 0x1324
  347. #define R_AX_CH12_BDRAM_CTRL_V1 0x1328
  348. #define R_AX_CH10_BDRAM_CTRL_V1 0x1420
  349. #define R_AX_CH11_BDRAM_CTRL_V1 0x1424
  350. #define BDRAM_SIDX_MASK GENMASK(7, 0)
  351. #define BDRAM_MAX_MASK GENMASK(15, 8)
  352. #define BDRAM_MIN_MASK GENMASK(23, 16)
  353. #define R_AX_PCIE_INIT_CFG1 0x1000
  354. #define B_AX_PCIE_RXRST_KEEP_REG BIT(23)
  355. #define B_AX_PCIE_TXRST_KEEP_REG BIT(22)
  356. #define B_AX_PCIE_PERST_KEEP_REG BIT(21)
  357. #define B_AX_PCIE_FLR_KEEP_REG BIT(20)
  358. #define B_AX_PCIE_TRAIN_KEEP_REG BIT(19)
  359. #define B_AX_RXBD_MODE BIT(18)
  360. #define B_AX_PCIE_MAX_RXDMA_MASK GENMASK(16, 14)
  361. #define B_AX_RXHCI_EN BIT(13)
  362. #define B_AX_LATENCY_CONTROL BIT(12)
  363. #define B_AX_TXHCI_EN BIT(11)
  364. #define B_AX_PCIE_MAX_TXDMA_MASK GENMASK(10, 8)
  365. #define B_AX_TX_TRUNC_MODE BIT(5)
  366. #define B_AX_RX_TRUNC_MODE BIT(4)
  367. #define B_AX_RST_BDRAM BIT(3)
  368. #define B_AX_DIS_RXDMA_PRE BIT(2)
  369. #define R_AX_TXDMA_ADDR_H 0x10F0
  370. #define R_AX_RXDMA_ADDR_H 0x10F4
  371. #define R_AX_PCIE_DMA_STOP1 0x1010
  372. #define B_AX_STOP_PCIEIO BIT(20)
  373. #define B_AX_STOP_WPDMA BIT(19)
  374. #define B_AX_STOP_CH12 BIT(18)
  375. #define B_AX_STOP_CH9 BIT(17)
  376. #define B_AX_STOP_CH8 BIT(16)
  377. #define B_AX_STOP_ACH7 BIT(15)
  378. #define B_AX_STOP_ACH6 BIT(14)
  379. #define B_AX_STOP_ACH5 BIT(13)
  380. #define B_AX_STOP_ACH4 BIT(12)
  381. #define B_AX_STOP_ACH3 BIT(11)
  382. #define B_AX_STOP_ACH2 BIT(10)
  383. #define B_AX_STOP_ACH1 BIT(9)
  384. #define B_AX_STOP_ACH0 BIT(8)
  385. #define B_AX_STOP_RPQ BIT(1)
  386. #define B_AX_STOP_RXQ BIT(0)
  387. #define B_AX_TX_STOP1_ALL GENMASK(18, 8)
  388. #define B_AX_TX_STOP1_MASK (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \
  389. B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \
  390. B_AX_STOP_ACH4 | B_AX_STOP_ACH5 | \
  391. B_AX_STOP_ACH6 | B_AX_STOP_ACH7 | \
  392. B_AX_STOP_CH8 | B_AX_STOP_CH9 | \
  393. B_AX_STOP_CH12)
  394. #define B_AX_TX_STOP1_MASK_V1 (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \
  395. B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \
  396. B_AX_STOP_CH8 | B_AX_STOP_CH9 | \
  397. B_AX_STOP_CH12)
  398. #define R_AX_PCIE_DMA_STOP2 0x1310
  399. #define B_AX_STOP_CH11 BIT(1)
  400. #define B_AX_STOP_CH10 BIT(0)
  401. #define B_AX_TX_STOP2_ALL GENMASK(1, 0)
  402. #define R_AX_TXBD_RWPTR_CLR1 0x1014
  403. #define B_AX_CLR_CH12_IDX BIT(10)
  404. #define B_AX_CLR_CH9_IDX BIT(9)
  405. #define B_AX_CLR_CH8_IDX BIT(8)
  406. #define B_AX_CLR_ACH7_IDX BIT(7)
  407. #define B_AX_CLR_ACH6_IDX BIT(6)
  408. #define B_AX_CLR_ACH5_IDX BIT(5)
  409. #define B_AX_CLR_ACH4_IDX BIT(4)
  410. #define B_AX_CLR_ACH3_IDX BIT(3)
  411. #define B_AX_CLR_ACH2_IDX BIT(2)
  412. #define B_AX_CLR_ACH1_IDX BIT(1)
  413. #define B_AX_CLR_ACH0_IDX BIT(0)
  414. #define B_AX_TXBD_CLR1_ALL GENMASK(10, 0)
  415. #define R_AX_RXBD_RWPTR_CLR 0x1018
  416. #define B_AX_CLR_RPQ_IDX BIT(1)
  417. #define B_AX_CLR_RXQ_IDX BIT(0)
  418. #define B_AX_RXBD_CLR_ALL GENMASK(1, 0)
  419. #define R_AX_TXBD_RWPTR_CLR2 0x1314
  420. #define B_AX_CLR_CH11_IDX BIT(1)
  421. #define B_AX_CLR_CH10_IDX BIT(0)
  422. #define B_AX_TXBD_CLR2_ALL GENMASK(1, 0)
  423. #define R_AX_PCIE_DMA_BUSY1 0x101C
  424. #define B_AX_PCIEIO_RX_BUSY BIT(22)
  425. #define B_AX_PCIEIO_TX_BUSY BIT(21)
  426. #define B_AX_PCIEIO_BUSY BIT(20)
  427. #define B_AX_WPDMA_BUSY BIT(19)
  428. #define B_AX_CH12_BUSY BIT(18)
  429. #define B_AX_CH9_BUSY BIT(17)
  430. #define B_AX_CH8_BUSY BIT(16)
  431. #define B_AX_ACH7_BUSY BIT(15)
  432. #define B_AX_ACH6_BUSY BIT(14)
  433. #define B_AX_ACH5_BUSY BIT(13)
  434. #define B_AX_ACH4_BUSY BIT(12)
  435. #define B_AX_ACH3_BUSY BIT(11)
  436. #define B_AX_ACH2_BUSY BIT(10)
  437. #define B_AX_ACH1_BUSY BIT(9)
  438. #define B_AX_ACH0_BUSY BIT(8)
  439. #define B_AX_RPQ_BUSY BIT(1)
  440. #define B_AX_RXQ_BUSY BIT(0)
  441. #define DMA_BUSY1_CHECK (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \
  442. B_AX_ACH3_BUSY | B_AX_ACH4_BUSY | B_AX_ACH5_BUSY | \
  443. B_AX_ACH6_BUSY | B_AX_ACH7_BUSY | B_AX_CH8_BUSY | \
  444. B_AX_CH9_BUSY | B_AX_CH12_BUSY)
  445. #define DMA_BUSY1_CHECK_V1 (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \
  446. B_AX_ACH3_BUSY | B_AX_CH8_BUSY | B_AX_CH9_BUSY | \
  447. B_AX_CH12_BUSY)
  448. #define R_AX_PCIE_DMA_BUSY2 0x131C
  449. #define B_AX_CH11_BUSY BIT(1)
  450. #define B_AX_CH10_BUSY BIT(0)
  451. /* Configure */
  452. #define R_AX_PCIE_INIT_CFG2 0x1004
  453. #define B_AX_WD_ITVL_IDLE GENMASK(27, 24)
  454. #define B_AX_WD_ITVL_ACT GENMASK(19, 16)
  455. #define B_AX_PCIE_RX_APPLEN_MASK GENMASK(13, 0)
  456. #define R_AX_PCIE_PS_CTRL 0x1008
  457. #define B_AX_L1OFF_PWR_OFF_EN BIT(5)
  458. #define R_AX_INT_MIT_RX 0x10D4
  459. #define B_AX_RXMIT_RXP2_SEL BIT(19)
  460. #define B_AX_RXMIT_RXP1_SEL BIT(18)
  461. #define B_AX_RXTIMER_UNIT_MASK GENMASK(17, 16)
  462. #define AX_RXTIMER_UNIT_64US 0
  463. #define AX_RXTIMER_UNIT_128US 1
  464. #define AX_RXTIMER_UNIT_256US 2
  465. #define AX_RXTIMER_UNIT_512US 3
  466. #define B_AX_RXCOUNTER_MATCH_MASK GENMASK(15, 8)
  467. #define B_AX_RXTIMER_MATCH_MASK GENMASK(7, 0)
  468. #define R_AX_DBG_ERR_FLAG 0x11C4
  469. #define B_AX_PCIE_RPQ_FULL BIT(29)
  470. #define B_AX_PCIE_RXQ_FULL BIT(28)
  471. #define B_AX_CPL_STATUS_MASK GENMASK(27, 25)
  472. #define B_AX_RX_STUCK BIT(22)
  473. #define B_AX_TX_STUCK BIT(21)
  474. #define B_AX_PCIEDBG_TXERR0 BIT(16)
  475. #define B_AX_PCIE_RXP1_ERR0 BIT(4)
  476. #define B_AX_PCIE_TXBD_LEN0 BIT(1)
  477. #define B_AX_PCIE_TXBD_4KBOUD_LENERR BIT(0)
  478. #define R_AX_TXBD_RWPTR_CLR2_V1 0x11C4
  479. #define B_AX_CLR_CH11_IDX BIT(1)
  480. #define B_AX_CLR_CH10_IDX BIT(0)
  481. #define R_AX_LBC_WATCHDOG 0x11D8
  482. #define B_AX_LBC_TIMER GENMASK(7, 4)
  483. #define B_AX_LBC_FLAG BIT(1)
  484. #define B_AX_LBC_EN BIT(0)
  485. #define R_AX_RXBD_RWPTR_CLR_V1 0x1200
  486. #define B_AX_CLR_RPQ_IDX BIT(1)
  487. #define B_AX_CLR_RXQ_IDX BIT(0)
  488. #define R_AX_HAXI_EXP_CTRL 0x1204
  489. #define B_AX_MAX_TAG_NUM_V1_MASK GENMASK(2, 0)
  490. #define R_AX_PCIE_EXP_CTRL 0x13F0
  491. #define B_AX_EN_CHKDSC_NO_RX_STUCK BIT(20)
  492. #define B_AX_MAX_TAG_NUM GENMASK(18, 16)
  493. #define B_AX_SIC_EN_FORCE_CLKREQ BIT(4)
  494. #define R_AX_PCIE_RX_PREF_ADV 0x13F4
  495. #define B_AX_RXDMA_PREF_ADV_EN BIT(0)
  496. #define R_AX_PCIE_HRPWM_V1 0x30C0
  497. #define R_AX_PCIE_CRPWM 0x30C4
  498. #define RTW89_PCI_TXBD_NUM_MAX 256
  499. #define RTW89_PCI_RXBD_NUM_MAX 256
  500. #define RTW89_PCI_TXWD_NUM_MAX 512
  501. #define RTW89_PCI_TXWD_PAGE_SIZE 128
  502. #define RTW89_PCI_ADDRINFO_MAX 4
  503. #define RTW89_PCI_RX_BUF_SIZE 11460
  504. #define RTW89_PCI_POLL_BDRAM_RST_CNT 100
  505. #define RTW89_PCI_MULTITAG 8
  506. /* PCIE CFG register */
  507. #define RTW89_PCIE_L1_STS_V1 0x80
  508. #define RTW89_BCFG_LINK_SPEED_MASK GENMASK(19, 16)
  509. #define RTW89_PCIE_GEN1_SPEED 0x01
  510. #define RTW89_PCIE_GEN2_SPEED 0x02
  511. #define RTW89_PCIE_PHY_RATE 0x82
  512. #define RTW89_PCIE_PHY_RATE_MASK GENMASK(1, 0)
  513. #define RTW89_PCIE_L1SS_STS_V1 0x0168
  514. #define RTW89_PCIE_BIT_ASPM_L11 BIT(3)
  515. #define RTW89_PCIE_BIT_ASPM_L12 BIT(2)
  516. #define RTW89_PCIE_BIT_PCI_L11 BIT(1)
  517. #define RTW89_PCIE_BIT_PCI_L12 BIT(0)
  518. #define RTW89_PCIE_ASPM_CTRL 0x070F
  519. #define RTW89_L1DLY_MASK GENMASK(5, 3)
  520. #define RTW89_L0DLY_MASK GENMASK(2, 0)
  521. #define RTW89_PCIE_TIMER_CTRL 0x0718
  522. #define RTW89_PCIE_BIT_L1SUB BIT(5)
  523. #define RTW89_PCIE_L1_CTRL 0x0719
  524. #define RTW89_PCIE_BIT_CLK BIT(4)
  525. #define RTW89_PCIE_BIT_L1 BIT(3)
  526. #define RTW89_PCIE_CLK_CTRL 0x0725
  527. #define RTW89_PCIE_RST_MSTATE 0x0B48
  528. #define RTW89_PCIE_BIT_CFG_RST_MSTATE BIT(0)
  529. #define INTF_INTGRA_MINREF_V1 90
  530. #define INTF_INTGRA_HOSTREF_V1 100
  531. enum rtw89_pcie_phy {
  532. PCIE_PHY_GEN1,
  533. PCIE_PHY_GEN2,
  534. PCIE_PHY_GEN1_UNDEFINE = 0x7F,
  535. };
  536. enum rtw89_pcie_l0sdly {
  537. PCIE_L0SDLY_1US = 0,
  538. PCIE_L0SDLY_2US = 1,
  539. PCIE_L0SDLY_3US = 2,
  540. PCIE_L0SDLY_4US = 3,
  541. PCIE_L0SDLY_5US = 4,
  542. PCIE_L0SDLY_6US = 5,
  543. PCIE_L0SDLY_7US = 6,
  544. };
  545. enum rtw89_pcie_l1dly {
  546. PCIE_L1DLY_16US = 4,
  547. PCIE_L1DLY_32US = 5,
  548. PCIE_L1DLY_64US = 6,
  549. PCIE_L1DLY_HW_INFI = 7,
  550. };
  551. enum rtw89_pcie_clkdly_hw {
  552. PCIE_CLKDLY_HW_0 = 0,
  553. PCIE_CLKDLY_HW_30US = 0x1,
  554. PCIE_CLKDLY_HW_50US = 0x2,
  555. PCIE_CLKDLY_HW_100US = 0x3,
  556. PCIE_CLKDLY_HW_150US = 0x4,
  557. PCIE_CLKDLY_HW_200US = 0x5,
  558. };
  559. enum mac_ax_bd_trunc_mode {
  560. MAC_AX_BD_NORM,
  561. MAC_AX_BD_TRUNC,
  562. MAC_AX_BD_DEF = 0xFE
  563. };
  564. enum mac_ax_rxbd_mode {
  565. MAC_AX_RXBD_PKT,
  566. MAC_AX_RXBD_SEP,
  567. MAC_AX_RXBD_DEF = 0xFE
  568. };
  569. enum mac_ax_tag_mode {
  570. MAC_AX_TAG_SGL,
  571. MAC_AX_TAG_MULTI,
  572. MAC_AX_TAG_DEF = 0xFE
  573. };
  574. enum mac_ax_tx_burst {
  575. MAC_AX_TX_BURST_16B = 0,
  576. MAC_AX_TX_BURST_32B = 1,
  577. MAC_AX_TX_BURST_64B = 2,
  578. MAC_AX_TX_BURST_V1_64B = 0,
  579. MAC_AX_TX_BURST_128B = 3,
  580. MAC_AX_TX_BURST_V1_128B = 1,
  581. MAC_AX_TX_BURST_256B = 4,
  582. MAC_AX_TX_BURST_V1_256B = 2,
  583. MAC_AX_TX_BURST_512B = 5,
  584. MAC_AX_TX_BURST_1024B = 6,
  585. MAC_AX_TX_BURST_2048B = 7,
  586. MAC_AX_TX_BURST_DEF = 0xFE
  587. };
  588. enum mac_ax_rx_burst {
  589. MAC_AX_RX_BURST_16B = 0,
  590. MAC_AX_RX_BURST_32B = 1,
  591. MAC_AX_RX_BURST_64B = 2,
  592. MAC_AX_RX_BURST_V1_64B = 0,
  593. MAC_AX_RX_BURST_128B = 3,
  594. MAC_AX_RX_BURST_V1_128B = 1,
  595. MAC_AX_RX_BURST_V1_256B = 0,
  596. MAC_AX_RX_BURST_DEF = 0xFE
  597. };
  598. enum mac_ax_wd_dma_intvl {
  599. MAC_AX_WD_DMA_INTVL_0S,
  600. MAC_AX_WD_DMA_INTVL_256NS,
  601. MAC_AX_WD_DMA_INTVL_512NS,
  602. MAC_AX_WD_DMA_INTVL_768NS,
  603. MAC_AX_WD_DMA_INTVL_1US,
  604. MAC_AX_WD_DMA_INTVL_1_5US,
  605. MAC_AX_WD_DMA_INTVL_2US,
  606. MAC_AX_WD_DMA_INTVL_4US,
  607. MAC_AX_WD_DMA_INTVL_8US,
  608. MAC_AX_WD_DMA_INTVL_16US,
  609. MAC_AX_WD_DMA_INTVL_DEF = 0xFE
  610. };
  611. enum mac_ax_multi_tag_num {
  612. MAC_AX_TAG_NUM_1,
  613. MAC_AX_TAG_NUM_2,
  614. MAC_AX_TAG_NUM_3,
  615. MAC_AX_TAG_NUM_4,
  616. MAC_AX_TAG_NUM_5,
  617. MAC_AX_TAG_NUM_6,
  618. MAC_AX_TAG_NUM_7,
  619. MAC_AX_TAG_NUM_8,
  620. MAC_AX_TAG_NUM_DEF = 0xFE
  621. };
  622. enum mac_ax_lbc_tmr {
  623. MAC_AX_LBC_TMR_8US = 0,
  624. MAC_AX_LBC_TMR_16US,
  625. MAC_AX_LBC_TMR_32US,
  626. MAC_AX_LBC_TMR_64US,
  627. MAC_AX_LBC_TMR_128US,
  628. MAC_AX_LBC_TMR_256US,
  629. MAC_AX_LBC_TMR_512US,
  630. MAC_AX_LBC_TMR_1MS,
  631. MAC_AX_LBC_TMR_2MS,
  632. MAC_AX_LBC_TMR_4MS,
  633. MAC_AX_LBC_TMR_8MS,
  634. MAC_AX_LBC_TMR_DEF = 0xFE
  635. };
  636. enum mac_ax_pcie_func_ctrl {
  637. MAC_AX_PCIE_DISABLE = 0,
  638. MAC_AX_PCIE_ENABLE = 1,
  639. MAC_AX_PCIE_DEFAULT = 0xFE,
  640. MAC_AX_PCIE_IGNORE = 0xFF
  641. };
  642. enum mac_ax_io_rcy_tmr {
  643. MAC_AX_IO_RCY_ANA_TMR_2MS = 24000,
  644. MAC_AX_IO_RCY_ANA_TMR_4MS = 48000,
  645. MAC_AX_IO_RCY_ANA_TMR_6MS = 72000,
  646. MAC_AX_IO_RCY_ANA_TMR_DEF = 0xFE
  647. };
  648. enum rtw89_pci_intr_mask_cfg {
  649. RTW89_PCI_INTR_MASK_RESET,
  650. RTW89_PCI_INTR_MASK_NORMAL,
  651. RTW89_PCI_INTR_MASK_LOW_POWER,
  652. RTW89_PCI_INTR_MASK_RECOVERY_START,
  653. RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE,
  654. };
  655. struct rtw89_pci_isrs;
  656. struct rtw89_pci;
  657. struct rtw89_pci_bd_idx_addr {
  658. u32 tx_bd_addrs[RTW89_TXCH_NUM];
  659. u32 rx_bd_addrs[RTW89_RXCH_NUM];
  660. };
  661. struct rtw89_pci_ch_dma_addr {
  662. u32 num;
  663. u32 idx;
  664. u32 bdram;
  665. u32 desa_l;
  666. u32 desa_h;
  667. };
  668. struct rtw89_pci_ch_dma_addr_set {
  669. struct rtw89_pci_ch_dma_addr tx[RTW89_TXCH_NUM];
  670. struct rtw89_pci_ch_dma_addr rx[RTW89_RXCH_NUM];
  671. };
  672. struct rtw89_pci_bd_ram {
  673. u8 start_idx;
  674. u8 max_num;
  675. u8 min_num;
  676. };
  677. struct rtw89_pci_info {
  678. enum mac_ax_bd_trunc_mode txbd_trunc_mode;
  679. enum mac_ax_bd_trunc_mode rxbd_trunc_mode;
  680. enum mac_ax_rxbd_mode rxbd_mode;
  681. enum mac_ax_tag_mode tag_mode;
  682. enum mac_ax_tx_burst tx_burst;
  683. enum mac_ax_rx_burst rx_burst;
  684. enum mac_ax_wd_dma_intvl wd_dma_idle_intvl;
  685. enum mac_ax_wd_dma_intvl wd_dma_act_intvl;
  686. enum mac_ax_multi_tag_num multi_tag_num;
  687. enum mac_ax_pcie_func_ctrl lbc_en;
  688. enum mac_ax_lbc_tmr lbc_tmr;
  689. enum mac_ax_pcie_func_ctrl autok_en;
  690. enum mac_ax_pcie_func_ctrl io_rcy_en;
  691. enum mac_ax_io_rcy_tmr io_rcy_tmr;
  692. u32 init_cfg_reg;
  693. u32 txhci_en_bit;
  694. u32 rxhci_en_bit;
  695. u32 rxbd_mode_bit;
  696. u32 exp_ctrl_reg;
  697. u32 max_tag_num_mask;
  698. u32 rxbd_rwptr_clr_reg;
  699. u32 txbd_rwptr_clr2_reg;
  700. struct rtw89_reg_def dma_stop1;
  701. struct rtw89_reg_def dma_stop2;
  702. struct rtw89_reg_def dma_busy1;
  703. u32 dma_busy2_reg;
  704. u32 dma_busy3_reg;
  705. u32 rpwm_addr;
  706. u32 cpwm_addr;
  707. u32 tx_dma_ch_mask;
  708. const struct rtw89_pci_bd_idx_addr *bd_idx_addr_low_power;
  709. const struct rtw89_pci_ch_dma_addr_set *dma_addr_set;
  710. const struct rtw89_pci_bd_ram (*bd_ram_table)[RTW89_TXCH_NUM];
  711. int (*ltr_set)(struct rtw89_dev *rtwdev, bool en);
  712. u32 (*fill_txaddr_info)(struct rtw89_dev *rtwdev,
  713. void *txaddr_info_addr, u32 total_len,
  714. dma_addr_t dma, u8 *add_info_nr);
  715. void (*config_intr_mask)(struct rtw89_dev *rtwdev);
  716. void (*enable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  717. void (*disable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  718. void (*recognize_intrs)(struct rtw89_dev *rtwdev,
  719. struct rtw89_pci *rtwpci,
  720. struct rtw89_pci_isrs *isrs);
  721. };
  722. struct rtw89_pci_tx_data {
  723. dma_addr_t dma;
  724. };
  725. struct rtw89_pci_rx_info {
  726. dma_addr_t dma;
  727. u32 fs:1, ls:1, tag:11, len:14;
  728. };
  729. #define RTW89_PCI_TXBD_OPTION_LS BIT(14)
  730. struct rtw89_pci_tx_bd_32 {
  731. __le16 length;
  732. __le16 option;
  733. __le32 dma;
  734. } __packed;
  735. #define RTW89_PCI_TXWP_VALID BIT(15)
  736. struct rtw89_pci_tx_wp_info {
  737. __le16 seq0;
  738. __le16 seq1;
  739. __le16 seq2;
  740. __le16 seq3;
  741. } __packed;
  742. #define RTW89_PCI_ADDR_MSDU_LS BIT(15)
  743. #define RTW89_PCI_ADDR_LS BIT(14)
  744. #define RTW89_PCI_ADDR_HIGH(a) (((a) << 6) & GENMASK(13, 6))
  745. #define RTW89_PCI_ADDR_NUM(x) ((x) & GENMASK(5, 0))
  746. struct rtw89_pci_tx_addr_info_32 {
  747. __le16 length;
  748. __le16 option;
  749. __le32 dma;
  750. } __packed;
  751. #define RTW89_TXADDR_INFO_NR_V1 10
  752. struct rtw89_pci_tx_addr_info_32_v1 {
  753. __le16 length_opt;
  754. #define B_PCIADDR_LEN_V1_MASK GENMASK(10, 0)
  755. #define B_PCIADDR_HIGH_SEL_V1_MASK GENMASK(14, 11)
  756. #define B_PCIADDR_LS_V1_MASK BIT(15)
  757. #define TXADDR_INFO_LENTHG_V1_MAX ALIGN_DOWN(BIT(11) - 1, 4)
  758. __le16 dma_low_lsb;
  759. __le16 dma_low_msb;
  760. } __packed;
  761. #define RTW89_PCI_RPP_POLLUTED BIT(31)
  762. #define RTW89_PCI_RPP_SEQ GENMASK(30, 16)
  763. #define RTW89_PCI_RPP_TX_STATUS GENMASK(15, 13)
  764. #define RTW89_TX_DONE 0x0
  765. #define RTW89_TX_RETRY_LIMIT 0x1
  766. #define RTW89_TX_LIFE_TIME 0x2
  767. #define RTW89_TX_MACID_DROP 0x3
  768. #define RTW89_PCI_RPP_QSEL GENMASK(12, 8)
  769. #define RTW89_PCI_RPP_MACID GENMASK(7, 0)
  770. struct rtw89_pci_rpp_fmt {
  771. __le32 dword;
  772. } __packed;
  773. struct rtw89_pci_rx_bd_32 {
  774. __le16 buf_size;
  775. __le16 rsvd;
  776. __le32 dma;
  777. } __packed;
  778. #define RTW89_PCI_RXBD_FS BIT(15)
  779. #define RTW89_PCI_RXBD_LS BIT(14)
  780. #define RTW89_PCI_RXBD_WRITE_SIZE GENMASK(13, 0)
  781. #define RTW89_PCI_RXBD_TAG GENMASK(28, 16)
  782. struct rtw89_pci_rxbd_info {
  783. __le32 dword;
  784. };
  785. struct rtw89_pci_tx_wd {
  786. struct list_head list;
  787. struct sk_buff_head queue;
  788. void *vaddr;
  789. dma_addr_t paddr;
  790. u32 len;
  791. u32 seq;
  792. };
  793. struct rtw89_pci_dma_ring {
  794. void *head;
  795. u8 desc_size;
  796. dma_addr_t dma;
  797. struct rtw89_pci_ch_dma_addr addr;
  798. u32 len;
  799. u32 wp; /* host idx */
  800. u32 rp; /* hw idx */
  801. };
  802. struct rtw89_pci_tx_wd_ring {
  803. void *head;
  804. dma_addr_t dma;
  805. struct rtw89_pci_tx_wd pages[RTW89_PCI_TXWD_NUM_MAX];
  806. struct list_head free_pages;
  807. u32 page_size;
  808. u32 page_num;
  809. u32 curr_num;
  810. };
  811. #define RTW89_RX_TAG_MAX 0x1fff
  812. struct rtw89_pci_tx_ring {
  813. struct rtw89_pci_tx_wd_ring wd_ring;
  814. struct rtw89_pci_dma_ring bd_ring;
  815. struct list_head busy_pages;
  816. u8 txch;
  817. bool dma_enabled;
  818. u16 tag; /* range from 0x0001 ~ 0x1fff */
  819. u64 tx_cnt;
  820. u64 tx_acked;
  821. u64 tx_retry_lmt;
  822. u64 tx_life_time;
  823. u64 tx_mac_id_drop;
  824. };
  825. struct rtw89_pci_rx_ring {
  826. struct rtw89_pci_dma_ring bd_ring;
  827. struct sk_buff *buf[RTW89_PCI_RXBD_NUM_MAX];
  828. u32 buf_sz;
  829. struct sk_buff *diliver_skb;
  830. struct rtw89_rx_desc_info diliver_desc;
  831. };
  832. struct rtw89_pci_isrs {
  833. u32 ind_isrs;
  834. u32 halt_c2h_isrs;
  835. u32 isrs[2];
  836. };
  837. struct rtw89_pci {
  838. struct pci_dev *pdev;
  839. /* protect HW irq related registers */
  840. spinlock_t irq_lock;
  841. /* protect TRX resources (exclude RXQ) */
  842. spinlock_t trx_lock;
  843. bool running;
  844. bool low_power;
  845. bool under_recovery;
  846. struct rtw89_pci_tx_ring tx_rings[RTW89_TXCH_NUM];
  847. struct rtw89_pci_rx_ring rx_rings[RTW89_RXCH_NUM];
  848. struct sk_buff_head h2c_queue;
  849. struct sk_buff_head h2c_release_queue;
  850. DECLARE_BITMAP(kick_map, RTW89_TXCH_NUM);
  851. u32 ind_intrs;
  852. u32 halt_c2h_intrs;
  853. u32 intrs[2];
  854. void __iomem *mmap;
  855. };
  856. static inline struct rtw89_pci_rx_info *RTW89_PCI_RX_SKB_CB(struct sk_buff *skb)
  857. {
  858. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  859. BUILD_BUG_ON(sizeof(struct rtw89_pci_tx_data) >
  860. sizeof(info->status.status_driver_data));
  861. return (struct rtw89_pci_rx_info *)skb->cb;
  862. }
  863. static inline struct rtw89_pci_rx_bd_32 *
  864. RTW89_PCI_RX_BD(struct rtw89_pci_rx_ring *rx_ring, u32 idx)
  865. {
  866. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  867. u8 *head = bd_ring->head;
  868. u32 desc_size = bd_ring->desc_size;
  869. u32 offset = idx * desc_size;
  870. return (struct rtw89_pci_rx_bd_32 *)(head + offset);
  871. }
  872. static inline void
  873. rtw89_pci_rxbd_increase(struct rtw89_pci_rx_ring *rx_ring, u32 cnt)
  874. {
  875. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  876. bd_ring->wp += cnt;
  877. if (bd_ring->wp >= bd_ring->len)
  878. bd_ring->wp -= bd_ring->len;
  879. }
  880. static inline struct rtw89_pci_tx_data *RTW89_PCI_TX_SKB_CB(struct sk_buff *skb)
  881. {
  882. struct rtw89_tx_skb_data *data = RTW89_TX_SKB_CB(skb);
  883. return (struct rtw89_pci_tx_data *)data->hci_priv;
  884. }
  885. static inline struct rtw89_pci_tx_bd_32 *
  886. rtw89_pci_get_next_txbd(struct rtw89_pci_tx_ring *tx_ring)
  887. {
  888. struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
  889. struct rtw89_pci_tx_bd_32 *tx_bd, *head;
  890. head = bd_ring->head;
  891. tx_bd = head + bd_ring->wp;
  892. return tx_bd;
  893. }
  894. static inline struct rtw89_pci_tx_wd *
  895. rtw89_pci_dequeue_txwd(struct rtw89_pci_tx_ring *tx_ring)
  896. {
  897. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  898. struct rtw89_pci_tx_wd *txwd;
  899. txwd = list_first_entry_or_null(&wd_ring->free_pages,
  900. struct rtw89_pci_tx_wd, list);
  901. if (!txwd)
  902. return NULL;
  903. list_del_init(&txwd->list);
  904. txwd->len = 0;
  905. wd_ring->curr_num--;
  906. return txwd;
  907. }
  908. static inline void
  909. rtw89_pci_enqueue_txwd(struct rtw89_pci_tx_ring *tx_ring,
  910. struct rtw89_pci_tx_wd *txwd)
  911. {
  912. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  913. memset(txwd->vaddr, 0, wd_ring->page_size);
  914. list_add_tail(&txwd->list, &wd_ring->free_pages);
  915. wd_ring->curr_num++;
  916. }
  917. static inline bool rtw89_pci_ltr_is_err_reg_val(u32 val)
  918. {
  919. return val == 0xffffffff || val == 0xeaeaeaea;
  920. }
  921. extern const struct dev_pm_ops rtw89_pm_ops;
  922. extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set;
  923. extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1;
  924. extern const struct rtw89_pci_bd_ram rtw89_bd_ram_table_dual[RTW89_TXCH_NUM];
  925. extern const struct rtw89_pci_bd_ram rtw89_bd_ram_table_single[RTW89_TXCH_NUM];
  926. struct pci_device_id;
  927. int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id);
  928. void rtw89_pci_remove(struct pci_dev *pdev);
  929. int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en);
  930. int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en);
  931. u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev,
  932. void *txaddr_info_addr, u32 total_len,
  933. dma_addr_t dma, u8 *add_info_nr);
  934. u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev,
  935. void *txaddr_info_addr, u32 total_len,
  936. dma_addr_t dma, u8 *add_info_nr);
  937. void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev);
  938. void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev);
  939. void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  940. void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  941. void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  942. void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  943. void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev,
  944. struct rtw89_pci *rtwpci,
  945. struct rtw89_pci_isrs *isrs);
  946. void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev,
  947. struct rtw89_pci *rtwpci,
  948. struct rtw89_pci_isrs *isrs);
  949. static inline
  950. u32 rtw89_chip_fill_txaddr_info(struct rtw89_dev *rtwdev,
  951. void *txaddr_info_addr, u32 total_len,
  952. dma_addr_t dma, u8 *add_info_nr)
  953. {
  954. const struct rtw89_pci_info *info = rtwdev->pci_info;
  955. return info->fill_txaddr_info(rtwdev, txaddr_info_addr, total_len,
  956. dma, add_info_nr);
  957. }
  958. static inline void rtw89_chip_config_intr_mask(struct rtw89_dev *rtwdev,
  959. enum rtw89_pci_intr_mask_cfg cfg)
  960. {
  961. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  962. const struct rtw89_pci_info *info = rtwdev->pci_info;
  963. switch (cfg) {
  964. default:
  965. case RTW89_PCI_INTR_MASK_RESET:
  966. rtwpci->low_power = false;
  967. rtwpci->under_recovery = false;
  968. break;
  969. case RTW89_PCI_INTR_MASK_NORMAL:
  970. rtwpci->low_power = false;
  971. break;
  972. case RTW89_PCI_INTR_MASK_LOW_POWER:
  973. rtwpci->low_power = true;
  974. break;
  975. case RTW89_PCI_INTR_MASK_RECOVERY_START:
  976. rtwpci->under_recovery = true;
  977. break;
  978. case RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE:
  979. rtwpci->under_recovery = false;
  980. break;
  981. }
  982. rtw89_debug(rtwdev, RTW89_DBG_HCI,
  983. "Configure PCI interrupt mask mode low_power=%d under_recovery=%d\n",
  984. rtwpci->low_power, rtwpci->under_recovery);
  985. info->config_intr_mask(rtwdev);
  986. }
  987. static inline
  988. void rtw89_chip_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  989. {
  990. const struct rtw89_pci_info *info = rtwdev->pci_info;
  991. info->enable_intr(rtwdev, rtwpci);
  992. }
  993. static inline
  994. void rtw89_chip_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  995. {
  996. const struct rtw89_pci_info *info = rtwdev->pci_info;
  997. info->disable_intr(rtwdev, rtwpci);
  998. }
  999. static inline
  1000. void rtw89_chip_recognize_intrs(struct rtw89_dev *rtwdev,
  1001. struct rtw89_pci *rtwpci,
  1002. struct rtw89_pci_isrs *isrs)
  1003. {
  1004. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1005. info->recognize_intrs(rtwdev, rtwpci, isrs);
  1006. }
  1007. #endif