mac.c 165 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2019-2020 Realtek Corporation
  3. */
  4. #include "cam.h"
  5. #include "chan.h"
  6. #include "debug.h"
  7. #include "fw.h"
  8. #include "mac.h"
  9. #include "pci.h"
  10. #include "ps.h"
  11. #include "reg.h"
  12. #include "util.h"
  13. static const u32 rtw89_mac_mem_base_addrs_ax[RTW89_MAC_MEM_NUM] = {
  14. [RTW89_MAC_MEM_AXIDMA] = AXIDMA_BASE_ADDR,
  15. [RTW89_MAC_MEM_SHARED_BUF] = SHARED_BUF_BASE_ADDR,
  16. [RTW89_MAC_MEM_DMAC_TBL] = DMAC_TBL_BASE_ADDR,
  17. [RTW89_MAC_MEM_SHCUT_MACHDR] = SHCUT_MACHDR_BASE_ADDR,
  18. [RTW89_MAC_MEM_STA_SCHED] = STA_SCHED_BASE_ADDR,
  19. [RTW89_MAC_MEM_RXPLD_FLTR_CAM] = RXPLD_FLTR_CAM_BASE_ADDR,
  20. [RTW89_MAC_MEM_SECURITY_CAM] = SECURITY_CAM_BASE_ADDR,
  21. [RTW89_MAC_MEM_WOW_CAM] = WOW_CAM_BASE_ADDR,
  22. [RTW89_MAC_MEM_CMAC_TBL] = CMAC_TBL_BASE_ADDR,
  23. [RTW89_MAC_MEM_ADDR_CAM] = ADDR_CAM_BASE_ADDR,
  24. [RTW89_MAC_MEM_BA_CAM] = BA_CAM_BASE_ADDR,
  25. [RTW89_MAC_MEM_BCN_IE_CAM0] = BCN_IE_CAM0_BASE_ADDR,
  26. [RTW89_MAC_MEM_BCN_IE_CAM1] = BCN_IE_CAM1_BASE_ADDR,
  27. [RTW89_MAC_MEM_TXD_FIFO_0] = TXD_FIFO_0_BASE_ADDR,
  28. [RTW89_MAC_MEM_TXD_FIFO_1] = TXD_FIFO_1_BASE_ADDR,
  29. [RTW89_MAC_MEM_TXDATA_FIFO_0] = TXDATA_FIFO_0_BASE_ADDR,
  30. [RTW89_MAC_MEM_TXDATA_FIFO_1] = TXDATA_FIFO_1_BASE_ADDR,
  31. [RTW89_MAC_MEM_CPU_LOCAL] = CPU_LOCAL_BASE_ADDR,
  32. [RTW89_MAC_MEM_BSSID_CAM] = BSSID_CAM_BASE_ADDR,
  33. [RTW89_MAC_MEM_TXD_FIFO_0_V1] = TXD_FIFO_0_BASE_ADDR_V1,
  34. [RTW89_MAC_MEM_TXD_FIFO_1_V1] = TXD_FIFO_1_BASE_ADDR_V1,
  35. };
  36. static void rtw89_mac_mem_write(struct rtw89_dev *rtwdev, u32 offset,
  37. u32 val, enum rtw89_mac_mem_sel sel)
  38. {
  39. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  40. u32 addr = mac->mem_base_addrs[sel] + offset;
  41. rtw89_write32(rtwdev, mac->filter_model_addr, addr);
  42. rtw89_write32(rtwdev, mac->indir_access_addr, val);
  43. }
  44. static u32 rtw89_mac_mem_read(struct rtw89_dev *rtwdev, u32 offset,
  45. enum rtw89_mac_mem_sel sel)
  46. {
  47. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  48. u32 addr = mac->mem_base_addrs[sel] + offset;
  49. rtw89_write32(rtwdev, mac->filter_model_addr, addr);
  50. return rtw89_read32(rtwdev, mac->indir_access_addr);
  51. }
  52. int rtw89_mac_check_mac_en(struct rtw89_dev *rtwdev, u8 mac_idx,
  53. enum rtw89_mac_hwmod_sel sel)
  54. {
  55. u32 val, r_val;
  56. if (sel == RTW89_DMAC_SEL) {
  57. r_val = rtw89_read32(rtwdev, R_AX_DMAC_FUNC_EN);
  58. val = (B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN);
  59. } else if (sel == RTW89_CMAC_SEL && mac_idx == 0) {
  60. r_val = rtw89_read32(rtwdev, R_AX_CMAC_FUNC_EN);
  61. val = B_AX_CMAC_EN;
  62. } else if (sel == RTW89_CMAC_SEL && mac_idx == 1) {
  63. r_val = rtw89_read32(rtwdev, R_AX_SYS_ISO_CTRL_EXTEND);
  64. val = B_AX_CMAC1_FEN;
  65. } else {
  66. return -EINVAL;
  67. }
  68. if (r_val == RTW89_R32_EA || r_val == RTW89_R32_DEAD ||
  69. (val & r_val) != val)
  70. return -EFAULT;
  71. return 0;
  72. }
  73. int rtw89_mac_write_lte(struct rtw89_dev *rtwdev, const u32 offset, u32 val)
  74. {
  75. u8 lte_ctrl;
  76. int ret;
  77. ret = read_poll_timeout(rtw89_read8, lte_ctrl, (lte_ctrl & BIT(5)) != 0,
  78. 50, 50000, false, rtwdev, R_AX_LTE_CTRL + 3);
  79. if (ret)
  80. rtw89_err(rtwdev, "[ERR]lte not ready(W)\n");
  81. rtw89_write32(rtwdev, R_AX_LTE_WDATA, val);
  82. rtw89_write32(rtwdev, R_AX_LTE_CTRL, 0xC00F0000 | offset);
  83. return ret;
  84. }
  85. int rtw89_mac_read_lte(struct rtw89_dev *rtwdev, const u32 offset, u32 *val)
  86. {
  87. u8 lte_ctrl;
  88. int ret;
  89. ret = read_poll_timeout(rtw89_read8, lte_ctrl, (lte_ctrl & BIT(5)) != 0,
  90. 50, 50000, false, rtwdev, R_AX_LTE_CTRL + 3);
  91. if (ret)
  92. rtw89_err(rtwdev, "[ERR]lte not ready(W)\n");
  93. rtw89_write32(rtwdev, R_AX_LTE_CTRL, 0x800F0000 | offset);
  94. *val = rtw89_read32(rtwdev, R_AX_LTE_RDATA);
  95. return ret;
  96. }
  97. static
  98. int dle_dfi_ctrl(struct rtw89_dev *rtwdev, struct rtw89_mac_dle_dfi_ctrl *ctrl)
  99. {
  100. u32 ctrl_reg, data_reg, ctrl_data;
  101. u32 val;
  102. int ret;
  103. switch (ctrl->type) {
  104. case DLE_CTRL_TYPE_WDE:
  105. ctrl_reg = R_AX_WDE_DBG_FUN_INTF_CTL;
  106. data_reg = R_AX_WDE_DBG_FUN_INTF_DATA;
  107. ctrl_data = FIELD_PREP(B_AX_WDE_DFI_TRGSEL_MASK, ctrl->target) |
  108. FIELD_PREP(B_AX_WDE_DFI_ADDR_MASK, ctrl->addr) |
  109. B_AX_WDE_DFI_ACTIVE;
  110. break;
  111. case DLE_CTRL_TYPE_PLE:
  112. ctrl_reg = R_AX_PLE_DBG_FUN_INTF_CTL;
  113. data_reg = R_AX_PLE_DBG_FUN_INTF_DATA;
  114. ctrl_data = FIELD_PREP(B_AX_PLE_DFI_TRGSEL_MASK, ctrl->target) |
  115. FIELD_PREP(B_AX_PLE_DFI_ADDR_MASK, ctrl->addr) |
  116. B_AX_PLE_DFI_ACTIVE;
  117. break;
  118. default:
  119. rtw89_warn(rtwdev, "[ERR] dfi ctrl type %d\n", ctrl->type);
  120. return -EINVAL;
  121. }
  122. rtw89_write32(rtwdev, ctrl_reg, ctrl_data);
  123. ret = read_poll_timeout_atomic(rtw89_read32, val, !(val & B_AX_WDE_DFI_ACTIVE),
  124. 1, 1000, false, rtwdev, ctrl_reg);
  125. if (ret) {
  126. rtw89_warn(rtwdev, "[ERR] dle dfi ctrl 0x%X set 0x%X timeout\n",
  127. ctrl_reg, ctrl_data);
  128. return ret;
  129. }
  130. ctrl->out_data = rtw89_read32(rtwdev, data_reg);
  131. return 0;
  132. }
  133. static int dle_dfi_quota(struct rtw89_dev *rtwdev,
  134. struct rtw89_mac_dle_dfi_quota *quota)
  135. {
  136. struct rtw89_mac_dle_dfi_ctrl ctrl;
  137. int ret;
  138. ctrl.type = quota->dle_type;
  139. ctrl.target = DLE_DFI_TYPE_QUOTA;
  140. ctrl.addr = quota->qtaid;
  141. ret = dle_dfi_ctrl(rtwdev, &ctrl);
  142. if (ret) {
  143. rtw89_warn(rtwdev, "[ERR]dle_dfi_ctrl %d\n", ret);
  144. return ret;
  145. }
  146. quota->rsv_pgnum = FIELD_GET(B_AX_DLE_RSV_PGNUM, ctrl.out_data);
  147. quota->use_pgnum = FIELD_GET(B_AX_DLE_USE_PGNUM, ctrl.out_data);
  148. return 0;
  149. }
  150. static int dle_dfi_qempty(struct rtw89_dev *rtwdev,
  151. struct rtw89_mac_dle_dfi_qempty *qempty)
  152. {
  153. struct rtw89_mac_dle_dfi_ctrl ctrl;
  154. u32 ret;
  155. ctrl.type = qempty->dle_type;
  156. ctrl.target = DLE_DFI_TYPE_QEMPTY;
  157. ctrl.addr = qempty->grpsel;
  158. ret = dle_dfi_ctrl(rtwdev, &ctrl);
  159. if (ret) {
  160. rtw89_warn(rtwdev, "[ERR]dle_dfi_ctrl %d\n", ret);
  161. return ret;
  162. }
  163. qempty->qempty = FIELD_GET(B_AX_DLE_QEMPTY_GRP, ctrl.out_data);
  164. return 0;
  165. }
  166. static void dump_err_status_dispatcher(struct rtw89_dev *rtwdev)
  167. {
  168. rtw89_info(rtwdev, "R_AX_HOST_DISPATCHER_ALWAYS_IMR=0x%08x ",
  169. rtw89_read32(rtwdev, R_AX_HOST_DISPATCHER_ERR_IMR));
  170. rtw89_info(rtwdev, "R_AX_HOST_DISPATCHER_ALWAYS_ISR=0x%08x\n",
  171. rtw89_read32(rtwdev, R_AX_HOST_DISPATCHER_ERR_ISR));
  172. rtw89_info(rtwdev, "R_AX_CPU_DISPATCHER_ALWAYS_IMR=0x%08x ",
  173. rtw89_read32(rtwdev, R_AX_CPU_DISPATCHER_ERR_IMR));
  174. rtw89_info(rtwdev, "R_AX_CPU_DISPATCHER_ALWAYS_ISR=0x%08x\n",
  175. rtw89_read32(rtwdev, R_AX_CPU_DISPATCHER_ERR_ISR));
  176. rtw89_info(rtwdev, "R_AX_OTHER_DISPATCHER_ALWAYS_IMR=0x%08x ",
  177. rtw89_read32(rtwdev, R_AX_OTHER_DISPATCHER_ERR_IMR));
  178. rtw89_info(rtwdev, "R_AX_OTHER_DISPATCHER_ALWAYS_ISR=0x%08x\n",
  179. rtw89_read32(rtwdev, R_AX_OTHER_DISPATCHER_ERR_ISR));
  180. }
  181. static void rtw89_mac_dump_qta_lost(struct rtw89_dev *rtwdev)
  182. {
  183. struct rtw89_mac_dle_dfi_qempty qempty;
  184. struct rtw89_mac_dle_dfi_quota quota;
  185. struct rtw89_mac_dle_dfi_ctrl ctrl;
  186. u32 val, not_empty, i;
  187. int ret;
  188. qempty.dle_type = DLE_CTRL_TYPE_PLE;
  189. qempty.grpsel = 0;
  190. qempty.qempty = ~(u32)0;
  191. ret = dle_dfi_qempty(rtwdev, &qempty);
  192. if (ret)
  193. rtw89_warn(rtwdev, "%s: query DLE fail\n", __func__);
  194. else
  195. rtw89_info(rtwdev, "DLE group0 empty: 0x%x\n", qempty.qempty);
  196. for (not_empty = ~qempty.qempty, i = 0; not_empty != 0; not_empty >>= 1, i++) {
  197. if (!(not_empty & BIT(0)))
  198. continue;
  199. ctrl.type = DLE_CTRL_TYPE_PLE;
  200. ctrl.target = DLE_DFI_TYPE_QLNKTBL;
  201. ctrl.addr = (QLNKTBL_ADDR_INFO_SEL_0 ? QLNKTBL_ADDR_INFO_SEL : 0) |
  202. FIELD_PREP(QLNKTBL_ADDR_TBL_IDX_MASK, i);
  203. ret = dle_dfi_ctrl(rtwdev, &ctrl);
  204. if (ret)
  205. rtw89_warn(rtwdev, "%s: query DLE fail\n", __func__);
  206. else
  207. rtw89_info(rtwdev, "qidx%d pktcnt = %ld\n", i,
  208. FIELD_GET(QLNKTBL_DATA_SEL1_PKT_CNT_MASK,
  209. ctrl.out_data));
  210. }
  211. quota.dle_type = DLE_CTRL_TYPE_PLE;
  212. quota.qtaid = 6;
  213. ret = dle_dfi_quota(rtwdev, &quota);
  214. if (ret)
  215. rtw89_warn(rtwdev, "%s: query DLE fail\n", __func__);
  216. else
  217. rtw89_info(rtwdev, "quota6 rsv/use: 0x%x/0x%x\n",
  218. quota.rsv_pgnum, quota.use_pgnum);
  219. val = rtw89_read32(rtwdev, R_AX_PLE_QTA6_CFG);
  220. rtw89_info(rtwdev, "[PLE][CMAC0_RX]min_pgnum=0x%lx\n",
  221. FIELD_GET(B_AX_PLE_Q6_MIN_SIZE_MASK, val));
  222. rtw89_info(rtwdev, "[PLE][CMAC0_RX]max_pgnum=0x%lx\n",
  223. FIELD_GET(B_AX_PLE_Q6_MAX_SIZE_MASK, val));
  224. dump_err_status_dispatcher(rtwdev);
  225. }
  226. static void rtw89_mac_dump_l0_to_l1(struct rtw89_dev *rtwdev,
  227. enum mac_ax_err_info err)
  228. {
  229. u32 dbg, event;
  230. dbg = rtw89_read32(rtwdev, R_AX_SER_DBG_INFO);
  231. event = FIELD_GET(B_AX_L0_TO_L1_EVENT_MASK, dbg);
  232. switch (event) {
  233. case MAC_AX_L0_TO_L1_RX_QTA_LOST:
  234. rtw89_info(rtwdev, "quota lost!\n");
  235. rtw89_mac_dump_qta_lost(rtwdev);
  236. break;
  237. default:
  238. break;
  239. }
  240. }
  241. static void rtw89_mac_dump_dmac_err_status(struct rtw89_dev *rtwdev)
  242. {
  243. const struct rtw89_chip_info *chip = rtwdev->chip;
  244. u32 dmac_err;
  245. int i, ret;
  246. ret = rtw89_mac_check_mac_en(rtwdev, 0, RTW89_DMAC_SEL);
  247. if (ret) {
  248. rtw89_warn(rtwdev, "[DMAC] : DMAC not enabled\n");
  249. return;
  250. }
  251. dmac_err = rtw89_read32(rtwdev, R_AX_DMAC_ERR_ISR);
  252. rtw89_info(rtwdev, "R_AX_DMAC_ERR_ISR=0x%08x\n", dmac_err);
  253. rtw89_info(rtwdev, "R_AX_DMAC_ERR_IMR=0x%08x\n",
  254. rtw89_read32(rtwdev, R_AX_DMAC_ERR_IMR));
  255. if (dmac_err) {
  256. rtw89_info(rtwdev, "R_AX_WDE_ERR_FLAG_CFG=0x%08x\n",
  257. rtw89_read32(rtwdev, R_AX_WDE_ERR_FLAG_CFG_NUM1));
  258. rtw89_info(rtwdev, "R_AX_PLE_ERR_FLAG_CFG=0x%08x\n",
  259. rtw89_read32(rtwdev, R_AX_PLE_ERR_FLAG_CFG_NUM1));
  260. if (chip->chip_id == RTL8852C) {
  261. rtw89_info(rtwdev, "R_AX_PLE_ERRFLAG_MSG=0x%08x\n",
  262. rtw89_read32(rtwdev, R_AX_PLE_ERRFLAG_MSG));
  263. rtw89_info(rtwdev, "R_AX_WDE_ERRFLAG_MSG=0x%08x\n",
  264. rtw89_read32(rtwdev, R_AX_WDE_ERRFLAG_MSG));
  265. rtw89_info(rtwdev, "R_AX_PLE_DBGERR_LOCKEN=0x%08x\n",
  266. rtw89_read32(rtwdev, R_AX_PLE_DBGERR_LOCKEN));
  267. rtw89_info(rtwdev, "R_AX_PLE_DBGERR_STS=0x%08x\n",
  268. rtw89_read32(rtwdev, R_AX_PLE_DBGERR_STS));
  269. }
  270. }
  271. if (dmac_err & B_AX_WDRLS_ERR_FLAG) {
  272. rtw89_info(rtwdev, "R_AX_WDRLS_ERR_IMR=0x%08x\n",
  273. rtw89_read32(rtwdev, R_AX_WDRLS_ERR_IMR));
  274. rtw89_info(rtwdev, "R_AX_WDRLS_ERR_ISR=0x%08x\n",
  275. rtw89_read32(rtwdev, R_AX_WDRLS_ERR_ISR));
  276. if (chip->chip_id == RTL8852C)
  277. rtw89_info(rtwdev, "R_AX_RPQ_RXBD_IDX=0x%08x\n",
  278. rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX_V1));
  279. else
  280. rtw89_info(rtwdev, "R_AX_RPQ_RXBD_IDX=0x%08x\n",
  281. rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX));
  282. }
  283. if (dmac_err & B_AX_WSEC_ERR_FLAG) {
  284. if (chip->chip_id == RTL8852C) {
  285. rtw89_info(rtwdev, "R_AX_SEC_ERR_IMR=0x%08x\n",
  286. rtw89_read32(rtwdev, R_AX_SEC_ERROR_FLAG_IMR));
  287. rtw89_info(rtwdev, "R_AX_SEC_ERR_ISR=0x%08x\n",
  288. rtw89_read32(rtwdev, R_AX_SEC_ERROR_FLAG));
  289. rtw89_info(rtwdev, "R_AX_SEC_ENG_CTRL=0x%08x\n",
  290. rtw89_read32(rtwdev, R_AX_SEC_ENG_CTRL));
  291. rtw89_info(rtwdev, "R_AX_SEC_MPDU_PROC=0x%08x\n",
  292. rtw89_read32(rtwdev, R_AX_SEC_MPDU_PROC));
  293. rtw89_info(rtwdev, "R_AX_SEC_CAM_ACCESS=0x%08x\n",
  294. rtw89_read32(rtwdev, R_AX_SEC_CAM_ACCESS));
  295. rtw89_info(rtwdev, "R_AX_SEC_CAM_RDATA=0x%08x\n",
  296. rtw89_read32(rtwdev, R_AX_SEC_CAM_RDATA));
  297. rtw89_info(rtwdev, "R_AX_SEC_DEBUG1=0x%08x\n",
  298. rtw89_read32(rtwdev, R_AX_SEC_DEBUG1));
  299. rtw89_info(rtwdev, "R_AX_SEC_TX_DEBUG=0x%08x\n",
  300. rtw89_read32(rtwdev, R_AX_SEC_TX_DEBUG));
  301. rtw89_info(rtwdev, "R_AX_SEC_RX_DEBUG=0x%08x\n",
  302. rtw89_read32(rtwdev, R_AX_SEC_RX_DEBUG));
  303. rtw89_write32_mask(rtwdev, R_AX_DBG_CTRL,
  304. B_AX_DBG_SEL0, 0x8B);
  305. rtw89_write32_mask(rtwdev, R_AX_DBG_CTRL,
  306. B_AX_DBG_SEL1, 0x8B);
  307. rtw89_write32_mask(rtwdev, R_AX_SYS_STATUS1,
  308. B_AX_SEL_0XC0_MASK, 1);
  309. for (i = 0; i < 0x10; i++) {
  310. rtw89_write32_mask(rtwdev, R_AX_SEC_ENG_CTRL,
  311. B_AX_SEC_DBG_PORT_FIELD_MASK, i);
  312. rtw89_info(rtwdev, "sel=%x,R_AX_SEC_DEBUG2=0x%08x\n",
  313. i, rtw89_read32(rtwdev, R_AX_SEC_DEBUG2));
  314. }
  315. } else {
  316. rtw89_info(rtwdev, "R_AX_SEC_ERR_IMR_ISR=0x%08x\n",
  317. rtw89_read32(rtwdev, R_AX_SEC_DEBUG));
  318. rtw89_info(rtwdev, "R_AX_SEC_ENG_CTRL=0x%08x\n",
  319. rtw89_read32(rtwdev, R_AX_SEC_ENG_CTRL));
  320. rtw89_info(rtwdev, "R_AX_SEC_MPDU_PROC=0x%08x\n",
  321. rtw89_read32(rtwdev, R_AX_SEC_MPDU_PROC));
  322. rtw89_info(rtwdev, "R_AX_SEC_CAM_ACCESS=0x%08x\n",
  323. rtw89_read32(rtwdev, R_AX_SEC_CAM_ACCESS));
  324. rtw89_info(rtwdev, "R_AX_SEC_CAM_RDATA=0x%08x\n",
  325. rtw89_read32(rtwdev, R_AX_SEC_CAM_RDATA));
  326. rtw89_info(rtwdev, "R_AX_SEC_CAM_WDATA=0x%08x\n",
  327. rtw89_read32(rtwdev, R_AX_SEC_CAM_WDATA));
  328. rtw89_info(rtwdev, "R_AX_SEC_TX_DEBUG=0x%08x\n",
  329. rtw89_read32(rtwdev, R_AX_SEC_TX_DEBUG));
  330. rtw89_info(rtwdev, "R_AX_SEC_RX_DEBUG=0x%08x\n",
  331. rtw89_read32(rtwdev, R_AX_SEC_RX_DEBUG));
  332. rtw89_info(rtwdev, "R_AX_SEC_TRX_PKT_CNT=0x%08x\n",
  333. rtw89_read32(rtwdev, R_AX_SEC_TRX_PKT_CNT));
  334. rtw89_info(rtwdev, "R_AX_SEC_TRX_BLK_CNT=0x%08x\n",
  335. rtw89_read32(rtwdev, R_AX_SEC_TRX_BLK_CNT));
  336. }
  337. }
  338. if (dmac_err & B_AX_MPDU_ERR_FLAG) {
  339. rtw89_info(rtwdev, "R_AX_MPDU_TX_ERR_IMR=0x%08x\n",
  340. rtw89_read32(rtwdev, R_AX_MPDU_TX_ERR_IMR));
  341. rtw89_info(rtwdev, "R_AX_MPDU_TX_ERR_ISR=0x%08x\n",
  342. rtw89_read32(rtwdev, R_AX_MPDU_TX_ERR_ISR));
  343. rtw89_info(rtwdev, "R_AX_MPDU_RX_ERR_IMR=0x%08x\n",
  344. rtw89_read32(rtwdev, R_AX_MPDU_RX_ERR_IMR));
  345. rtw89_info(rtwdev, "R_AX_MPDU_RX_ERR_ISR=0x%08x\n",
  346. rtw89_read32(rtwdev, R_AX_MPDU_RX_ERR_ISR));
  347. }
  348. if (dmac_err & B_AX_STA_SCHEDULER_ERR_FLAG) {
  349. rtw89_info(rtwdev, "R_AX_STA_SCHEDULER_ERR_IMR=0x%08x\n",
  350. rtw89_read32(rtwdev, R_AX_STA_SCHEDULER_ERR_IMR));
  351. rtw89_info(rtwdev, "R_AX_STA_SCHEDULER_ERR_ISR=0x%08x\n",
  352. rtw89_read32(rtwdev, R_AX_STA_SCHEDULER_ERR_ISR));
  353. }
  354. if (dmac_err & B_AX_WDE_DLE_ERR_FLAG) {
  355. rtw89_info(rtwdev, "R_AX_WDE_ERR_IMR=0x%08x\n",
  356. rtw89_read32(rtwdev, R_AX_WDE_ERR_IMR));
  357. rtw89_info(rtwdev, "R_AX_WDE_ERR_ISR=0x%08x\n",
  358. rtw89_read32(rtwdev, R_AX_WDE_ERR_ISR));
  359. rtw89_info(rtwdev, "R_AX_PLE_ERR_IMR=0x%08x\n",
  360. rtw89_read32(rtwdev, R_AX_PLE_ERR_IMR));
  361. rtw89_info(rtwdev, "R_AX_PLE_ERR_FLAG_ISR=0x%08x\n",
  362. rtw89_read32(rtwdev, R_AX_PLE_ERR_FLAG_ISR));
  363. }
  364. if (dmac_err & B_AX_TXPKTCTRL_ERR_FLAG) {
  365. if (chip->chip_id == RTL8852C) {
  366. rtw89_info(rtwdev, "R_AX_TXPKTCTL_B0_ERRFLAG_IMR=0x%08x\n",
  367. rtw89_read32(rtwdev, R_AX_TXPKTCTL_B0_ERRFLAG_IMR));
  368. rtw89_info(rtwdev, "R_AX_TXPKTCTL_B0_ERRFLAG_ISR=0x%08x\n",
  369. rtw89_read32(rtwdev, R_AX_TXPKTCTL_B0_ERRFLAG_ISR));
  370. rtw89_info(rtwdev, "R_AX_TXPKTCTL_B1_ERRFLAG_IMR=0x%08x\n",
  371. rtw89_read32(rtwdev, R_AX_TXPKTCTL_B1_ERRFLAG_IMR));
  372. rtw89_info(rtwdev, "R_AX_TXPKTCTL_B1_ERRFLAG_ISR=0x%08x\n",
  373. rtw89_read32(rtwdev, R_AX_TXPKTCTL_B1_ERRFLAG_ISR));
  374. } else {
  375. rtw89_info(rtwdev, "R_AX_TXPKTCTL_ERR_IMR_ISR=0x%08x\n",
  376. rtw89_read32(rtwdev, R_AX_TXPKTCTL_ERR_IMR_ISR));
  377. rtw89_info(rtwdev, "R_AX_TXPKTCTL_ERR_IMR_ISR_B1=0x%08x\n",
  378. rtw89_read32(rtwdev, R_AX_TXPKTCTL_ERR_IMR_ISR_B1));
  379. }
  380. }
  381. if (dmac_err & B_AX_PLE_DLE_ERR_FLAG) {
  382. rtw89_info(rtwdev, "R_AX_WDE_ERR_IMR=0x%08x\n",
  383. rtw89_read32(rtwdev, R_AX_WDE_ERR_IMR));
  384. rtw89_info(rtwdev, "R_AX_WDE_ERR_ISR=0x%08x\n",
  385. rtw89_read32(rtwdev, R_AX_WDE_ERR_ISR));
  386. rtw89_info(rtwdev, "R_AX_PLE_ERR_IMR=0x%08x\n",
  387. rtw89_read32(rtwdev, R_AX_PLE_ERR_IMR));
  388. rtw89_info(rtwdev, "R_AX_PLE_ERR_FLAG_ISR=0x%08x\n",
  389. rtw89_read32(rtwdev, R_AX_PLE_ERR_FLAG_ISR));
  390. rtw89_info(rtwdev, "R_AX_WD_CPUQ_OP_0=0x%08x\n",
  391. rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_0));
  392. rtw89_info(rtwdev, "R_AX_WD_CPUQ_OP_1=0x%08x\n",
  393. rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_1));
  394. rtw89_info(rtwdev, "R_AX_WD_CPUQ_OP_2=0x%08x\n",
  395. rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_2));
  396. rtw89_info(rtwdev, "R_AX_WD_CPUQ_OP_STATUS=0x%08x\n",
  397. rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_STATUS));
  398. rtw89_info(rtwdev, "R_AX_PL_CPUQ_OP_0=0x%08x\n",
  399. rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_0));
  400. rtw89_info(rtwdev, "R_AX_PL_CPUQ_OP_1=0x%08x\n",
  401. rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_1));
  402. rtw89_info(rtwdev, "R_AX_PL_CPUQ_OP_2=0x%08x\n",
  403. rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_2));
  404. rtw89_info(rtwdev, "R_AX_PL_CPUQ_OP_STATUS=0x%08x\n",
  405. rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_STATUS));
  406. if (chip->chip_id == RTL8852C) {
  407. rtw89_info(rtwdev, "R_AX_RX_CTRL0=0x%08x\n",
  408. rtw89_read32(rtwdev, R_AX_RX_CTRL0));
  409. rtw89_info(rtwdev, "R_AX_RX_CTRL1=0x%08x\n",
  410. rtw89_read32(rtwdev, R_AX_RX_CTRL1));
  411. rtw89_info(rtwdev, "R_AX_RX_CTRL2=0x%08x\n",
  412. rtw89_read32(rtwdev, R_AX_RX_CTRL2));
  413. } else {
  414. rtw89_info(rtwdev, "R_AX_RXDMA_PKT_INFO_0=0x%08x\n",
  415. rtw89_read32(rtwdev, R_AX_RXDMA_PKT_INFO_0));
  416. rtw89_info(rtwdev, "R_AX_RXDMA_PKT_INFO_1=0x%08x\n",
  417. rtw89_read32(rtwdev, R_AX_RXDMA_PKT_INFO_1));
  418. rtw89_info(rtwdev, "R_AX_RXDMA_PKT_INFO_2=0x%08x\n",
  419. rtw89_read32(rtwdev, R_AX_RXDMA_PKT_INFO_2));
  420. }
  421. }
  422. if (dmac_err & B_AX_PKTIN_ERR_FLAG) {
  423. rtw89_info(rtwdev, "R_AX_PKTIN_ERR_IMR=0x%08x\n",
  424. rtw89_read32(rtwdev, R_AX_PKTIN_ERR_IMR));
  425. rtw89_info(rtwdev, "R_AX_PKTIN_ERR_ISR=0x%08x\n",
  426. rtw89_read32(rtwdev, R_AX_PKTIN_ERR_ISR));
  427. }
  428. if (dmac_err & B_AX_DISPATCH_ERR_FLAG) {
  429. rtw89_info(rtwdev, "R_AX_HOST_DISPATCHER_ERR_IMR=0x%08x\n",
  430. rtw89_read32(rtwdev, R_AX_HOST_DISPATCHER_ERR_IMR));
  431. rtw89_info(rtwdev, "R_AX_HOST_DISPATCHER_ERR_ISR=0x%08x\n",
  432. rtw89_read32(rtwdev, R_AX_HOST_DISPATCHER_ERR_ISR));
  433. rtw89_info(rtwdev, "R_AX_CPU_DISPATCHER_ERR_IMR=0x%08x\n",
  434. rtw89_read32(rtwdev, R_AX_CPU_DISPATCHER_ERR_IMR));
  435. rtw89_info(rtwdev, "R_AX_CPU_DISPATCHER_ERR_ISR=0x%08x\n",
  436. rtw89_read32(rtwdev, R_AX_CPU_DISPATCHER_ERR_ISR));
  437. rtw89_info(rtwdev, "R_AX_OTHER_DISPATCHER_ERR_IMR=0x%08x\n",
  438. rtw89_read32(rtwdev, R_AX_OTHER_DISPATCHER_ERR_IMR));
  439. rtw89_info(rtwdev, "R_AX_OTHER_DISPATCHER_ERR_ISR=0x%08x\n",
  440. rtw89_read32(rtwdev, R_AX_OTHER_DISPATCHER_ERR_ISR));
  441. }
  442. if (dmac_err & B_AX_BBRPT_ERR_FLAG) {
  443. if (chip->chip_id == RTL8852C) {
  444. rtw89_info(rtwdev, "R_AX_BBRPT_COM_ERR_IMR=0x%08x\n",
  445. rtw89_read32(rtwdev, R_AX_BBRPT_COM_ERR_IMR));
  446. rtw89_info(rtwdev, "R_AX_BBRPT_COM_ERR_ISR=0x%08x\n",
  447. rtw89_read32(rtwdev, R_AX_BBRPT_COM_ERR_ISR));
  448. rtw89_info(rtwdev, "R_AX_BBRPT_CHINFO_ERR_ISR=0x%08x\n",
  449. rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_ISR));
  450. rtw89_info(rtwdev, "R_AX_BBRPT_CHINFO_ERR_IMR=0x%08x\n",
  451. rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_IMR));
  452. rtw89_info(rtwdev, "R_AX_BBRPT_DFS_ERR_IMR=0x%08x\n",
  453. rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_IMR));
  454. rtw89_info(rtwdev, "R_AX_BBRPT_DFS_ERR_ISR=0x%08x\n",
  455. rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_ISR));
  456. } else {
  457. rtw89_info(rtwdev, "R_AX_BBRPT_COM_ERR_IMR_ISR=0x%08x\n",
  458. rtw89_read32(rtwdev, R_AX_BBRPT_COM_ERR_IMR_ISR));
  459. rtw89_info(rtwdev, "R_AX_BBRPT_CHINFO_ERR_ISR=0x%08x\n",
  460. rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_ISR));
  461. rtw89_info(rtwdev, "R_AX_BBRPT_CHINFO_ERR_IMR=0x%08x\n",
  462. rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_IMR));
  463. rtw89_info(rtwdev, "R_AX_BBRPT_DFS_ERR_IMR=0x%08x\n",
  464. rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_IMR));
  465. rtw89_info(rtwdev, "R_AX_BBRPT_DFS_ERR_ISR=0x%08x\n",
  466. rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_ISR));
  467. }
  468. }
  469. if (dmac_err & B_AX_HAXIDMA_ERR_FLAG && chip->chip_id == RTL8852C) {
  470. rtw89_info(rtwdev, "R_AX_HAXIDMA_ERR_IMR=0x%08x\n",
  471. rtw89_read32(rtwdev, R_AX_HAXI_IDCT_MSK));
  472. rtw89_info(rtwdev, "R_AX_HAXIDMA_ERR_ISR=0x%08x\n",
  473. rtw89_read32(rtwdev, R_AX_HAXI_IDCT));
  474. }
  475. }
  476. static void rtw89_mac_dump_cmac_err_status(struct rtw89_dev *rtwdev,
  477. u8 band)
  478. {
  479. const struct rtw89_chip_info *chip = rtwdev->chip;
  480. u32 offset = 0;
  481. u32 cmac_err;
  482. int ret;
  483. ret = rtw89_mac_check_mac_en(rtwdev, band, RTW89_CMAC_SEL);
  484. if (ret) {
  485. if (band)
  486. rtw89_warn(rtwdev, "[CMAC] : CMAC1 not enabled\n");
  487. else
  488. rtw89_warn(rtwdev, "[CMAC] : CMAC0 not enabled\n");
  489. return;
  490. }
  491. if (band)
  492. offset = RTW89_MAC_AX_BAND_REG_OFFSET;
  493. cmac_err = rtw89_read32(rtwdev, R_AX_CMAC_ERR_ISR + offset);
  494. rtw89_info(rtwdev, "R_AX_CMAC_ERR_ISR [%d]=0x%08x\n", band,
  495. rtw89_read32(rtwdev, R_AX_CMAC_ERR_ISR + offset));
  496. rtw89_info(rtwdev, "R_AX_CMAC_FUNC_EN [%d]=0x%08x\n", band,
  497. rtw89_read32(rtwdev, R_AX_CMAC_FUNC_EN + offset));
  498. rtw89_info(rtwdev, "R_AX_CK_EN [%d]=0x%08x\n", band,
  499. rtw89_read32(rtwdev, R_AX_CK_EN + offset));
  500. if (cmac_err & B_AX_SCHEDULE_TOP_ERR_IND) {
  501. rtw89_info(rtwdev, "R_AX_SCHEDULE_ERR_IMR [%d]=0x%08x\n", band,
  502. rtw89_read32(rtwdev, R_AX_SCHEDULE_ERR_IMR + offset));
  503. rtw89_info(rtwdev, "R_AX_SCHEDULE_ERR_ISR [%d]=0x%08x\n", band,
  504. rtw89_read32(rtwdev, R_AX_SCHEDULE_ERR_ISR + offset));
  505. }
  506. if (cmac_err & B_AX_PTCL_TOP_ERR_IND) {
  507. rtw89_info(rtwdev, "R_AX_PTCL_IMR0 [%d]=0x%08x\n", band,
  508. rtw89_read32(rtwdev, R_AX_PTCL_IMR0 + offset));
  509. rtw89_info(rtwdev, "R_AX_PTCL_ISR0 [%d]=0x%08x\n", band,
  510. rtw89_read32(rtwdev, R_AX_PTCL_ISR0 + offset));
  511. }
  512. if (cmac_err & B_AX_DMA_TOP_ERR_IND) {
  513. if (chip->chip_id == RTL8852C) {
  514. rtw89_info(rtwdev, "R_AX_RX_ERR_FLAG [%d]=0x%08x\n", band,
  515. rtw89_read32(rtwdev, R_AX_RX_ERR_FLAG + offset));
  516. rtw89_info(rtwdev, "R_AX_RX_ERR_FLAG_IMR [%d]=0x%08x\n", band,
  517. rtw89_read32(rtwdev, R_AX_RX_ERR_FLAG_IMR + offset));
  518. } else {
  519. rtw89_info(rtwdev, "R_AX_DLE_CTRL [%d]=0x%08x\n", band,
  520. rtw89_read32(rtwdev, R_AX_DLE_CTRL + offset));
  521. }
  522. }
  523. if (cmac_err & B_AX_DMA_TOP_ERR_IND || cmac_err & B_AX_WMAC_RX_ERR_IND) {
  524. if (chip->chip_id == RTL8852C) {
  525. rtw89_info(rtwdev, "R_AX_PHYINFO_ERR_ISR [%d]=0x%08x\n", band,
  526. rtw89_read32(rtwdev, R_AX_PHYINFO_ERR_ISR + offset));
  527. rtw89_info(rtwdev, "R_AX_PHYINFO_ERR_IMR [%d]=0x%08x\n", band,
  528. rtw89_read32(rtwdev, R_AX_PHYINFO_ERR_IMR + offset));
  529. } else {
  530. rtw89_info(rtwdev, "R_AX_PHYINFO_ERR_IMR [%d]=0x%08x\n", band,
  531. rtw89_read32(rtwdev, R_AX_PHYINFO_ERR_IMR + offset));
  532. }
  533. }
  534. if (cmac_err & B_AX_TXPWR_CTRL_ERR_IND) {
  535. rtw89_info(rtwdev, "R_AX_TXPWR_IMR [%d]=0x%08x\n", band,
  536. rtw89_read32(rtwdev, R_AX_TXPWR_IMR + offset));
  537. rtw89_info(rtwdev, "R_AX_TXPWR_ISR [%d]=0x%08x\n", band,
  538. rtw89_read32(rtwdev, R_AX_TXPWR_ISR + offset));
  539. }
  540. if (cmac_err & B_AX_WMAC_TX_ERR_IND) {
  541. if (chip->chip_id == RTL8852C) {
  542. rtw89_info(rtwdev, "R_AX_TRXPTCL_ERROR_INDICA [%d]=0x%08x\n", band,
  543. rtw89_read32(rtwdev, R_AX_TRXPTCL_ERROR_INDICA + offset));
  544. rtw89_info(rtwdev, "R_AX_TRXPTCL_ERROR_INDICA_MASK [%d]=0x%08x\n", band,
  545. rtw89_read32(rtwdev, R_AX_TRXPTCL_ERROR_INDICA_MASK + offset));
  546. } else {
  547. rtw89_info(rtwdev, "R_AX_TMAC_ERR_IMR_ISR [%d]=0x%08x\n", band,
  548. rtw89_read32(rtwdev, R_AX_TMAC_ERR_IMR_ISR + offset));
  549. }
  550. rtw89_info(rtwdev, "R_AX_DBGSEL_TRXPTCL [%d]=0x%08x\n", band,
  551. rtw89_read32(rtwdev, R_AX_DBGSEL_TRXPTCL + offset));
  552. }
  553. rtw89_info(rtwdev, "R_AX_CMAC_ERR_IMR [%d]=0x%08x\n", band,
  554. rtw89_read32(rtwdev, R_AX_CMAC_ERR_IMR + offset));
  555. }
  556. static void rtw89_mac_dump_err_status(struct rtw89_dev *rtwdev,
  557. enum mac_ax_err_info err)
  558. {
  559. if (err != MAC_AX_ERR_L1_ERR_DMAC &&
  560. err != MAC_AX_ERR_L0_PROMOTE_TO_L1 &&
  561. err != MAC_AX_ERR_L0_ERR_CMAC0 &&
  562. err != MAC_AX_ERR_L0_ERR_CMAC1 &&
  563. err != MAC_AX_ERR_RXI300)
  564. return;
  565. rtw89_info(rtwdev, "--->\nerr=0x%x\n", err);
  566. rtw89_info(rtwdev, "R_AX_SER_DBG_INFO =0x%08x\n",
  567. rtw89_read32(rtwdev, R_AX_SER_DBG_INFO));
  568. rtw89_mac_dump_dmac_err_status(rtwdev);
  569. rtw89_mac_dump_cmac_err_status(rtwdev, RTW89_MAC_0);
  570. if (rtwdev->dbcc_en)
  571. rtw89_mac_dump_cmac_err_status(rtwdev, RTW89_MAC_1);
  572. rtwdev->hci.ops->dump_err_status(rtwdev);
  573. if (err == MAC_AX_ERR_L0_PROMOTE_TO_L1)
  574. rtw89_mac_dump_l0_to_l1(rtwdev, err);
  575. rtw89_info(rtwdev, "<---\n");
  576. }
  577. static bool rtw89_mac_suppress_log(struct rtw89_dev *rtwdev, u32 err)
  578. {
  579. struct rtw89_ser *ser = &rtwdev->ser;
  580. u32 dmac_err, imr, isr;
  581. int ret;
  582. if (rtwdev->chip->chip_id == RTL8852C) {
  583. ret = rtw89_mac_check_mac_en(rtwdev, 0, RTW89_DMAC_SEL);
  584. if (ret)
  585. return true;
  586. if (err == MAC_AX_ERR_L1_ERR_DMAC) {
  587. dmac_err = rtw89_read32(rtwdev, R_AX_DMAC_ERR_ISR);
  588. imr = rtw89_read32(rtwdev, R_AX_TXPKTCTL_B0_ERRFLAG_IMR);
  589. isr = rtw89_read32(rtwdev, R_AX_TXPKTCTL_B0_ERRFLAG_ISR);
  590. if ((dmac_err & B_AX_TXPKTCTRL_ERR_FLAG) &&
  591. ((isr & imr) & B_AX_B0_ISR_ERR_CMDPSR_FRZTO)) {
  592. set_bit(RTW89_SER_SUPPRESS_LOG, ser->flags);
  593. return true;
  594. }
  595. } else if (err == MAC_AX_ERR_L1_RESET_DISABLE_DMAC_DONE) {
  596. if (test_bit(RTW89_SER_SUPPRESS_LOG, ser->flags))
  597. return true;
  598. } else if (err == MAC_AX_ERR_L1_RESET_RECOVERY_DONE) {
  599. if (test_and_clear_bit(RTW89_SER_SUPPRESS_LOG, ser->flags))
  600. return true;
  601. }
  602. }
  603. return false;
  604. }
  605. u32 rtw89_mac_get_err_status(struct rtw89_dev *rtwdev)
  606. {
  607. u32 err, err_scnr;
  608. int ret;
  609. ret = read_poll_timeout(rtw89_read32, err, (err != 0), 1000, 100000,
  610. false, rtwdev, R_AX_HALT_C2H_CTRL);
  611. if (ret) {
  612. rtw89_warn(rtwdev, "Polling FW err status fail\n");
  613. return ret;
  614. }
  615. err = rtw89_read32(rtwdev, R_AX_HALT_C2H);
  616. rtw89_write32(rtwdev, R_AX_HALT_C2H_CTRL, 0);
  617. err_scnr = RTW89_ERROR_SCENARIO(err);
  618. if (err_scnr == RTW89_WCPU_CPU_EXCEPTION)
  619. err = MAC_AX_ERR_CPU_EXCEPTION;
  620. else if (err_scnr == RTW89_WCPU_ASSERTION)
  621. err = MAC_AX_ERR_ASSERTION;
  622. else if (err_scnr == RTW89_RXI300_ERROR)
  623. err = MAC_AX_ERR_RXI300;
  624. if (rtw89_mac_suppress_log(rtwdev, err))
  625. return err;
  626. rtw89_fw_st_dbg_dump(rtwdev);
  627. rtw89_mac_dump_err_status(rtwdev, err);
  628. return err;
  629. }
  630. EXPORT_SYMBOL(rtw89_mac_get_err_status);
  631. int rtw89_mac_set_err_status(struct rtw89_dev *rtwdev, u32 err)
  632. {
  633. struct rtw89_ser *ser = &rtwdev->ser;
  634. u32 halt;
  635. int ret = 0;
  636. if (err > MAC_AX_SET_ERR_MAX) {
  637. rtw89_err(rtwdev, "Bad set-err-status value 0x%08x\n", err);
  638. return -EINVAL;
  639. }
  640. ret = read_poll_timeout(rtw89_read32, halt, (halt == 0x0), 1000,
  641. 100000, false, rtwdev, R_AX_HALT_H2C_CTRL);
  642. if (ret) {
  643. rtw89_err(rtwdev, "FW doesn't receive previous msg\n");
  644. return -EFAULT;
  645. }
  646. rtw89_write32(rtwdev, R_AX_HALT_H2C, err);
  647. if (ser->prehandle_l1 &&
  648. (err == MAC_AX_ERR_L1_DISABLE_EN || err == MAC_AX_ERR_L1_RCVY_EN))
  649. return 0;
  650. rtw89_write32(rtwdev, R_AX_HALT_H2C_CTRL, B_AX_HALT_H2C_TRIGGER);
  651. return 0;
  652. }
  653. EXPORT_SYMBOL(rtw89_mac_set_err_status);
  654. static int hfc_reset_param(struct rtw89_dev *rtwdev)
  655. {
  656. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  657. struct rtw89_hfc_param_ini param_ini = {NULL};
  658. u8 qta_mode = rtwdev->mac.dle_info.qta_mode;
  659. switch (rtwdev->hci.type) {
  660. case RTW89_HCI_TYPE_PCIE:
  661. param_ini = rtwdev->chip->hfc_param_ini[qta_mode];
  662. param->en = 0;
  663. break;
  664. default:
  665. return -EINVAL;
  666. }
  667. if (param_ini.pub_cfg)
  668. param->pub_cfg = *param_ini.pub_cfg;
  669. if (param_ini.prec_cfg)
  670. param->prec_cfg = *param_ini.prec_cfg;
  671. if (param_ini.ch_cfg)
  672. param->ch_cfg = param_ini.ch_cfg;
  673. memset(&param->ch_info, 0, sizeof(param->ch_info));
  674. memset(&param->pub_info, 0, sizeof(param->pub_info));
  675. param->mode = param_ini.mode;
  676. return 0;
  677. }
  678. static int hfc_ch_cfg_chk(struct rtw89_dev *rtwdev, u8 ch)
  679. {
  680. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  681. const struct rtw89_hfc_ch_cfg *ch_cfg = param->ch_cfg;
  682. const struct rtw89_hfc_pub_cfg *pub_cfg = &param->pub_cfg;
  683. const struct rtw89_hfc_prec_cfg *prec_cfg = &param->prec_cfg;
  684. if (ch >= RTW89_DMA_CH_NUM)
  685. return -EINVAL;
  686. if ((ch_cfg[ch].min && ch_cfg[ch].min < prec_cfg->ch011_prec) ||
  687. ch_cfg[ch].max > pub_cfg->pub_max)
  688. return -EINVAL;
  689. if (ch_cfg[ch].grp >= grp_num)
  690. return -EINVAL;
  691. return 0;
  692. }
  693. static int hfc_pub_info_chk(struct rtw89_dev *rtwdev)
  694. {
  695. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  696. const struct rtw89_hfc_pub_cfg *cfg = &param->pub_cfg;
  697. struct rtw89_hfc_pub_info *info = &param->pub_info;
  698. if (info->g0_used + info->g1_used + info->pub_aval != cfg->pub_max) {
  699. if (rtwdev->chip->chip_id == RTL8852A)
  700. return 0;
  701. else
  702. return -EFAULT;
  703. }
  704. return 0;
  705. }
  706. static int hfc_pub_cfg_chk(struct rtw89_dev *rtwdev)
  707. {
  708. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  709. const struct rtw89_hfc_pub_cfg *pub_cfg = &param->pub_cfg;
  710. if (pub_cfg->grp0 + pub_cfg->grp1 != pub_cfg->pub_max)
  711. return -EFAULT;
  712. return 0;
  713. }
  714. static int hfc_ch_ctrl(struct rtw89_dev *rtwdev, u8 ch)
  715. {
  716. const struct rtw89_chip_info *chip = rtwdev->chip;
  717. const struct rtw89_page_regs *regs = chip->page_regs;
  718. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  719. const struct rtw89_hfc_ch_cfg *cfg = param->ch_cfg;
  720. int ret = 0;
  721. u32 val = 0;
  722. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  723. if (ret)
  724. return ret;
  725. ret = hfc_ch_cfg_chk(rtwdev, ch);
  726. if (ret)
  727. return ret;
  728. if (ch > RTW89_DMA_B1HI)
  729. return -EINVAL;
  730. val = u32_encode_bits(cfg[ch].min, B_AX_MIN_PG_MASK) |
  731. u32_encode_bits(cfg[ch].max, B_AX_MAX_PG_MASK) |
  732. (cfg[ch].grp ? B_AX_GRP : 0);
  733. rtw89_write32(rtwdev, regs->ach_page_ctrl + ch * 4, val);
  734. return 0;
  735. }
  736. static int hfc_upd_ch_info(struct rtw89_dev *rtwdev, u8 ch)
  737. {
  738. const struct rtw89_chip_info *chip = rtwdev->chip;
  739. const struct rtw89_page_regs *regs = chip->page_regs;
  740. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  741. struct rtw89_hfc_ch_info *info = param->ch_info;
  742. const struct rtw89_hfc_ch_cfg *cfg = param->ch_cfg;
  743. u32 val;
  744. u32 ret;
  745. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  746. if (ret)
  747. return ret;
  748. if (ch > RTW89_DMA_H2C)
  749. return -EINVAL;
  750. val = rtw89_read32(rtwdev, regs->ach_page_info + ch * 4);
  751. info[ch].aval = u32_get_bits(val, B_AX_AVAL_PG_MASK);
  752. if (ch < RTW89_DMA_H2C)
  753. info[ch].used = u32_get_bits(val, B_AX_USE_PG_MASK);
  754. else
  755. info[ch].used = cfg[ch].min - info[ch].aval;
  756. return 0;
  757. }
  758. static int hfc_pub_ctrl(struct rtw89_dev *rtwdev)
  759. {
  760. const struct rtw89_chip_info *chip = rtwdev->chip;
  761. const struct rtw89_page_regs *regs = chip->page_regs;
  762. const struct rtw89_hfc_pub_cfg *cfg = &rtwdev->mac.hfc_param.pub_cfg;
  763. u32 val;
  764. int ret;
  765. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  766. if (ret)
  767. return ret;
  768. ret = hfc_pub_cfg_chk(rtwdev);
  769. if (ret)
  770. return ret;
  771. val = u32_encode_bits(cfg->grp0, B_AX_PUBPG_G0_MASK) |
  772. u32_encode_bits(cfg->grp1, B_AX_PUBPG_G1_MASK);
  773. rtw89_write32(rtwdev, regs->pub_page_ctrl1, val);
  774. val = u32_encode_bits(cfg->wp_thrd, B_AX_WP_THRD_MASK);
  775. rtw89_write32(rtwdev, regs->wp_page_ctrl2, val);
  776. return 0;
  777. }
  778. static int hfc_upd_mix_info(struct rtw89_dev *rtwdev)
  779. {
  780. const struct rtw89_chip_info *chip = rtwdev->chip;
  781. const struct rtw89_page_regs *regs = chip->page_regs;
  782. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  783. struct rtw89_hfc_pub_cfg *pub_cfg = &param->pub_cfg;
  784. struct rtw89_hfc_prec_cfg *prec_cfg = &param->prec_cfg;
  785. struct rtw89_hfc_pub_info *info = &param->pub_info;
  786. u32 val;
  787. int ret;
  788. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  789. if (ret)
  790. return ret;
  791. val = rtw89_read32(rtwdev, regs->pub_page_info1);
  792. info->g0_used = u32_get_bits(val, B_AX_G0_USE_PG_MASK);
  793. info->g1_used = u32_get_bits(val, B_AX_G1_USE_PG_MASK);
  794. val = rtw89_read32(rtwdev, regs->pub_page_info3);
  795. info->g0_aval = u32_get_bits(val, B_AX_G0_AVAL_PG_MASK);
  796. info->g1_aval = u32_get_bits(val, B_AX_G1_AVAL_PG_MASK);
  797. info->pub_aval =
  798. u32_get_bits(rtw89_read32(rtwdev, regs->pub_page_info2),
  799. B_AX_PUB_AVAL_PG_MASK);
  800. info->wp_aval =
  801. u32_get_bits(rtw89_read32(rtwdev, regs->wp_page_info1),
  802. B_AX_WP_AVAL_PG_MASK);
  803. val = rtw89_read32(rtwdev, regs->hci_fc_ctrl);
  804. param->en = val & B_AX_HCI_FC_EN ? 1 : 0;
  805. param->h2c_en = val & B_AX_HCI_FC_CH12_EN ? 1 : 0;
  806. param->mode = u32_get_bits(val, B_AX_HCI_FC_MODE_MASK);
  807. prec_cfg->ch011_full_cond =
  808. u32_get_bits(val, B_AX_HCI_FC_WD_FULL_COND_MASK);
  809. prec_cfg->h2c_full_cond =
  810. u32_get_bits(val, B_AX_HCI_FC_CH12_FULL_COND_MASK);
  811. prec_cfg->wp_ch07_full_cond =
  812. u32_get_bits(val, B_AX_HCI_FC_WP_CH07_FULL_COND_MASK);
  813. prec_cfg->wp_ch811_full_cond =
  814. u32_get_bits(val, B_AX_HCI_FC_WP_CH811_FULL_COND_MASK);
  815. val = rtw89_read32(rtwdev, regs->ch_page_ctrl);
  816. prec_cfg->ch011_prec = u32_get_bits(val, B_AX_PREC_PAGE_CH011_MASK);
  817. prec_cfg->h2c_prec = u32_get_bits(val, B_AX_PREC_PAGE_CH12_MASK);
  818. val = rtw89_read32(rtwdev, regs->pub_page_ctrl2);
  819. pub_cfg->pub_max = u32_get_bits(val, B_AX_PUBPG_ALL_MASK);
  820. val = rtw89_read32(rtwdev, regs->wp_page_ctrl1);
  821. prec_cfg->wp_ch07_prec = u32_get_bits(val, B_AX_PREC_PAGE_WP_CH07_MASK);
  822. prec_cfg->wp_ch811_prec = u32_get_bits(val, B_AX_PREC_PAGE_WP_CH811_MASK);
  823. val = rtw89_read32(rtwdev, regs->wp_page_ctrl2);
  824. pub_cfg->wp_thrd = u32_get_bits(val, B_AX_WP_THRD_MASK);
  825. val = rtw89_read32(rtwdev, regs->pub_page_ctrl1);
  826. pub_cfg->grp0 = u32_get_bits(val, B_AX_PUBPG_G0_MASK);
  827. pub_cfg->grp1 = u32_get_bits(val, B_AX_PUBPG_G1_MASK);
  828. ret = hfc_pub_info_chk(rtwdev);
  829. if (param->en && ret)
  830. return ret;
  831. return 0;
  832. }
  833. static void hfc_h2c_cfg(struct rtw89_dev *rtwdev)
  834. {
  835. const struct rtw89_chip_info *chip = rtwdev->chip;
  836. const struct rtw89_page_regs *regs = chip->page_regs;
  837. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  838. const struct rtw89_hfc_prec_cfg *prec_cfg = &param->prec_cfg;
  839. u32 val;
  840. val = u32_encode_bits(prec_cfg->h2c_prec, B_AX_PREC_PAGE_CH12_MASK);
  841. rtw89_write32(rtwdev, regs->ch_page_ctrl, val);
  842. rtw89_write32_mask(rtwdev, regs->hci_fc_ctrl,
  843. B_AX_HCI_FC_CH12_FULL_COND_MASK,
  844. prec_cfg->h2c_full_cond);
  845. }
  846. static void hfc_mix_cfg(struct rtw89_dev *rtwdev)
  847. {
  848. const struct rtw89_chip_info *chip = rtwdev->chip;
  849. const struct rtw89_page_regs *regs = chip->page_regs;
  850. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  851. const struct rtw89_hfc_pub_cfg *pub_cfg = &param->pub_cfg;
  852. const struct rtw89_hfc_prec_cfg *prec_cfg = &param->prec_cfg;
  853. u32 val;
  854. val = u32_encode_bits(prec_cfg->ch011_prec, B_AX_PREC_PAGE_CH011_MASK) |
  855. u32_encode_bits(prec_cfg->h2c_prec, B_AX_PREC_PAGE_CH12_MASK);
  856. rtw89_write32(rtwdev, regs->ch_page_ctrl, val);
  857. val = u32_encode_bits(pub_cfg->pub_max, B_AX_PUBPG_ALL_MASK);
  858. rtw89_write32(rtwdev, regs->pub_page_ctrl2, val);
  859. val = u32_encode_bits(prec_cfg->wp_ch07_prec,
  860. B_AX_PREC_PAGE_WP_CH07_MASK) |
  861. u32_encode_bits(prec_cfg->wp_ch811_prec,
  862. B_AX_PREC_PAGE_WP_CH811_MASK);
  863. rtw89_write32(rtwdev, regs->wp_page_ctrl1, val);
  864. val = u32_replace_bits(rtw89_read32(rtwdev, regs->hci_fc_ctrl),
  865. param->mode, B_AX_HCI_FC_MODE_MASK);
  866. val = u32_replace_bits(val, prec_cfg->ch011_full_cond,
  867. B_AX_HCI_FC_WD_FULL_COND_MASK);
  868. val = u32_replace_bits(val, prec_cfg->h2c_full_cond,
  869. B_AX_HCI_FC_CH12_FULL_COND_MASK);
  870. val = u32_replace_bits(val, prec_cfg->wp_ch07_full_cond,
  871. B_AX_HCI_FC_WP_CH07_FULL_COND_MASK);
  872. val = u32_replace_bits(val, prec_cfg->wp_ch811_full_cond,
  873. B_AX_HCI_FC_WP_CH811_FULL_COND_MASK);
  874. rtw89_write32(rtwdev, regs->hci_fc_ctrl, val);
  875. }
  876. static void hfc_func_en(struct rtw89_dev *rtwdev, bool en, bool h2c_en)
  877. {
  878. const struct rtw89_chip_info *chip = rtwdev->chip;
  879. const struct rtw89_page_regs *regs = chip->page_regs;
  880. struct rtw89_hfc_param *param = &rtwdev->mac.hfc_param;
  881. u32 val;
  882. val = rtw89_read32(rtwdev, regs->hci_fc_ctrl);
  883. param->en = en;
  884. param->h2c_en = h2c_en;
  885. val = en ? (val | B_AX_HCI_FC_EN) : (val & ~B_AX_HCI_FC_EN);
  886. val = h2c_en ? (val | B_AX_HCI_FC_CH12_EN) :
  887. (val & ~B_AX_HCI_FC_CH12_EN);
  888. rtw89_write32(rtwdev, regs->hci_fc_ctrl, val);
  889. }
  890. static int hfc_init(struct rtw89_dev *rtwdev, bool reset, bool en, bool h2c_en)
  891. {
  892. const struct rtw89_chip_info *chip = rtwdev->chip;
  893. u32 dma_ch_mask = chip->dma_ch_mask;
  894. u8 ch;
  895. u32 ret = 0;
  896. if (reset)
  897. ret = hfc_reset_param(rtwdev);
  898. if (ret)
  899. return ret;
  900. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  901. if (ret)
  902. return ret;
  903. hfc_func_en(rtwdev, false, false);
  904. if (!en && h2c_en) {
  905. hfc_h2c_cfg(rtwdev);
  906. hfc_func_en(rtwdev, en, h2c_en);
  907. return ret;
  908. }
  909. for (ch = RTW89_DMA_ACH0; ch < RTW89_DMA_H2C; ch++) {
  910. if (dma_ch_mask & BIT(ch))
  911. continue;
  912. ret = hfc_ch_ctrl(rtwdev, ch);
  913. if (ret)
  914. return ret;
  915. }
  916. ret = hfc_pub_ctrl(rtwdev);
  917. if (ret)
  918. return ret;
  919. hfc_mix_cfg(rtwdev);
  920. if (en || h2c_en) {
  921. hfc_func_en(rtwdev, en, h2c_en);
  922. udelay(10);
  923. }
  924. for (ch = RTW89_DMA_ACH0; ch < RTW89_DMA_H2C; ch++) {
  925. if (dma_ch_mask & BIT(ch))
  926. continue;
  927. ret = hfc_upd_ch_info(rtwdev, ch);
  928. if (ret)
  929. return ret;
  930. }
  931. ret = hfc_upd_mix_info(rtwdev);
  932. return ret;
  933. }
  934. #define PWR_POLL_CNT 2000
  935. static int pwr_cmd_poll(struct rtw89_dev *rtwdev,
  936. const struct rtw89_pwr_cfg *cfg)
  937. {
  938. u8 val = 0;
  939. int ret;
  940. u32 addr = cfg->base == PWR_INTF_MSK_SDIO ?
  941. cfg->addr | SDIO_LOCAL_BASE_ADDR : cfg->addr;
  942. ret = read_poll_timeout(rtw89_read8, val, !((val ^ cfg->val) & cfg->msk),
  943. 1000, 1000 * PWR_POLL_CNT, false, rtwdev, addr);
  944. if (!ret)
  945. return 0;
  946. rtw89_warn(rtwdev, "[ERR] Polling timeout\n");
  947. rtw89_warn(rtwdev, "[ERR] addr: %X, %X\n", addr, cfg->addr);
  948. rtw89_warn(rtwdev, "[ERR] val: %X, %X\n", val, cfg->val);
  949. return -EBUSY;
  950. }
  951. static int rtw89_mac_sub_pwr_seq(struct rtw89_dev *rtwdev, u8 cv_msk,
  952. u8 intf_msk, const struct rtw89_pwr_cfg *cfg)
  953. {
  954. const struct rtw89_pwr_cfg *cur_cfg;
  955. u32 addr;
  956. u8 val;
  957. for (cur_cfg = cfg; cur_cfg->cmd != PWR_CMD_END; cur_cfg++) {
  958. if (!(cur_cfg->intf_msk & intf_msk) ||
  959. !(cur_cfg->cv_msk & cv_msk))
  960. continue;
  961. switch (cur_cfg->cmd) {
  962. case PWR_CMD_WRITE:
  963. addr = cur_cfg->addr;
  964. if (cur_cfg->base == PWR_BASE_SDIO)
  965. addr |= SDIO_LOCAL_BASE_ADDR;
  966. val = rtw89_read8(rtwdev, addr);
  967. val &= ~(cur_cfg->msk);
  968. val |= (cur_cfg->val & cur_cfg->msk);
  969. rtw89_write8(rtwdev, addr, val);
  970. break;
  971. case PWR_CMD_POLL:
  972. if (pwr_cmd_poll(rtwdev, cur_cfg))
  973. return -EBUSY;
  974. break;
  975. case PWR_CMD_DELAY:
  976. if (cur_cfg->val == PWR_DELAY_US)
  977. udelay(cur_cfg->addr);
  978. else
  979. fsleep(cur_cfg->addr * 1000);
  980. break;
  981. default:
  982. return -EINVAL;
  983. }
  984. }
  985. return 0;
  986. }
  987. static int rtw89_mac_pwr_seq(struct rtw89_dev *rtwdev,
  988. const struct rtw89_pwr_cfg * const *cfg_seq)
  989. {
  990. int ret;
  991. for (; *cfg_seq; cfg_seq++) {
  992. ret = rtw89_mac_sub_pwr_seq(rtwdev, BIT(rtwdev->hal.cv),
  993. PWR_INTF_MSK_PCIE, *cfg_seq);
  994. if (ret)
  995. return -EBUSY;
  996. }
  997. return 0;
  998. }
  999. static enum rtw89_rpwm_req_pwr_state
  1000. rtw89_mac_get_req_pwr_state(struct rtw89_dev *rtwdev)
  1001. {
  1002. enum rtw89_rpwm_req_pwr_state state;
  1003. switch (rtwdev->ps_mode) {
  1004. case RTW89_PS_MODE_RFOFF:
  1005. state = RTW89_MAC_RPWM_REQ_PWR_STATE_BAND0_RFOFF;
  1006. break;
  1007. case RTW89_PS_MODE_CLK_GATED:
  1008. state = RTW89_MAC_RPWM_REQ_PWR_STATE_CLK_GATED;
  1009. break;
  1010. case RTW89_PS_MODE_PWR_GATED:
  1011. state = RTW89_MAC_RPWM_REQ_PWR_STATE_PWR_GATED;
  1012. break;
  1013. default:
  1014. state = RTW89_MAC_RPWM_REQ_PWR_STATE_ACTIVE;
  1015. break;
  1016. }
  1017. return state;
  1018. }
  1019. static void rtw89_mac_send_rpwm(struct rtw89_dev *rtwdev,
  1020. enum rtw89_rpwm_req_pwr_state req_pwr_state,
  1021. bool notify_wake)
  1022. {
  1023. u16 request;
  1024. spin_lock_bh(&rtwdev->rpwm_lock);
  1025. request = rtw89_read16(rtwdev, R_AX_RPWM);
  1026. request ^= request | PS_RPWM_TOGGLE;
  1027. request |= req_pwr_state;
  1028. if (notify_wake) {
  1029. request |= PS_RPWM_NOTIFY_WAKE;
  1030. } else {
  1031. rtwdev->mac.rpwm_seq_num = (rtwdev->mac.rpwm_seq_num + 1) &
  1032. RPWM_SEQ_NUM_MAX;
  1033. request |= FIELD_PREP(PS_RPWM_SEQ_NUM,
  1034. rtwdev->mac.rpwm_seq_num);
  1035. if (req_pwr_state < RTW89_MAC_RPWM_REQ_PWR_STATE_CLK_GATED)
  1036. request |= PS_RPWM_ACK;
  1037. }
  1038. rtw89_write16(rtwdev, rtwdev->hci.rpwm_addr, request);
  1039. spin_unlock_bh(&rtwdev->rpwm_lock);
  1040. }
  1041. static int rtw89_mac_check_cpwm_state(struct rtw89_dev *rtwdev,
  1042. enum rtw89_rpwm_req_pwr_state req_pwr_state)
  1043. {
  1044. bool request_deep_mode;
  1045. bool in_deep_mode;
  1046. u8 rpwm_req_num;
  1047. u8 cpwm_rsp_seq;
  1048. u8 cpwm_seq;
  1049. u8 cpwm_status;
  1050. if (req_pwr_state >= RTW89_MAC_RPWM_REQ_PWR_STATE_CLK_GATED)
  1051. request_deep_mode = true;
  1052. else
  1053. request_deep_mode = false;
  1054. if (rtw89_read32_mask(rtwdev, R_AX_LDM, B_AX_EN_32K))
  1055. in_deep_mode = true;
  1056. else
  1057. in_deep_mode = false;
  1058. if (request_deep_mode != in_deep_mode)
  1059. return -EPERM;
  1060. if (request_deep_mode)
  1061. return 0;
  1062. rpwm_req_num = rtwdev->mac.rpwm_seq_num;
  1063. cpwm_rsp_seq = rtw89_read16_mask(rtwdev, rtwdev->hci.cpwm_addr,
  1064. PS_CPWM_RSP_SEQ_NUM);
  1065. if (rpwm_req_num != cpwm_rsp_seq)
  1066. return -EPERM;
  1067. rtwdev->mac.cpwm_seq_num = (rtwdev->mac.cpwm_seq_num + 1) &
  1068. CPWM_SEQ_NUM_MAX;
  1069. cpwm_seq = rtw89_read16_mask(rtwdev, rtwdev->hci.cpwm_addr, PS_CPWM_SEQ_NUM);
  1070. if (cpwm_seq != rtwdev->mac.cpwm_seq_num)
  1071. return -EPERM;
  1072. cpwm_status = rtw89_read16_mask(rtwdev, rtwdev->hci.cpwm_addr, PS_CPWM_STATE);
  1073. if (cpwm_status != req_pwr_state)
  1074. return -EPERM;
  1075. return 0;
  1076. }
  1077. void rtw89_mac_power_mode_change(struct rtw89_dev *rtwdev, bool enter)
  1078. {
  1079. enum rtw89_rpwm_req_pwr_state state;
  1080. unsigned long delay = enter ? 10 : 150;
  1081. int ret;
  1082. int i;
  1083. if (enter)
  1084. state = rtw89_mac_get_req_pwr_state(rtwdev);
  1085. else
  1086. state = RTW89_MAC_RPWM_REQ_PWR_STATE_ACTIVE;
  1087. for (i = 0; i < RPWM_TRY_CNT; i++) {
  1088. rtw89_mac_send_rpwm(rtwdev, state, false);
  1089. ret = read_poll_timeout_atomic(rtw89_mac_check_cpwm_state, ret,
  1090. !ret, delay, 15000, false,
  1091. rtwdev, state);
  1092. if (!ret)
  1093. break;
  1094. if (i == RPWM_TRY_CNT - 1)
  1095. rtw89_err(rtwdev, "firmware failed to ack for %s ps mode\n",
  1096. enter ? "entering" : "leaving");
  1097. else
  1098. rtw89_debug(rtwdev, RTW89_DBG_UNEXP,
  1099. "%d time firmware failed to ack for %s ps mode\n",
  1100. i + 1, enter ? "entering" : "leaving");
  1101. }
  1102. }
  1103. void rtw89_mac_notify_wake(struct rtw89_dev *rtwdev)
  1104. {
  1105. enum rtw89_rpwm_req_pwr_state state;
  1106. state = rtw89_mac_get_req_pwr_state(rtwdev);
  1107. rtw89_mac_send_rpwm(rtwdev, state, true);
  1108. }
  1109. static int rtw89_mac_power_switch(struct rtw89_dev *rtwdev, bool on)
  1110. {
  1111. #define PWR_ACT 1
  1112. const struct rtw89_chip_info *chip = rtwdev->chip;
  1113. const struct rtw89_pwr_cfg * const *cfg_seq;
  1114. int (*cfg_func)(struct rtw89_dev *rtwdev);
  1115. int ret;
  1116. u8 val;
  1117. if (on) {
  1118. cfg_seq = chip->pwr_on_seq;
  1119. cfg_func = chip->ops->pwr_on_func;
  1120. } else {
  1121. cfg_seq = chip->pwr_off_seq;
  1122. cfg_func = chip->ops->pwr_off_func;
  1123. }
  1124. if (test_bit(RTW89_FLAG_FW_RDY, rtwdev->flags))
  1125. __rtw89_leave_ps_mode(rtwdev);
  1126. val = rtw89_read32_mask(rtwdev, R_AX_IC_PWR_STATE, B_AX_WLMAC_PWR_STE_MASK);
  1127. if (on && val == PWR_ACT) {
  1128. rtw89_err(rtwdev, "MAC has already powered on\n");
  1129. return -EBUSY;
  1130. }
  1131. ret = cfg_func ? cfg_func(rtwdev) : rtw89_mac_pwr_seq(rtwdev, cfg_seq);
  1132. if (ret)
  1133. return ret;
  1134. if (on) {
  1135. set_bit(RTW89_FLAG_POWERON, rtwdev->flags);
  1136. rtw89_write8(rtwdev, R_AX_SCOREBOARD + 3, MAC_AX_NOTIFY_TP_MAJOR);
  1137. } else {
  1138. clear_bit(RTW89_FLAG_POWERON, rtwdev->flags);
  1139. clear_bit(RTW89_FLAG_FW_RDY, rtwdev->flags);
  1140. rtw89_write8(rtwdev, R_AX_SCOREBOARD + 3, MAC_AX_NOTIFY_PWR_MAJOR);
  1141. rtw89_set_entity_state(rtwdev, false);
  1142. }
  1143. return 0;
  1144. #undef PWR_ACT
  1145. }
  1146. void rtw89_mac_pwr_off(struct rtw89_dev *rtwdev)
  1147. {
  1148. rtw89_mac_power_switch(rtwdev, false);
  1149. }
  1150. static int cmac_func_en(struct rtw89_dev *rtwdev, u8 mac_idx, bool en)
  1151. {
  1152. u32 func_en = 0;
  1153. u32 ck_en = 0;
  1154. u32 c1pc_en = 0;
  1155. u32 addrl_func_en[] = {R_AX_CMAC_FUNC_EN, R_AX_CMAC_FUNC_EN_C1};
  1156. u32 addrl_ck_en[] = {R_AX_CK_EN, R_AX_CK_EN_C1};
  1157. func_en = B_AX_CMAC_EN | B_AX_CMAC_TXEN | B_AX_CMAC_RXEN |
  1158. B_AX_PHYINTF_EN | B_AX_CMAC_DMA_EN | B_AX_PTCLTOP_EN |
  1159. B_AX_SCHEDULER_EN | B_AX_TMAC_EN | B_AX_RMAC_EN |
  1160. B_AX_CMAC_CRPRT;
  1161. ck_en = B_AX_CMAC_CKEN | B_AX_PHYINTF_CKEN | B_AX_CMAC_DMA_CKEN |
  1162. B_AX_PTCLTOP_CKEN | B_AX_SCHEDULER_CKEN | B_AX_TMAC_CKEN |
  1163. B_AX_RMAC_CKEN;
  1164. c1pc_en = B_AX_R_SYM_WLCMAC1_PC_EN |
  1165. B_AX_R_SYM_WLCMAC1_P1_PC_EN |
  1166. B_AX_R_SYM_WLCMAC1_P2_PC_EN |
  1167. B_AX_R_SYM_WLCMAC1_P3_PC_EN |
  1168. B_AX_R_SYM_WLCMAC1_P4_PC_EN;
  1169. if (en) {
  1170. if (mac_idx == RTW89_MAC_1) {
  1171. rtw89_write32_set(rtwdev, R_AX_AFE_CTRL1, c1pc_en);
  1172. rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL_EXTEND,
  1173. B_AX_R_SYM_ISO_CMAC12PP);
  1174. rtw89_write32_set(rtwdev, R_AX_SYS_ISO_CTRL_EXTEND,
  1175. B_AX_CMAC1_FEN);
  1176. }
  1177. rtw89_write32_set(rtwdev, addrl_ck_en[mac_idx], ck_en);
  1178. rtw89_write32_set(rtwdev, addrl_func_en[mac_idx], func_en);
  1179. } else {
  1180. rtw89_write32_clr(rtwdev, addrl_func_en[mac_idx], func_en);
  1181. rtw89_write32_clr(rtwdev, addrl_ck_en[mac_idx], ck_en);
  1182. if (mac_idx == RTW89_MAC_1) {
  1183. rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL_EXTEND,
  1184. B_AX_CMAC1_FEN);
  1185. rtw89_write32_set(rtwdev, R_AX_SYS_ISO_CTRL_EXTEND,
  1186. B_AX_R_SYM_ISO_CMAC12PP);
  1187. rtw89_write32_clr(rtwdev, R_AX_AFE_CTRL1, c1pc_en);
  1188. }
  1189. }
  1190. return 0;
  1191. }
  1192. static int dmac_func_en(struct rtw89_dev *rtwdev)
  1193. {
  1194. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  1195. u32 val32;
  1196. if (chip_id == RTL8852C)
  1197. val32 = (B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN |
  1198. B_AX_MAC_SEC_EN | B_AX_DISPATCHER_EN |
  1199. B_AX_DLE_CPUIO_EN | B_AX_PKT_IN_EN |
  1200. B_AX_DMAC_TBL_EN | B_AX_PKT_BUF_EN |
  1201. B_AX_STA_SCH_EN | B_AX_TXPKT_CTRL_EN |
  1202. B_AX_WD_RLS_EN | B_AX_MPDU_PROC_EN |
  1203. B_AX_DMAC_CRPRT | B_AX_H_AXIDMA_EN);
  1204. else
  1205. val32 = (B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN |
  1206. B_AX_MAC_SEC_EN | B_AX_DISPATCHER_EN |
  1207. B_AX_DLE_CPUIO_EN | B_AX_PKT_IN_EN |
  1208. B_AX_DMAC_TBL_EN | B_AX_PKT_BUF_EN |
  1209. B_AX_STA_SCH_EN | B_AX_TXPKT_CTRL_EN |
  1210. B_AX_WD_RLS_EN | B_AX_MPDU_PROC_EN |
  1211. B_AX_DMAC_CRPRT);
  1212. rtw89_write32(rtwdev, R_AX_DMAC_FUNC_EN, val32);
  1213. val32 = (B_AX_MAC_SEC_CLK_EN | B_AX_DISPATCHER_CLK_EN |
  1214. B_AX_DLE_CPUIO_CLK_EN | B_AX_PKT_IN_CLK_EN |
  1215. B_AX_STA_SCH_CLK_EN | B_AX_TXPKT_CTRL_CLK_EN |
  1216. B_AX_WD_RLS_CLK_EN | B_AX_BBRPT_CLK_EN);
  1217. rtw89_write32(rtwdev, R_AX_DMAC_CLK_EN, val32);
  1218. return 0;
  1219. }
  1220. static int chip_func_en(struct rtw89_dev *rtwdev)
  1221. {
  1222. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  1223. if (chip_id == RTL8852A || chip_id == RTL8852B)
  1224. rtw89_write32_set(rtwdev, R_AX_SPS_DIG_ON_CTRL0,
  1225. B_AX_OCP_L1_MASK);
  1226. return 0;
  1227. }
  1228. static int rtw89_mac_sys_init(struct rtw89_dev *rtwdev)
  1229. {
  1230. int ret;
  1231. ret = dmac_func_en(rtwdev);
  1232. if (ret)
  1233. return ret;
  1234. ret = cmac_func_en(rtwdev, 0, true);
  1235. if (ret)
  1236. return ret;
  1237. ret = chip_func_en(rtwdev);
  1238. if (ret)
  1239. return ret;
  1240. return ret;
  1241. }
  1242. const struct rtw89_mac_size_set rtw89_mac_size = {
  1243. .hfc_preccfg_pcie = {2, 40, 0, 0, 1, 0, 0, 0},
  1244. /* PCIE 64 */
  1245. .wde_size0 = {RTW89_WDE_PG_64, 4095, 1,},
  1246. /* DLFW */
  1247. .wde_size4 = {RTW89_WDE_PG_64, 0, 4096,},
  1248. /* PCIE 64 */
  1249. .wde_size6 = {RTW89_WDE_PG_64, 512, 0,},
  1250. /* 8852B PCIE SCC */
  1251. .wde_size7 = {RTW89_WDE_PG_64, 510, 2,},
  1252. /* DLFW */
  1253. .wde_size9 = {RTW89_WDE_PG_64, 0, 1024,},
  1254. /* 8852C DLFW */
  1255. .wde_size18 = {RTW89_WDE_PG_64, 0, 2048,},
  1256. /* 8852C PCIE SCC */
  1257. .wde_size19 = {RTW89_WDE_PG_64, 3328, 0,},
  1258. /* PCIE */
  1259. .ple_size0 = {RTW89_PLE_PG_128, 1520, 16,},
  1260. /* DLFW */
  1261. .ple_size4 = {RTW89_PLE_PG_128, 64, 1472,},
  1262. /* PCIE 64 */
  1263. .ple_size6 = {RTW89_PLE_PG_128, 496, 16,},
  1264. /* DLFW */
  1265. .ple_size8 = {RTW89_PLE_PG_128, 64, 960,},
  1266. /* 8852C DLFW */
  1267. .ple_size18 = {RTW89_PLE_PG_128, 2544, 16,},
  1268. /* 8852C PCIE SCC */
  1269. .ple_size19 = {RTW89_PLE_PG_128, 1904, 16,},
  1270. /* PCIE 64 */
  1271. .wde_qt0 = {3792, 196, 0, 107,},
  1272. /* DLFW */
  1273. .wde_qt4 = {0, 0, 0, 0,},
  1274. /* PCIE 64 */
  1275. .wde_qt6 = {448, 48, 0, 16,},
  1276. /* 8852B PCIE SCC */
  1277. .wde_qt7 = {446, 48, 0, 16,},
  1278. /* 8852C DLFW */
  1279. .wde_qt17 = {0, 0, 0, 0,},
  1280. /* 8852C PCIE SCC */
  1281. .wde_qt18 = {3228, 60, 0, 40,},
  1282. /* PCIE SCC */
  1283. .ple_qt4 = {264, 0, 16, 20, 26, 13, 356, 0, 32, 40, 8,},
  1284. /* PCIE SCC */
  1285. .ple_qt5 = {264, 0, 32, 20, 64, 13, 1101, 0, 64, 128, 120,},
  1286. /* DLFW */
  1287. .ple_qt13 = {0, 0, 16, 48, 0, 0, 0, 0, 0, 0, 0,},
  1288. /* PCIE 64 */
  1289. .ple_qt18 = {147, 0, 16, 20, 17, 13, 89, 0, 32, 14, 8, 0,},
  1290. /* DLFW 52C */
  1291. .ple_qt44 = {0, 0, 16, 256, 0, 0, 0, 0, 0, 0, 0, 0,},
  1292. /* DLFW 52C */
  1293. .ple_qt45 = {0, 0, 32, 256, 0, 0, 0, 0, 0, 0, 0, 0,},
  1294. /* 8852C PCIE SCC */
  1295. .ple_qt46 = {525, 0, 16, 20, 13, 13, 178, 0, 32, 62, 8, 16,},
  1296. /* 8852C PCIE SCC */
  1297. .ple_qt47 = {525, 0, 32, 20, 1034, 13, 1199, 0, 1053, 62, 160, 1037,},
  1298. /* PCIE 64 */
  1299. .ple_qt58 = {147, 0, 16, 20, 157, 13, 229, 0, 172, 14, 24, 0,},
  1300. /* 8852A PCIE WOW */
  1301. .ple_qt_52a_wow = {264, 0, 32, 20, 64, 13, 1005, 0, 64, 128, 120,},
  1302. /* 8852B PCIE WOW */
  1303. .ple_qt_52b_wow = {147, 0, 16, 20, 157, 13, 133, 0, 172, 14, 24, 0,},
  1304. /* 8851B PCIE WOW */
  1305. .ple_qt_51b_wow = {147, 0, 16, 20, 157, 13, 133, 0, 172, 14, 24, 0,},
  1306. };
  1307. EXPORT_SYMBOL(rtw89_mac_size);
  1308. static const struct rtw89_dle_mem *get_dle_mem_cfg(struct rtw89_dev *rtwdev,
  1309. enum rtw89_qta_mode mode)
  1310. {
  1311. struct rtw89_mac_info *mac = &rtwdev->mac;
  1312. const struct rtw89_dle_mem *cfg;
  1313. cfg = &rtwdev->chip->dle_mem[mode];
  1314. if (!cfg)
  1315. return NULL;
  1316. if (cfg->mode != mode) {
  1317. rtw89_warn(rtwdev, "qta mode unmatch!\n");
  1318. return NULL;
  1319. }
  1320. mac->dle_info.ple_pg_size = cfg->ple_size->pge_size;
  1321. mac->dle_info.qta_mode = mode;
  1322. mac->dle_info.c0_rx_qta = cfg->ple_min_qt->cma0_dma;
  1323. mac->dle_info.c1_rx_qta = cfg->ple_min_qt->cma1_dma;
  1324. return cfg;
  1325. }
  1326. static bool mac_is_txq_empty(struct rtw89_dev *rtwdev)
  1327. {
  1328. struct rtw89_mac_dle_dfi_qempty qempty;
  1329. u32 qnum, qtmp, val32, msk32;
  1330. int i, j, ret;
  1331. qnum = rtwdev->chip->wde_qempty_acq_num;
  1332. qempty.dle_type = DLE_CTRL_TYPE_WDE;
  1333. for (i = 0; i < qnum; i++) {
  1334. qempty.grpsel = i;
  1335. ret = dle_dfi_qempty(rtwdev, &qempty);
  1336. if (ret) {
  1337. rtw89_warn(rtwdev, "dle dfi acq empty %d\n", ret);
  1338. return false;
  1339. }
  1340. qtmp = qempty.qempty;
  1341. for (j = 0 ; j < QEMP_ACQ_GRP_MACID_NUM; j++) {
  1342. val32 = FIELD_GET(QEMP_ACQ_GRP_QSEL_MASK, qtmp);
  1343. if (val32 != QEMP_ACQ_GRP_QSEL_MASK)
  1344. return false;
  1345. qtmp >>= QEMP_ACQ_GRP_QSEL_SH;
  1346. }
  1347. }
  1348. qempty.grpsel = rtwdev->chip->wde_qempty_mgq_sel;
  1349. ret = dle_dfi_qempty(rtwdev, &qempty);
  1350. if (ret) {
  1351. rtw89_warn(rtwdev, "dle dfi mgq empty %d\n", ret);
  1352. return false;
  1353. }
  1354. msk32 = B_CMAC0_MGQ_NORMAL | B_CMAC0_MGQ_NO_PWRSAV | B_CMAC0_CPUMGQ;
  1355. if ((qempty.qempty & msk32) != msk32)
  1356. return false;
  1357. if (rtwdev->dbcc_en) {
  1358. msk32 |= B_CMAC1_MGQ_NORMAL | B_CMAC1_MGQ_NO_PWRSAV | B_CMAC1_CPUMGQ;
  1359. if ((qempty.qempty & msk32) != msk32)
  1360. return false;
  1361. }
  1362. msk32 = B_AX_WDE_EMPTY_QTA_DMAC_WLAN_CPU | B_AX_WDE_EMPTY_QTA_DMAC_DATA_CPU |
  1363. B_AX_PLE_EMPTY_QTA_DMAC_WLAN_CPU | B_AX_PLE_EMPTY_QTA_DMAC_H2C |
  1364. B_AX_WDE_EMPTY_QUE_OTHERS | B_AX_PLE_EMPTY_QUE_DMAC_MPDU_TX |
  1365. B_AX_WDE_EMPTY_QTA_DMAC_CPUIO | B_AX_PLE_EMPTY_QTA_DMAC_CPUIO |
  1366. B_AX_WDE_EMPTY_QUE_DMAC_PKTIN | B_AX_WDE_EMPTY_QTA_DMAC_HIF |
  1367. B_AX_PLE_EMPTY_QUE_DMAC_SEC_TX | B_AX_WDE_EMPTY_QTA_DMAC_PKTIN |
  1368. B_AX_PLE_EMPTY_QTA_DMAC_B0_TXPL | B_AX_PLE_EMPTY_QTA_DMAC_B1_TXPL |
  1369. B_AX_PLE_EMPTY_QTA_DMAC_MPDU_TX;
  1370. val32 = rtw89_read32(rtwdev, R_AX_DLE_EMPTY0);
  1371. return (val32 & msk32) == msk32;
  1372. }
  1373. static inline u32 dle_used_size(const struct rtw89_dle_size *wde,
  1374. const struct rtw89_dle_size *ple)
  1375. {
  1376. return wde->pge_size * (wde->lnk_pge_num + wde->unlnk_pge_num) +
  1377. ple->pge_size * (ple->lnk_pge_num + ple->unlnk_pge_num);
  1378. }
  1379. static u32 dle_expected_used_size(struct rtw89_dev *rtwdev,
  1380. enum rtw89_qta_mode mode)
  1381. {
  1382. u32 size = rtwdev->chip->fifo_size;
  1383. if (mode == RTW89_QTA_SCC)
  1384. size -= rtwdev->chip->dle_scc_rsvd_size;
  1385. return size;
  1386. }
  1387. static void dle_func_en(struct rtw89_dev *rtwdev, bool enable)
  1388. {
  1389. if (enable)
  1390. rtw89_write32_set(rtwdev, R_AX_DMAC_FUNC_EN,
  1391. B_AX_DLE_WDE_EN | B_AX_DLE_PLE_EN);
  1392. else
  1393. rtw89_write32_clr(rtwdev, R_AX_DMAC_FUNC_EN,
  1394. B_AX_DLE_WDE_EN | B_AX_DLE_PLE_EN);
  1395. }
  1396. static void dle_clk_en(struct rtw89_dev *rtwdev, bool enable)
  1397. {
  1398. u32 val = B_AX_DLE_WDE_CLK_EN | B_AX_DLE_PLE_CLK_EN;
  1399. if (enable) {
  1400. if (rtwdev->chip->chip_id == RTL8851B)
  1401. val |= B_AX_AXIDMA_CLK_EN;
  1402. rtw89_write32_set(rtwdev, R_AX_DMAC_CLK_EN, val);
  1403. } else {
  1404. rtw89_write32_clr(rtwdev, R_AX_DMAC_CLK_EN, val);
  1405. }
  1406. }
  1407. static int dle_mix_cfg(struct rtw89_dev *rtwdev, const struct rtw89_dle_mem *cfg)
  1408. {
  1409. const struct rtw89_dle_size *size_cfg;
  1410. u32 val;
  1411. u8 bound = 0;
  1412. val = rtw89_read32(rtwdev, R_AX_WDE_PKTBUF_CFG);
  1413. size_cfg = cfg->wde_size;
  1414. switch (size_cfg->pge_size) {
  1415. default:
  1416. case RTW89_WDE_PG_64:
  1417. val = u32_replace_bits(val, S_AX_WDE_PAGE_SEL_64,
  1418. B_AX_WDE_PAGE_SEL_MASK);
  1419. break;
  1420. case RTW89_WDE_PG_128:
  1421. val = u32_replace_bits(val, S_AX_WDE_PAGE_SEL_128,
  1422. B_AX_WDE_PAGE_SEL_MASK);
  1423. break;
  1424. case RTW89_WDE_PG_256:
  1425. rtw89_err(rtwdev, "[ERR]WDE DLE doesn't support 256 byte!\n");
  1426. return -EINVAL;
  1427. }
  1428. val = u32_replace_bits(val, bound, B_AX_WDE_START_BOUND_MASK);
  1429. val = u32_replace_bits(val, size_cfg->lnk_pge_num,
  1430. B_AX_WDE_FREE_PAGE_NUM_MASK);
  1431. rtw89_write32(rtwdev, R_AX_WDE_PKTBUF_CFG, val);
  1432. val = rtw89_read32(rtwdev, R_AX_PLE_PKTBUF_CFG);
  1433. bound = (size_cfg->lnk_pge_num + size_cfg->unlnk_pge_num)
  1434. * size_cfg->pge_size / DLE_BOUND_UNIT;
  1435. size_cfg = cfg->ple_size;
  1436. switch (size_cfg->pge_size) {
  1437. default:
  1438. case RTW89_PLE_PG_64:
  1439. rtw89_err(rtwdev, "[ERR]PLE DLE doesn't support 64 byte!\n");
  1440. return -EINVAL;
  1441. case RTW89_PLE_PG_128:
  1442. val = u32_replace_bits(val, S_AX_PLE_PAGE_SEL_128,
  1443. B_AX_PLE_PAGE_SEL_MASK);
  1444. break;
  1445. case RTW89_PLE_PG_256:
  1446. val = u32_replace_bits(val, S_AX_PLE_PAGE_SEL_256,
  1447. B_AX_PLE_PAGE_SEL_MASK);
  1448. break;
  1449. }
  1450. val = u32_replace_bits(val, bound, B_AX_PLE_START_BOUND_MASK);
  1451. val = u32_replace_bits(val, size_cfg->lnk_pge_num,
  1452. B_AX_PLE_FREE_PAGE_NUM_MASK);
  1453. rtw89_write32(rtwdev, R_AX_PLE_PKTBUF_CFG, val);
  1454. return 0;
  1455. }
  1456. #define INVALID_QT_WCPU U16_MAX
  1457. #define SET_QUOTA_VAL(_min_x, _max_x, _module, _idx) \
  1458. do { \
  1459. val = u32_encode_bits(_min_x, B_AX_ ## _module ## _MIN_SIZE_MASK) | \
  1460. u32_encode_bits(_max_x, B_AX_ ## _module ## _MAX_SIZE_MASK); \
  1461. rtw89_write32(rtwdev, \
  1462. R_AX_ ## _module ## _QTA ## _idx ## _CFG, \
  1463. val); \
  1464. } while (0)
  1465. #define SET_QUOTA(_x, _module, _idx) \
  1466. SET_QUOTA_VAL(min_cfg->_x, max_cfg->_x, _module, _idx)
  1467. static void wde_quota_cfg(struct rtw89_dev *rtwdev,
  1468. const struct rtw89_wde_quota *min_cfg,
  1469. const struct rtw89_wde_quota *max_cfg,
  1470. u16 ext_wde_min_qt_wcpu)
  1471. {
  1472. u16 min_qt_wcpu = ext_wde_min_qt_wcpu != INVALID_QT_WCPU ?
  1473. ext_wde_min_qt_wcpu : min_cfg->wcpu;
  1474. u32 val;
  1475. SET_QUOTA(hif, WDE, 0);
  1476. SET_QUOTA_VAL(min_qt_wcpu, max_cfg->wcpu, WDE, 1);
  1477. SET_QUOTA(pkt_in, WDE, 3);
  1478. SET_QUOTA(cpu_io, WDE, 4);
  1479. }
  1480. static void ple_quota_cfg(struct rtw89_dev *rtwdev,
  1481. const struct rtw89_ple_quota *min_cfg,
  1482. const struct rtw89_ple_quota *max_cfg)
  1483. {
  1484. u32 val;
  1485. SET_QUOTA(cma0_tx, PLE, 0);
  1486. SET_QUOTA(cma1_tx, PLE, 1);
  1487. SET_QUOTA(c2h, PLE, 2);
  1488. SET_QUOTA(h2c, PLE, 3);
  1489. SET_QUOTA(wcpu, PLE, 4);
  1490. SET_QUOTA(mpdu_proc, PLE, 5);
  1491. SET_QUOTA(cma0_dma, PLE, 6);
  1492. SET_QUOTA(cma1_dma, PLE, 7);
  1493. SET_QUOTA(bb_rpt, PLE, 8);
  1494. SET_QUOTA(wd_rel, PLE, 9);
  1495. SET_QUOTA(cpu_io, PLE, 10);
  1496. if (rtwdev->chip->chip_id == RTL8852C)
  1497. SET_QUOTA(tx_rpt, PLE, 11);
  1498. }
  1499. int rtw89_mac_resize_ple_rx_quota(struct rtw89_dev *rtwdev, bool wow)
  1500. {
  1501. const struct rtw89_ple_quota *min_cfg, *max_cfg;
  1502. const struct rtw89_dle_mem *cfg;
  1503. u32 val;
  1504. if (rtwdev->chip->chip_id == RTL8852C)
  1505. return 0;
  1506. if (rtwdev->mac.qta_mode != RTW89_QTA_SCC) {
  1507. rtw89_err(rtwdev, "[ERR]support SCC mode only\n");
  1508. return -EINVAL;
  1509. }
  1510. if (wow)
  1511. cfg = get_dle_mem_cfg(rtwdev, RTW89_QTA_WOW);
  1512. else
  1513. cfg = get_dle_mem_cfg(rtwdev, RTW89_QTA_SCC);
  1514. if (!cfg) {
  1515. rtw89_err(rtwdev, "[ERR]get_dle_mem_cfg\n");
  1516. return -EINVAL;
  1517. }
  1518. min_cfg = cfg->ple_min_qt;
  1519. max_cfg = cfg->ple_max_qt;
  1520. SET_QUOTA(cma0_dma, PLE, 6);
  1521. SET_QUOTA(cma1_dma, PLE, 7);
  1522. return 0;
  1523. }
  1524. #undef SET_QUOTA
  1525. void rtw89_mac_hw_mgnt_sec(struct rtw89_dev *rtwdev, bool enable)
  1526. {
  1527. u32 msk32 = B_AX_UC_MGNT_DEC | B_AX_BMC_MGNT_DEC;
  1528. if (enable)
  1529. rtw89_write32_set(rtwdev, R_AX_SEC_ENG_CTRL, msk32);
  1530. else
  1531. rtw89_write32_clr(rtwdev, R_AX_SEC_ENG_CTRL, msk32);
  1532. }
  1533. static void dle_quota_cfg(struct rtw89_dev *rtwdev,
  1534. const struct rtw89_dle_mem *cfg,
  1535. u16 ext_wde_min_qt_wcpu)
  1536. {
  1537. wde_quota_cfg(rtwdev, cfg->wde_min_qt, cfg->wde_max_qt, ext_wde_min_qt_wcpu);
  1538. ple_quota_cfg(rtwdev, cfg->ple_min_qt, cfg->ple_max_qt);
  1539. }
  1540. static int dle_init(struct rtw89_dev *rtwdev, enum rtw89_qta_mode mode,
  1541. enum rtw89_qta_mode ext_mode)
  1542. {
  1543. const struct rtw89_dle_mem *cfg, *ext_cfg;
  1544. u16 ext_wde_min_qt_wcpu = INVALID_QT_WCPU;
  1545. int ret = 0;
  1546. u32 ini;
  1547. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  1548. if (ret)
  1549. return ret;
  1550. cfg = get_dle_mem_cfg(rtwdev, mode);
  1551. if (!cfg) {
  1552. rtw89_err(rtwdev, "[ERR]get_dle_mem_cfg\n");
  1553. ret = -EINVAL;
  1554. goto error;
  1555. }
  1556. if (mode == RTW89_QTA_DLFW) {
  1557. ext_cfg = get_dle_mem_cfg(rtwdev, ext_mode);
  1558. if (!ext_cfg) {
  1559. rtw89_err(rtwdev, "[ERR]get_dle_ext_mem_cfg %d\n",
  1560. ext_mode);
  1561. ret = -EINVAL;
  1562. goto error;
  1563. }
  1564. ext_wde_min_qt_wcpu = ext_cfg->wde_min_qt->wcpu;
  1565. }
  1566. if (dle_used_size(cfg->wde_size, cfg->ple_size) !=
  1567. dle_expected_used_size(rtwdev, mode)) {
  1568. rtw89_err(rtwdev, "[ERR]wd/dle mem cfg\n");
  1569. ret = -EINVAL;
  1570. goto error;
  1571. }
  1572. dle_func_en(rtwdev, false);
  1573. dle_clk_en(rtwdev, true);
  1574. ret = dle_mix_cfg(rtwdev, cfg);
  1575. if (ret) {
  1576. rtw89_err(rtwdev, "[ERR] dle mix cfg\n");
  1577. goto error;
  1578. }
  1579. dle_quota_cfg(rtwdev, cfg, ext_wde_min_qt_wcpu);
  1580. dle_func_en(rtwdev, true);
  1581. ret = read_poll_timeout(rtw89_read32, ini,
  1582. (ini & WDE_MGN_INI_RDY) == WDE_MGN_INI_RDY, 1,
  1583. 2000, false, rtwdev, R_AX_WDE_INI_STATUS);
  1584. if (ret) {
  1585. rtw89_err(rtwdev, "[ERR]WDE cfg ready\n");
  1586. return ret;
  1587. }
  1588. ret = read_poll_timeout(rtw89_read32, ini,
  1589. (ini & WDE_MGN_INI_RDY) == WDE_MGN_INI_RDY, 1,
  1590. 2000, false, rtwdev, R_AX_PLE_INI_STATUS);
  1591. if (ret) {
  1592. rtw89_err(rtwdev, "[ERR]PLE cfg ready\n");
  1593. return ret;
  1594. }
  1595. return 0;
  1596. error:
  1597. dle_func_en(rtwdev, false);
  1598. rtw89_err(rtwdev, "[ERR]trxcfg wde 0x8900 = %x\n",
  1599. rtw89_read32(rtwdev, R_AX_WDE_INI_STATUS));
  1600. rtw89_err(rtwdev, "[ERR]trxcfg ple 0x8D00 = %x\n",
  1601. rtw89_read32(rtwdev, R_AX_PLE_INI_STATUS));
  1602. return ret;
  1603. }
  1604. static int preload_init_set(struct rtw89_dev *rtwdev, enum rtw89_mac_idx mac_idx,
  1605. enum rtw89_qta_mode mode)
  1606. {
  1607. u32 reg, max_preld_size, min_rsvd_size;
  1608. max_preld_size = (mac_idx == RTW89_MAC_0 ?
  1609. PRELD_B0_ENT_NUM : PRELD_B1_ENT_NUM) * PRELD_AMSDU_SIZE;
  1610. reg = mac_idx == RTW89_MAC_0 ?
  1611. R_AX_TXPKTCTL_B0_PRELD_CFG0 : R_AX_TXPKTCTL_B1_PRELD_CFG0;
  1612. rtw89_write32_mask(rtwdev, reg, B_AX_B0_PRELD_USEMAXSZ_MASK, max_preld_size);
  1613. rtw89_write32_set(rtwdev, reg, B_AX_B0_PRELD_FEN);
  1614. min_rsvd_size = PRELD_AMSDU_SIZE;
  1615. reg = mac_idx == RTW89_MAC_0 ?
  1616. R_AX_TXPKTCTL_B0_PRELD_CFG1 : R_AX_TXPKTCTL_B1_PRELD_CFG1;
  1617. rtw89_write32_mask(rtwdev, reg, B_AX_B0_PRELD_NXT_TXENDWIN_MASK, PRELD_NEXT_WND);
  1618. rtw89_write32_mask(rtwdev, reg, B_AX_B0_PRELD_NXT_RSVMINSZ_MASK, min_rsvd_size);
  1619. return 0;
  1620. }
  1621. static bool is_qta_poh(struct rtw89_dev *rtwdev)
  1622. {
  1623. return rtwdev->hci.type == RTW89_HCI_TYPE_PCIE;
  1624. }
  1625. static int preload_init(struct rtw89_dev *rtwdev, enum rtw89_mac_idx mac_idx,
  1626. enum rtw89_qta_mode mode)
  1627. {
  1628. const struct rtw89_chip_info *chip = rtwdev->chip;
  1629. if (chip->chip_id == RTL8852A || chip->chip_id == RTL8852B ||
  1630. chip->chip_id == RTL8851B || !is_qta_poh(rtwdev))
  1631. return 0;
  1632. return preload_init_set(rtwdev, mac_idx, mode);
  1633. }
  1634. static bool dle_is_txq_empty(struct rtw89_dev *rtwdev)
  1635. {
  1636. u32 msk32;
  1637. u32 val32;
  1638. msk32 = B_AX_WDE_EMPTY_QUE_CMAC0_ALL_AC | B_AX_WDE_EMPTY_QUE_CMAC0_MBH |
  1639. B_AX_WDE_EMPTY_QUE_CMAC1_MBH | B_AX_WDE_EMPTY_QUE_CMAC0_WMM0 |
  1640. B_AX_WDE_EMPTY_QUE_CMAC0_WMM1 | B_AX_WDE_EMPTY_QUE_OTHERS |
  1641. B_AX_PLE_EMPTY_QUE_DMAC_MPDU_TX | B_AX_PLE_EMPTY_QTA_DMAC_H2C |
  1642. B_AX_PLE_EMPTY_QUE_DMAC_SEC_TX | B_AX_WDE_EMPTY_QUE_DMAC_PKTIN |
  1643. B_AX_WDE_EMPTY_QTA_DMAC_HIF | B_AX_WDE_EMPTY_QTA_DMAC_WLAN_CPU |
  1644. B_AX_WDE_EMPTY_QTA_DMAC_PKTIN | B_AX_WDE_EMPTY_QTA_DMAC_CPUIO |
  1645. B_AX_PLE_EMPTY_QTA_DMAC_B0_TXPL |
  1646. B_AX_PLE_EMPTY_QTA_DMAC_B1_TXPL |
  1647. B_AX_PLE_EMPTY_QTA_DMAC_MPDU_TX |
  1648. B_AX_PLE_EMPTY_QTA_DMAC_CPUIO |
  1649. B_AX_WDE_EMPTY_QTA_DMAC_DATA_CPU |
  1650. B_AX_PLE_EMPTY_QTA_DMAC_WLAN_CPU;
  1651. val32 = rtw89_read32(rtwdev, R_AX_DLE_EMPTY0);
  1652. if ((val32 & msk32) == msk32)
  1653. return true;
  1654. return false;
  1655. }
  1656. static void _patch_ss2f_path(struct rtw89_dev *rtwdev)
  1657. {
  1658. const struct rtw89_chip_info *chip = rtwdev->chip;
  1659. if (chip->chip_id == RTL8852A || chip->chip_id == RTL8852B ||
  1660. chip->chip_id == RTL8851B)
  1661. return;
  1662. rtw89_write32_mask(rtwdev, R_AX_SS2FINFO_PATH, B_AX_SS_DEST_QUEUE_MASK,
  1663. SS2F_PATH_WLCPU);
  1664. }
  1665. static int sta_sch_init(struct rtw89_dev *rtwdev)
  1666. {
  1667. u32 p_val;
  1668. u8 val;
  1669. int ret;
  1670. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  1671. if (ret)
  1672. return ret;
  1673. val = rtw89_read8(rtwdev, R_AX_SS_CTRL);
  1674. val |= B_AX_SS_EN;
  1675. rtw89_write8(rtwdev, R_AX_SS_CTRL, val);
  1676. ret = read_poll_timeout(rtw89_read32, p_val, p_val & B_AX_SS_INIT_DONE_1,
  1677. 1, TRXCFG_WAIT_CNT, false, rtwdev, R_AX_SS_CTRL);
  1678. if (ret) {
  1679. rtw89_err(rtwdev, "[ERR]STA scheduler init\n");
  1680. return ret;
  1681. }
  1682. rtw89_write32_set(rtwdev, R_AX_SS_CTRL, B_AX_SS_WARM_INIT_FLG);
  1683. rtw89_write32_clr(rtwdev, R_AX_SS_CTRL, B_AX_SS_NONEMPTY_SS2FINFO_EN);
  1684. _patch_ss2f_path(rtwdev);
  1685. return 0;
  1686. }
  1687. static int mpdu_proc_init(struct rtw89_dev *rtwdev)
  1688. {
  1689. int ret;
  1690. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  1691. if (ret)
  1692. return ret;
  1693. rtw89_write32(rtwdev, R_AX_ACTION_FWD0, TRXCFG_MPDU_PROC_ACT_FRWD);
  1694. rtw89_write32(rtwdev, R_AX_TF_FWD, TRXCFG_MPDU_PROC_TF_FRWD);
  1695. rtw89_write32_set(rtwdev, R_AX_MPDU_PROC,
  1696. B_AX_APPEND_FCS | B_AX_A_ICV_ERR);
  1697. rtw89_write32(rtwdev, R_AX_CUT_AMSDU_CTRL, TRXCFG_MPDU_PROC_CUT_CTRL);
  1698. return 0;
  1699. }
  1700. static int sec_eng_init(struct rtw89_dev *rtwdev)
  1701. {
  1702. const struct rtw89_chip_info *chip = rtwdev->chip;
  1703. u32 val = 0;
  1704. int ret;
  1705. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  1706. if (ret)
  1707. return ret;
  1708. val = rtw89_read32(rtwdev, R_AX_SEC_ENG_CTRL);
  1709. /* init clock */
  1710. val |= (B_AX_CLK_EN_CGCMP | B_AX_CLK_EN_WAPI | B_AX_CLK_EN_WEP_TKIP);
  1711. /* init TX encryption */
  1712. val |= (B_AX_SEC_TX_ENC | B_AX_SEC_RX_DEC);
  1713. val |= (B_AX_MC_DEC | B_AX_BC_DEC);
  1714. if (chip->chip_id == RTL8852A || chip->chip_id == RTL8852B ||
  1715. chip->chip_id == RTL8851B)
  1716. val &= ~B_AX_TX_PARTIAL_MODE;
  1717. rtw89_write32(rtwdev, R_AX_SEC_ENG_CTRL, val);
  1718. /* init MIC ICV append */
  1719. val = rtw89_read32(rtwdev, R_AX_SEC_MPDU_PROC);
  1720. val |= (B_AX_APPEND_ICV | B_AX_APPEND_MIC);
  1721. /* option init */
  1722. rtw89_write32(rtwdev, R_AX_SEC_MPDU_PROC, val);
  1723. if (chip->chip_id == RTL8852C)
  1724. rtw89_write32_mask(rtwdev, R_AX_SEC_DEBUG1,
  1725. B_AX_TX_TIMEOUT_SEL_MASK, AX_TX_TO_VAL);
  1726. return 0;
  1727. }
  1728. static int dmac_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1729. {
  1730. int ret;
  1731. ret = dle_init(rtwdev, rtwdev->mac.qta_mode, RTW89_QTA_INVALID);
  1732. if (ret) {
  1733. rtw89_err(rtwdev, "[ERR]DLE init %d\n", ret);
  1734. return ret;
  1735. }
  1736. ret = preload_init(rtwdev, RTW89_MAC_0, rtwdev->mac.qta_mode);
  1737. if (ret) {
  1738. rtw89_err(rtwdev, "[ERR]preload init %d\n", ret);
  1739. return ret;
  1740. }
  1741. ret = hfc_init(rtwdev, true, true, true);
  1742. if (ret) {
  1743. rtw89_err(rtwdev, "[ERR]HCI FC init %d\n", ret);
  1744. return ret;
  1745. }
  1746. ret = sta_sch_init(rtwdev);
  1747. if (ret) {
  1748. rtw89_err(rtwdev, "[ERR]STA SCH init %d\n", ret);
  1749. return ret;
  1750. }
  1751. ret = mpdu_proc_init(rtwdev);
  1752. if (ret) {
  1753. rtw89_err(rtwdev, "[ERR]MPDU Proc init %d\n", ret);
  1754. return ret;
  1755. }
  1756. ret = sec_eng_init(rtwdev);
  1757. if (ret) {
  1758. rtw89_err(rtwdev, "[ERR]Security Engine init %d\n", ret);
  1759. return ret;
  1760. }
  1761. return ret;
  1762. }
  1763. static int addr_cam_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1764. {
  1765. u32 val, reg;
  1766. u16 p_val;
  1767. int ret;
  1768. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1769. if (ret)
  1770. return ret;
  1771. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_ADDR_CAM_CTRL, mac_idx);
  1772. val = rtw89_read32(rtwdev, reg);
  1773. val |= u32_encode_bits(0x7f, B_AX_ADDR_CAM_RANGE_MASK) |
  1774. B_AX_ADDR_CAM_CLR | B_AX_ADDR_CAM_EN;
  1775. rtw89_write32(rtwdev, reg, val);
  1776. ret = read_poll_timeout(rtw89_read16, p_val, !(p_val & B_AX_ADDR_CAM_CLR),
  1777. 1, TRXCFG_WAIT_CNT, false, rtwdev, reg);
  1778. if (ret) {
  1779. rtw89_err(rtwdev, "[ERR]ADDR_CAM reset\n");
  1780. return ret;
  1781. }
  1782. return 0;
  1783. }
  1784. static int scheduler_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1785. {
  1786. u32 ret;
  1787. u32 reg;
  1788. u32 val;
  1789. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1790. if (ret)
  1791. return ret;
  1792. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PREBKF_CFG_1, mac_idx);
  1793. if (rtwdev->chip->chip_id == RTL8852C)
  1794. rtw89_write32_mask(rtwdev, reg, B_AX_SIFS_MACTXEN_T1_MASK,
  1795. SIFS_MACTXEN_T1_V1);
  1796. else
  1797. rtw89_write32_mask(rtwdev, reg, B_AX_SIFS_MACTXEN_T1_MASK,
  1798. SIFS_MACTXEN_T1);
  1799. if (rtwdev->chip->chip_id == RTL8852B || rtwdev->chip->chip_id == RTL8851B) {
  1800. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_SCH_EXT_CTRL, mac_idx);
  1801. rtw89_write32_set(rtwdev, reg, B_AX_PORT_RST_TSF_ADV);
  1802. }
  1803. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_CCA_CFG_0, mac_idx);
  1804. rtw89_write32_clr(rtwdev, reg, B_AX_BTCCA_EN);
  1805. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PREBKF_CFG_0, mac_idx);
  1806. if (rtwdev->chip->chip_id == RTL8852C) {
  1807. val = rtw89_read32_mask(rtwdev, R_AX_SEC_ENG_CTRL,
  1808. B_AX_TX_PARTIAL_MODE);
  1809. if (!val)
  1810. rtw89_write32_mask(rtwdev, reg, B_AX_PREBKF_TIME_MASK,
  1811. SCH_PREBKF_24US);
  1812. } else {
  1813. rtw89_write32_mask(rtwdev, reg, B_AX_PREBKF_TIME_MASK,
  1814. SCH_PREBKF_24US);
  1815. }
  1816. return 0;
  1817. }
  1818. int rtw89_mac_typ_fltr_opt(struct rtw89_dev *rtwdev,
  1819. enum rtw89_machdr_frame_type type,
  1820. enum rtw89_mac_fwd_target fwd_target,
  1821. u8 mac_idx)
  1822. {
  1823. u32 reg;
  1824. u32 val;
  1825. switch (fwd_target) {
  1826. case RTW89_FWD_DONT_CARE:
  1827. val = RX_FLTR_FRAME_DROP;
  1828. break;
  1829. case RTW89_FWD_TO_HOST:
  1830. val = RX_FLTR_FRAME_TO_HOST;
  1831. break;
  1832. case RTW89_FWD_TO_WLAN_CPU:
  1833. val = RX_FLTR_FRAME_TO_WLCPU;
  1834. break;
  1835. default:
  1836. rtw89_err(rtwdev, "[ERR]set rx filter fwd target err\n");
  1837. return -EINVAL;
  1838. }
  1839. switch (type) {
  1840. case RTW89_MGNT:
  1841. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_MGNT_FLTR, mac_idx);
  1842. break;
  1843. case RTW89_CTRL:
  1844. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_CTRL_FLTR, mac_idx);
  1845. break;
  1846. case RTW89_DATA:
  1847. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_DATA_FLTR, mac_idx);
  1848. break;
  1849. default:
  1850. rtw89_err(rtwdev, "[ERR]set rx filter type err\n");
  1851. return -EINVAL;
  1852. }
  1853. rtw89_write32(rtwdev, reg, val);
  1854. return 0;
  1855. }
  1856. static int rx_fltr_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1857. {
  1858. int ret, i;
  1859. u32 mac_ftlr, plcp_ftlr;
  1860. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1861. if (ret)
  1862. return ret;
  1863. for (i = RTW89_MGNT; i <= RTW89_DATA; i++) {
  1864. ret = rtw89_mac_typ_fltr_opt(rtwdev, i, RTW89_FWD_TO_HOST,
  1865. mac_idx);
  1866. if (ret)
  1867. return ret;
  1868. }
  1869. mac_ftlr = rtwdev->hal.rx_fltr;
  1870. plcp_ftlr = B_AX_CCK_CRC_CHK | B_AX_CCK_SIG_CHK |
  1871. B_AX_LSIG_PARITY_CHK_EN | B_AX_SIGA_CRC_CHK |
  1872. B_AX_VHT_SU_SIGB_CRC_CHK | B_AX_VHT_MU_SIGB_CRC_CHK |
  1873. B_AX_HE_SIGB_CRC_CHK;
  1874. rtw89_write32(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_RX_FLTR_OPT, mac_idx),
  1875. mac_ftlr);
  1876. rtw89_write16(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_PLCP_HDR_FLTR, mac_idx),
  1877. plcp_ftlr);
  1878. return 0;
  1879. }
  1880. static void _patch_dis_resp_chk(struct rtw89_dev *rtwdev, u8 mac_idx)
  1881. {
  1882. u32 reg, val32;
  1883. u32 b_rsp_chk_nav, b_rsp_chk_cca;
  1884. b_rsp_chk_nav = B_AX_RSP_CHK_TXNAV | B_AX_RSP_CHK_INTRA_NAV |
  1885. B_AX_RSP_CHK_BASIC_NAV;
  1886. b_rsp_chk_cca = B_AX_RSP_CHK_SEC_CCA_80 | B_AX_RSP_CHK_SEC_CCA_40 |
  1887. B_AX_RSP_CHK_SEC_CCA_20 | B_AX_RSP_CHK_BTCCA |
  1888. B_AX_RSP_CHK_EDCCA | B_AX_RSP_CHK_CCA;
  1889. switch (rtwdev->chip->chip_id) {
  1890. case RTL8852A:
  1891. case RTL8852B:
  1892. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RSP_CHK_SIG, mac_idx);
  1893. val32 = rtw89_read32(rtwdev, reg) & ~b_rsp_chk_nav;
  1894. rtw89_write32(rtwdev, reg, val32);
  1895. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_0, mac_idx);
  1896. val32 = rtw89_read32(rtwdev, reg) & ~b_rsp_chk_cca;
  1897. rtw89_write32(rtwdev, reg, val32);
  1898. break;
  1899. default:
  1900. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RSP_CHK_SIG, mac_idx);
  1901. val32 = rtw89_read32(rtwdev, reg) | b_rsp_chk_nav;
  1902. rtw89_write32(rtwdev, reg, val32);
  1903. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_0, mac_idx);
  1904. val32 = rtw89_read32(rtwdev, reg) | b_rsp_chk_cca;
  1905. rtw89_write32(rtwdev, reg, val32);
  1906. break;
  1907. }
  1908. }
  1909. static int cca_ctrl_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1910. {
  1911. u32 val, reg;
  1912. int ret;
  1913. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1914. if (ret)
  1915. return ret;
  1916. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_CCA_CONTROL, mac_idx);
  1917. val = rtw89_read32(rtwdev, reg);
  1918. val |= (B_AX_TB_CHK_BASIC_NAV | B_AX_TB_CHK_BTCCA |
  1919. B_AX_TB_CHK_EDCCA | B_AX_TB_CHK_CCA_P20 |
  1920. B_AX_SIFS_CHK_BTCCA | B_AX_SIFS_CHK_CCA_P20 |
  1921. B_AX_CTN_CHK_INTRA_NAV |
  1922. B_AX_CTN_CHK_BASIC_NAV | B_AX_CTN_CHK_BTCCA |
  1923. B_AX_CTN_CHK_EDCCA | B_AX_CTN_CHK_CCA_S80 |
  1924. B_AX_CTN_CHK_CCA_S40 | B_AX_CTN_CHK_CCA_S20 |
  1925. B_AX_CTN_CHK_CCA_P20);
  1926. val &= ~(B_AX_TB_CHK_TX_NAV | B_AX_TB_CHK_CCA_S80 |
  1927. B_AX_TB_CHK_CCA_S40 | B_AX_TB_CHK_CCA_S20 |
  1928. B_AX_SIFS_CHK_CCA_S80 | B_AX_SIFS_CHK_CCA_S40 |
  1929. B_AX_SIFS_CHK_CCA_S20 | B_AX_CTN_CHK_TXNAV |
  1930. B_AX_SIFS_CHK_EDCCA);
  1931. rtw89_write32(rtwdev, reg, val);
  1932. _patch_dis_resp_chk(rtwdev, mac_idx);
  1933. return 0;
  1934. }
  1935. static int nav_ctrl_init(struct rtw89_dev *rtwdev)
  1936. {
  1937. rtw89_write32_set(rtwdev, R_AX_WMAC_NAV_CTL, B_AX_WMAC_PLCP_UP_NAV_EN |
  1938. B_AX_WMAC_TF_UP_NAV_EN |
  1939. B_AX_WMAC_NAV_UPPER_EN);
  1940. rtw89_write32_mask(rtwdev, R_AX_WMAC_NAV_CTL, B_AX_WMAC_NAV_UPPER_MASK, NAV_25MS);
  1941. return 0;
  1942. }
  1943. static int spatial_reuse_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1944. {
  1945. u32 reg;
  1946. int ret;
  1947. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1948. if (ret)
  1949. return ret;
  1950. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RX_SR_CTRL, mac_idx);
  1951. rtw89_write8_clr(rtwdev, reg, B_AX_SR_EN);
  1952. return 0;
  1953. }
  1954. static int tmac_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1955. {
  1956. u32 reg;
  1957. int ret;
  1958. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1959. if (ret)
  1960. return ret;
  1961. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_MAC_LOOPBACK, mac_idx);
  1962. rtw89_write32_clr(rtwdev, reg, B_AX_MACLBK_EN);
  1963. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TCR0, mac_idx);
  1964. rtw89_write32_mask(rtwdev, reg, B_AX_TCR_UDF_THSD_MASK, TCR_UDF_THSD);
  1965. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TXD_FIFO_CTRL, mac_idx);
  1966. rtw89_write32_mask(rtwdev, reg, B_AX_TXDFIFO_HIGH_MCS_THRE_MASK, TXDFIFO_HIGH_MCS_THRE);
  1967. rtw89_write32_mask(rtwdev, reg, B_AX_TXDFIFO_LOW_MCS_THRE_MASK, TXDFIFO_LOW_MCS_THRE);
  1968. return 0;
  1969. }
  1970. static int trxptcl_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  1971. {
  1972. const struct rtw89_chip_info *chip = rtwdev->chip;
  1973. const struct rtw89_rrsr_cfgs *rrsr = chip->rrsr_cfgs;
  1974. u32 reg, val, sifs;
  1975. int ret;
  1976. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  1977. if (ret)
  1978. return ret;
  1979. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_0, mac_idx);
  1980. val = rtw89_read32(rtwdev, reg);
  1981. val &= ~B_AX_WMAC_SPEC_SIFS_CCK_MASK;
  1982. val |= FIELD_PREP(B_AX_WMAC_SPEC_SIFS_CCK_MASK, WMAC_SPEC_SIFS_CCK);
  1983. switch (rtwdev->chip->chip_id) {
  1984. case RTL8852A:
  1985. sifs = WMAC_SPEC_SIFS_OFDM_52A;
  1986. break;
  1987. case RTL8852B:
  1988. sifs = WMAC_SPEC_SIFS_OFDM_52B;
  1989. break;
  1990. default:
  1991. sifs = WMAC_SPEC_SIFS_OFDM_52C;
  1992. break;
  1993. }
  1994. val &= ~B_AX_WMAC_SPEC_SIFS_OFDM_MASK;
  1995. val |= FIELD_PREP(B_AX_WMAC_SPEC_SIFS_OFDM_MASK, sifs);
  1996. rtw89_write32(rtwdev, reg, val);
  1997. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RXTRIG_TEST_USER_2, mac_idx);
  1998. rtw89_write32_set(rtwdev, reg, B_AX_RXTRIG_FCSCHK_EN);
  1999. reg = rtw89_mac_reg_by_idx(rtwdev, rrsr->ref_rate.addr, mac_idx);
  2000. rtw89_write32_mask(rtwdev, reg, rrsr->ref_rate.mask, rrsr->ref_rate.data);
  2001. reg = rtw89_mac_reg_by_idx(rtwdev, rrsr->rsc.addr, mac_idx);
  2002. rtw89_write32_mask(rtwdev, reg, rrsr->rsc.mask, rrsr->rsc.data);
  2003. return 0;
  2004. }
  2005. static void rst_bacam(struct rtw89_dev *rtwdev)
  2006. {
  2007. u32 val32;
  2008. int ret;
  2009. rtw89_write32_mask(rtwdev, R_AX_RESPBA_CAM_CTRL, B_AX_BACAM_RST_MASK,
  2010. S_AX_BACAM_RST_ALL);
  2011. ret = read_poll_timeout_atomic(rtw89_read32_mask, val32, val32 == 0,
  2012. 1, 1000, false,
  2013. rtwdev, R_AX_RESPBA_CAM_CTRL, B_AX_BACAM_RST_MASK);
  2014. if (ret)
  2015. rtw89_warn(rtwdev, "failed to reset BA CAM\n");
  2016. }
  2017. static int rmac_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  2018. {
  2019. #define TRXCFG_RMAC_CCA_TO 32
  2020. #define TRXCFG_RMAC_DATA_TO 15
  2021. #define RX_MAX_LEN_UNIT 512
  2022. #define PLD_RLS_MAX_PG 127
  2023. #define RX_SPEC_MAX_LEN (11454 + RX_MAX_LEN_UNIT)
  2024. int ret;
  2025. u32 reg, rx_max_len, rx_qta;
  2026. u16 val;
  2027. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2028. if (ret)
  2029. return ret;
  2030. if (mac_idx == RTW89_MAC_0)
  2031. rst_bacam(rtwdev);
  2032. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RESPBA_CAM_CTRL, mac_idx);
  2033. rtw89_write8_set(rtwdev, reg, B_AX_SSN_SEL);
  2034. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_DLK_PROTECT_CTL, mac_idx);
  2035. val = rtw89_read16(rtwdev, reg);
  2036. val = u16_replace_bits(val, TRXCFG_RMAC_DATA_TO,
  2037. B_AX_RX_DLK_DATA_TIME_MASK);
  2038. val = u16_replace_bits(val, TRXCFG_RMAC_CCA_TO,
  2039. B_AX_RX_DLK_CCA_TIME_MASK);
  2040. rtw89_write16(rtwdev, reg, val);
  2041. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RCR, mac_idx);
  2042. rtw89_write8_mask(rtwdev, reg, B_AX_CH_EN_MASK, 0x1);
  2043. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RX_FLTR_OPT, mac_idx);
  2044. if (mac_idx == RTW89_MAC_0)
  2045. rx_qta = rtwdev->mac.dle_info.c0_rx_qta;
  2046. else
  2047. rx_qta = rtwdev->mac.dle_info.c1_rx_qta;
  2048. rx_qta = min_t(u32, rx_qta, PLD_RLS_MAX_PG);
  2049. rx_max_len = rx_qta * rtwdev->mac.dle_info.ple_pg_size;
  2050. rx_max_len = min_t(u32, rx_max_len, RX_SPEC_MAX_LEN);
  2051. rx_max_len /= RX_MAX_LEN_UNIT;
  2052. rtw89_write32_mask(rtwdev, reg, B_AX_RX_MPDU_MAX_LEN_MASK, rx_max_len);
  2053. if (rtwdev->chip->chip_id == RTL8852A &&
  2054. rtwdev->hal.cv == CHIP_CBV) {
  2055. rtw89_write16_mask(rtwdev,
  2056. rtw89_mac_reg_by_idx(rtwdev, R_AX_DLK_PROTECT_CTL, mac_idx),
  2057. B_AX_RX_DLK_CCA_TIME_MASK, 0);
  2058. rtw89_write16_set(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_RCR, mac_idx),
  2059. BIT(12));
  2060. }
  2061. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PLCP_HDR_FLTR, mac_idx);
  2062. rtw89_write8_clr(rtwdev, reg, B_AX_VHT_SU_SIGB_CRC_CHK);
  2063. return ret;
  2064. }
  2065. static int cmac_com_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  2066. {
  2067. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2068. u32 val, reg;
  2069. int ret;
  2070. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2071. if (ret)
  2072. return ret;
  2073. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TX_SUB_CARRIER_VALUE, mac_idx);
  2074. val = rtw89_read32(rtwdev, reg);
  2075. val = u32_replace_bits(val, 0, B_AX_TXSC_20M_MASK);
  2076. val = u32_replace_bits(val, 0, B_AX_TXSC_40M_MASK);
  2077. val = u32_replace_bits(val, 0, B_AX_TXSC_80M_MASK);
  2078. rtw89_write32(rtwdev, reg, val);
  2079. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  2080. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PTCL_RRSR1, mac_idx);
  2081. rtw89_write32_mask(rtwdev, reg, B_AX_RRSR_RATE_EN_MASK, RRSR_OFDM_CCK_EN);
  2082. }
  2083. return 0;
  2084. }
  2085. static bool is_qta_dbcc(struct rtw89_dev *rtwdev, enum rtw89_qta_mode mode)
  2086. {
  2087. const struct rtw89_dle_mem *cfg;
  2088. cfg = get_dle_mem_cfg(rtwdev, mode);
  2089. if (!cfg) {
  2090. rtw89_err(rtwdev, "[ERR]get_dle_mem_cfg\n");
  2091. return false;
  2092. }
  2093. return (cfg->ple_min_qt->cma1_dma && cfg->ple_max_qt->cma1_dma);
  2094. }
  2095. static int ptcl_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  2096. {
  2097. u32 val, reg;
  2098. int ret;
  2099. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2100. if (ret)
  2101. return ret;
  2102. if (rtwdev->hci.type == RTW89_HCI_TYPE_PCIE) {
  2103. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_SIFS_SETTING, mac_idx);
  2104. val = rtw89_read32(rtwdev, reg);
  2105. val = u32_replace_bits(val, S_AX_CTS2S_TH_1K,
  2106. B_AX_HW_CTS2SELF_PKT_LEN_TH_MASK);
  2107. val = u32_replace_bits(val, S_AX_CTS2S_TH_SEC_256B,
  2108. B_AX_HW_CTS2SELF_PKT_LEN_TH_TWW_MASK);
  2109. val |= B_AX_HW_CTS2SELF_EN;
  2110. rtw89_write32(rtwdev, reg, val);
  2111. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PTCL_FSM_MON, mac_idx);
  2112. val = rtw89_read32(rtwdev, reg);
  2113. val = u32_replace_bits(val, S_AX_PTCL_TO_2MS, B_AX_PTCL_TX_ARB_TO_THR_MASK);
  2114. val &= ~B_AX_PTCL_TX_ARB_TO_MODE;
  2115. rtw89_write32(rtwdev, reg, val);
  2116. }
  2117. if (mac_idx == RTW89_MAC_0) {
  2118. rtw89_write8_set(rtwdev, R_AX_PTCL_COMMON_SETTING_0,
  2119. B_AX_CMAC_TX_MODE_0 | B_AX_CMAC_TX_MODE_1);
  2120. rtw89_write8_clr(rtwdev, R_AX_PTCL_COMMON_SETTING_0,
  2121. B_AX_PTCL_TRIGGER_SS_EN_0 |
  2122. B_AX_PTCL_TRIGGER_SS_EN_1 |
  2123. B_AX_PTCL_TRIGGER_SS_EN_UL);
  2124. rtw89_write8_mask(rtwdev, R_AX_PTCLRPT_FULL_HDL,
  2125. B_AX_SPE_RPT_PATH_MASK, FWD_TO_WLCPU);
  2126. } else if (mac_idx == RTW89_MAC_1) {
  2127. rtw89_write8_mask(rtwdev, R_AX_PTCLRPT_FULL_HDL_C1,
  2128. B_AX_SPE_RPT_PATH_MASK, FWD_TO_WLCPU);
  2129. }
  2130. return 0;
  2131. }
  2132. static int cmac_dma_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  2133. {
  2134. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2135. u32 reg;
  2136. int ret;
  2137. if (chip_id != RTL8852B)
  2138. return 0;
  2139. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2140. if (ret)
  2141. return ret;
  2142. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RXDMA_CTRL_0, mac_idx);
  2143. rtw89_write8_clr(rtwdev, reg, RX_FULL_MODE);
  2144. return 0;
  2145. }
  2146. static int cmac_init(struct rtw89_dev *rtwdev, u8 mac_idx)
  2147. {
  2148. int ret;
  2149. ret = scheduler_init(rtwdev, mac_idx);
  2150. if (ret) {
  2151. rtw89_err(rtwdev, "[ERR]CMAC%d SCH init %d\n", mac_idx, ret);
  2152. return ret;
  2153. }
  2154. ret = addr_cam_init(rtwdev, mac_idx);
  2155. if (ret) {
  2156. rtw89_err(rtwdev, "[ERR]CMAC%d ADDR_CAM reset %d\n", mac_idx,
  2157. ret);
  2158. return ret;
  2159. }
  2160. ret = rx_fltr_init(rtwdev, mac_idx);
  2161. if (ret) {
  2162. rtw89_err(rtwdev, "[ERR]CMAC%d RX filter init %d\n", mac_idx,
  2163. ret);
  2164. return ret;
  2165. }
  2166. ret = cca_ctrl_init(rtwdev, mac_idx);
  2167. if (ret) {
  2168. rtw89_err(rtwdev, "[ERR]CMAC%d CCA CTRL init %d\n", mac_idx,
  2169. ret);
  2170. return ret;
  2171. }
  2172. ret = nav_ctrl_init(rtwdev);
  2173. if (ret) {
  2174. rtw89_err(rtwdev, "[ERR]CMAC%d NAV CTRL init %d\n", mac_idx,
  2175. ret);
  2176. return ret;
  2177. }
  2178. ret = spatial_reuse_init(rtwdev, mac_idx);
  2179. if (ret) {
  2180. rtw89_err(rtwdev, "[ERR]CMAC%d Spatial Reuse init %d\n",
  2181. mac_idx, ret);
  2182. return ret;
  2183. }
  2184. ret = tmac_init(rtwdev, mac_idx);
  2185. if (ret) {
  2186. rtw89_err(rtwdev, "[ERR]CMAC%d TMAC init %d\n", mac_idx, ret);
  2187. return ret;
  2188. }
  2189. ret = trxptcl_init(rtwdev, mac_idx);
  2190. if (ret) {
  2191. rtw89_err(rtwdev, "[ERR]CMAC%d TRXPTCL init %d\n", mac_idx, ret);
  2192. return ret;
  2193. }
  2194. ret = rmac_init(rtwdev, mac_idx);
  2195. if (ret) {
  2196. rtw89_err(rtwdev, "[ERR]CMAC%d RMAC init %d\n", mac_idx, ret);
  2197. return ret;
  2198. }
  2199. ret = cmac_com_init(rtwdev, mac_idx);
  2200. if (ret) {
  2201. rtw89_err(rtwdev, "[ERR]CMAC%d Com init %d\n", mac_idx, ret);
  2202. return ret;
  2203. }
  2204. ret = ptcl_init(rtwdev, mac_idx);
  2205. if (ret) {
  2206. rtw89_err(rtwdev, "[ERR]CMAC%d PTCL init %d\n", mac_idx, ret);
  2207. return ret;
  2208. }
  2209. ret = cmac_dma_init(rtwdev, mac_idx);
  2210. if (ret) {
  2211. rtw89_err(rtwdev, "[ERR]CMAC%d DMA init %d\n", mac_idx, ret);
  2212. return ret;
  2213. }
  2214. return ret;
  2215. }
  2216. static int rtw89_mac_read_phycap(struct rtw89_dev *rtwdev,
  2217. struct rtw89_mac_c2h_info *c2h_info)
  2218. {
  2219. struct rtw89_mac_h2c_info h2c_info = {0};
  2220. u32 ret;
  2221. h2c_info.id = RTW89_FWCMD_H2CREG_FUNC_GET_FEATURE;
  2222. h2c_info.content_len = 0;
  2223. ret = rtw89_fw_msg_reg(rtwdev, &h2c_info, c2h_info);
  2224. if (ret)
  2225. return ret;
  2226. if (c2h_info->id != RTW89_FWCMD_C2HREG_FUNC_PHY_CAP)
  2227. return -EINVAL;
  2228. return 0;
  2229. }
  2230. int rtw89_mac_setup_phycap(struct rtw89_dev *rtwdev)
  2231. {
  2232. struct rtw89_efuse *efuse = &rtwdev->efuse;
  2233. struct rtw89_hal *hal = &rtwdev->hal;
  2234. const struct rtw89_chip_info *chip = rtwdev->chip;
  2235. struct rtw89_mac_c2h_info c2h_info = {0};
  2236. const struct rtw89_c2hreg_phycap *phycap;
  2237. u8 tx_nss;
  2238. u8 rx_nss;
  2239. u8 tx_ant;
  2240. u8 rx_ant;
  2241. u32 ret;
  2242. ret = rtw89_mac_read_phycap(rtwdev, &c2h_info);
  2243. if (ret)
  2244. return ret;
  2245. phycap = &c2h_info.u.phycap;
  2246. tx_nss = u32_get_bits(phycap->w1, RTW89_C2HREG_PHYCAP_W1_TX_NSS);
  2247. rx_nss = u32_get_bits(phycap->w0, RTW89_C2HREG_PHYCAP_W0_RX_NSS);
  2248. tx_ant = u32_get_bits(phycap->w3, RTW89_C2HREG_PHYCAP_W3_ANT_TX_NUM);
  2249. rx_ant = u32_get_bits(phycap->w3, RTW89_C2HREG_PHYCAP_W3_ANT_RX_NUM);
  2250. hal->tx_nss = tx_nss ? min_t(u8, tx_nss, chip->tx_nss) : chip->tx_nss;
  2251. hal->rx_nss = rx_nss ? min_t(u8, rx_nss, chip->rx_nss) : chip->rx_nss;
  2252. if (tx_ant == 1)
  2253. hal->antenna_tx = RF_B;
  2254. if (rx_ant == 1)
  2255. hal->antenna_rx = RF_B;
  2256. if (tx_nss == 1 && tx_ant == 2 && rx_ant == 2) {
  2257. hal->antenna_tx = RF_B;
  2258. hal->tx_path_diversity = true;
  2259. }
  2260. if (chip->rf_path_num == 1) {
  2261. hal->antenna_tx = RF_A;
  2262. hal->antenna_rx = RF_A;
  2263. if ((efuse->rfe_type % 3) == 2)
  2264. hal->ant_diversity = true;
  2265. }
  2266. rtw89_debug(rtwdev, RTW89_DBG_FW,
  2267. "phycap hal/phy/chip: tx_nss=0x%x/0x%x/0x%x rx_nss=0x%x/0x%x/0x%x\n",
  2268. hal->tx_nss, tx_nss, chip->tx_nss,
  2269. hal->rx_nss, rx_nss, chip->rx_nss);
  2270. rtw89_debug(rtwdev, RTW89_DBG_FW,
  2271. "ant num/bitmap: tx=%d/0x%x rx=%d/0x%x\n",
  2272. tx_ant, hal->antenna_tx, rx_ant, hal->antenna_rx);
  2273. rtw89_debug(rtwdev, RTW89_DBG_FW, "TX path diversity=%d\n", hal->tx_path_diversity);
  2274. rtw89_debug(rtwdev, RTW89_DBG_FW, "Antenna diversity=%d\n", hal->ant_diversity);
  2275. return 0;
  2276. }
  2277. static int rtw89_hw_sch_tx_en_h2c(struct rtw89_dev *rtwdev, u8 band,
  2278. u16 tx_en_u16, u16 mask_u16)
  2279. {
  2280. u32 ret;
  2281. struct rtw89_mac_c2h_info c2h_info = {0};
  2282. struct rtw89_mac_h2c_info h2c_info = {0};
  2283. struct rtw89_h2creg_sch_tx_en *sch_tx_en = &h2c_info.u.sch_tx_en;
  2284. h2c_info.id = RTW89_FWCMD_H2CREG_FUNC_SCH_TX_EN;
  2285. h2c_info.content_len = sizeof(*sch_tx_en) - RTW89_H2CREG_HDR_LEN;
  2286. u32p_replace_bits(&sch_tx_en->w0, tx_en_u16, RTW89_H2CREG_SCH_TX_EN_W0_EN);
  2287. u32p_replace_bits(&sch_tx_en->w1, mask_u16, RTW89_H2CREG_SCH_TX_EN_W1_MASK);
  2288. u32p_replace_bits(&sch_tx_en->w1, band, RTW89_H2CREG_SCH_TX_EN_W1_BAND);
  2289. ret = rtw89_fw_msg_reg(rtwdev, &h2c_info, &c2h_info);
  2290. if (ret)
  2291. return ret;
  2292. if (c2h_info.id != RTW89_FWCMD_C2HREG_FUNC_TX_PAUSE_RPT)
  2293. return -EINVAL;
  2294. return 0;
  2295. }
  2296. static int rtw89_set_hw_sch_tx_en(struct rtw89_dev *rtwdev, u8 mac_idx,
  2297. u16 tx_en, u16 tx_en_mask)
  2298. {
  2299. u32 reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_CTN_TXEN, mac_idx);
  2300. u16 val;
  2301. int ret;
  2302. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2303. if (ret)
  2304. return ret;
  2305. if (test_bit(RTW89_FLAG_FW_RDY, rtwdev->flags))
  2306. return rtw89_hw_sch_tx_en_h2c(rtwdev, mac_idx,
  2307. tx_en, tx_en_mask);
  2308. val = rtw89_read16(rtwdev, reg);
  2309. val = (val & ~tx_en_mask) | (tx_en & tx_en_mask);
  2310. rtw89_write16(rtwdev, reg, val);
  2311. return 0;
  2312. }
  2313. static int rtw89_set_hw_sch_tx_en_v1(struct rtw89_dev *rtwdev, u8 mac_idx,
  2314. u32 tx_en, u32 tx_en_mask)
  2315. {
  2316. u32 reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_CTN_DRV_TXEN, mac_idx);
  2317. u32 val;
  2318. int ret;
  2319. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2320. if (ret)
  2321. return ret;
  2322. val = rtw89_read32(rtwdev, reg);
  2323. val = (val & ~tx_en_mask) | (tx_en & tx_en_mask);
  2324. rtw89_write32(rtwdev, reg, val);
  2325. return 0;
  2326. }
  2327. int rtw89_mac_stop_sch_tx(struct rtw89_dev *rtwdev, u8 mac_idx,
  2328. u32 *tx_en, enum rtw89_sch_tx_sel sel)
  2329. {
  2330. int ret;
  2331. *tx_en = rtw89_read16(rtwdev,
  2332. rtw89_mac_reg_by_idx(rtwdev, R_AX_CTN_TXEN, mac_idx));
  2333. switch (sel) {
  2334. case RTW89_SCH_TX_SEL_ALL:
  2335. ret = rtw89_set_hw_sch_tx_en(rtwdev, mac_idx, 0,
  2336. B_AX_CTN_TXEN_ALL_MASK);
  2337. if (ret)
  2338. return ret;
  2339. break;
  2340. case RTW89_SCH_TX_SEL_HIQ:
  2341. ret = rtw89_set_hw_sch_tx_en(rtwdev, mac_idx,
  2342. 0, B_AX_CTN_TXEN_HGQ);
  2343. if (ret)
  2344. return ret;
  2345. break;
  2346. case RTW89_SCH_TX_SEL_MG0:
  2347. ret = rtw89_set_hw_sch_tx_en(rtwdev, mac_idx,
  2348. 0, B_AX_CTN_TXEN_MGQ);
  2349. if (ret)
  2350. return ret;
  2351. break;
  2352. case RTW89_SCH_TX_SEL_MACID:
  2353. ret = rtw89_set_hw_sch_tx_en(rtwdev, mac_idx, 0,
  2354. B_AX_CTN_TXEN_ALL_MASK);
  2355. if (ret)
  2356. return ret;
  2357. break;
  2358. default:
  2359. return 0;
  2360. }
  2361. return 0;
  2362. }
  2363. EXPORT_SYMBOL(rtw89_mac_stop_sch_tx);
  2364. int rtw89_mac_stop_sch_tx_v1(struct rtw89_dev *rtwdev, u8 mac_idx,
  2365. u32 *tx_en, enum rtw89_sch_tx_sel sel)
  2366. {
  2367. int ret;
  2368. *tx_en = rtw89_read32(rtwdev,
  2369. rtw89_mac_reg_by_idx(rtwdev, R_AX_CTN_DRV_TXEN, mac_idx));
  2370. switch (sel) {
  2371. case RTW89_SCH_TX_SEL_ALL:
  2372. ret = rtw89_set_hw_sch_tx_en_v1(rtwdev, mac_idx, 0,
  2373. B_AX_CTN_TXEN_ALL_MASK_V1);
  2374. if (ret)
  2375. return ret;
  2376. break;
  2377. case RTW89_SCH_TX_SEL_HIQ:
  2378. ret = rtw89_set_hw_sch_tx_en_v1(rtwdev, mac_idx,
  2379. 0, B_AX_CTN_TXEN_HGQ);
  2380. if (ret)
  2381. return ret;
  2382. break;
  2383. case RTW89_SCH_TX_SEL_MG0:
  2384. ret = rtw89_set_hw_sch_tx_en_v1(rtwdev, mac_idx,
  2385. 0, B_AX_CTN_TXEN_MGQ);
  2386. if (ret)
  2387. return ret;
  2388. break;
  2389. case RTW89_SCH_TX_SEL_MACID:
  2390. ret = rtw89_set_hw_sch_tx_en_v1(rtwdev, mac_idx, 0,
  2391. B_AX_CTN_TXEN_ALL_MASK_V1);
  2392. if (ret)
  2393. return ret;
  2394. break;
  2395. default:
  2396. return 0;
  2397. }
  2398. return 0;
  2399. }
  2400. EXPORT_SYMBOL(rtw89_mac_stop_sch_tx_v1);
  2401. int rtw89_mac_resume_sch_tx(struct rtw89_dev *rtwdev, u8 mac_idx, u32 tx_en)
  2402. {
  2403. int ret;
  2404. ret = rtw89_set_hw_sch_tx_en(rtwdev, mac_idx, tx_en, B_AX_CTN_TXEN_ALL_MASK);
  2405. if (ret)
  2406. return ret;
  2407. return 0;
  2408. }
  2409. EXPORT_SYMBOL(rtw89_mac_resume_sch_tx);
  2410. int rtw89_mac_resume_sch_tx_v1(struct rtw89_dev *rtwdev, u8 mac_idx, u32 tx_en)
  2411. {
  2412. int ret;
  2413. ret = rtw89_set_hw_sch_tx_en_v1(rtwdev, mac_idx, tx_en,
  2414. B_AX_CTN_TXEN_ALL_MASK_V1);
  2415. if (ret)
  2416. return ret;
  2417. return 0;
  2418. }
  2419. EXPORT_SYMBOL(rtw89_mac_resume_sch_tx_v1);
  2420. int rtw89_mac_dle_buf_req(struct rtw89_dev *rtwdev, u16 buf_len, bool wd, u16 *pkt_id)
  2421. {
  2422. u32 val, reg;
  2423. int ret;
  2424. reg = wd ? R_AX_WD_BUF_REQ : R_AX_PL_BUF_REQ;
  2425. val = buf_len;
  2426. val |= B_AX_WD_BUF_REQ_EXEC;
  2427. rtw89_write32(rtwdev, reg, val);
  2428. reg = wd ? R_AX_WD_BUF_STATUS : R_AX_PL_BUF_STATUS;
  2429. ret = read_poll_timeout(rtw89_read32, val, val & B_AX_WD_BUF_STAT_DONE,
  2430. 1, 2000, false, rtwdev, reg);
  2431. if (ret)
  2432. return ret;
  2433. *pkt_id = FIELD_GET(B_AX_WD_BUF_STAT_PKTID_MASK, val);
  2434. if (*pkt_id == S_WD_BUF_STAT_PKTID_INVALID)
  2435. return -ENOENT;
  2436. return 0;
  2437. }
  2438. int rtw89_mac_set_cpuio(struct rtw89_dev *rtwdev,
  2439. struct rtw89_cpuio_ctrl *ctrl_para, bool wd)
  2440. {
  2441. u32 val, cmd_type, reg;
  2442. int ret;
  2443. cmd_type = ctrl_para->cmd_type;
  2444. reg = wd ? R_AX_WD_CPUQ_OP_2 : R_AX_PL_CPUQ_OP_2;
  2445. val = 0;
  2446. val = u32_replace_bits(val, ctrl_para->start_pktid,
  2447. B_AX_WD_CPUQ_OP_STRT_PKTID_MASK);
  2448. val = u32_replace_bits(val, ctrl_para->end_pktid,
  2449. B_AX_WD_CPUQ_OP_END_PKTID_MASK);
  2450. rtw89_write32(rtwdev, reg, val);
  2451. reg = wd ? R_AX_WD_CPUQ_OP_1 : R_AX_PL_CPUQ_OP_1;
  2452. val = 0;
  2453. val = u32_replace_bits(val, ctrl_para->src_pid,
  2454. B_AX_CPUQ_OP_SRC_PID_MASK);
  2455. val = u32_replace_bits(val, ctrl_para->src_qid,
  2456. B_AX_CPUQ_OP_SRC_QID_MASK);
  2457. val = u32_replace_bits(val, ctrl_para->dst_pid,
  2458. B_AX_CPUQ_OP_DST_PID_MASK);
  2459. val = u32_replace_bits(val, ctrl_para->dst_qid,
  2460. B_AX_CPUQ_OP_DST_QID_MASK);
  2461. rtw89_write32(rtwdev, reg, val);
  2462. reg = wd ? R_AX_WD_CPUQ_OP_0 : R_AX_PL_CPUQ_OP_0;
  2463. val = 0;
  2464. val = u32_replace_bits(val, cmd_type,
  2465. B_AX_CPUQ_OP_CMD_TYPE_MASK);
  2466. val = u32_replace_bits(val, ctrl_para->macid,
  2467. B_AX_CPUQ_OP_MACID_MASK);
  2468. val = u32_replace_bits(val, ctrl_para->pkt_num,
  2469. B_AX_CPUQ_OP_PKTNUM_MASK);
  2470. val |= B_AX_WD_CPUQ_OP_EXEC;
  2471. rtw89_write32(rtwdev, reg, val);
  2472. reg = wd ? R_AX_WD_CPUQ_OP_STATUS : R_AX_PL_CPUQ_OP_STATUS;
  2473. ret = read_poll_timeout(rtw89_read32, val, val & B_AX_WD_CPUQ_OP_STAT_DONE,
  2474. 1, 2000, false, rtwdev, reg);
  2475. if (ret)
  2476. return ret;
  2477. if (cmd_type == CPUIO_OP_CMD_GET_1ST_PID ||
  2478. cmd_type == CPUIO_OP_CMD_GET_NEXT_PID)
  2479. ctrl_para->pktid = FIELD_GET(B_AX_WD_CPUQ_OP_PKTID_MASK, val);
  2480. return 0;
  2481. }
  2482. static int dle_quota_change(struct rtw89_dev *rtwdev, enum rtw89_qta_mode mode)
  2483. {
  2484. const struct rtw89_dle_mem *cfg;
  2485. struct rtw89_cpuio_ctrl ctrl_para = {0};
  2486. u16 pkt_id;
  2487. int ret;
  2488. cfg = get_dle_mem_cfg(rtwdev, mode);
  2489. if (!cfg) {
  2490. rtw89_err(rtwdev, "[ERR]wd/dle mem cfg\n");
  2491. return -EINVAL;
  2492. }
  2493. if (dle_used_size(cfg->wde_size, cfg->ple_size) !=
  2494. dle_expected_used_size(rtwdev, mode)) {
  2495. rtw89_err(rtwdev, "[ERR]wd/dle mem cfg\n");
  2496. return -EINVAL;
  2497. }
  2498. dle_quota_cfg(rtwdev, cfg, INVALID_QT_WCPU);
  2499. ret = rtw89_mac_dle_buf_req(rtwdev, 0x20, true, &pkt_id);
  2500. if (ret) {
  2501. rtw89_err(rtwdev, "[ERR]WDE DLE buf req\n");
  2502. return ret;
  2503. }
  2504. ctrl_para.cmd_type = CPUIO_OP_CMD_ENQ_TO_HEAD;
  2505. ctrl_para.start_pktid = pkt_id;
  2506. ctrl_para.end_pktid = pkt_id;
  2507. ctrl_para.pkt_num = 0;
  2508. ctrl_para.dst_pid = WDE_DLE_PORT_ID_WDRLS;
  2509. ctrl_para.dst_qid = WDE_DLE_QUEID_NO_REPORT;
  2510. ret = rtw89_mac_set_cpuio(rtwdev, &ctrl_para, true);
  2511. if (ret) {
  2512. rtw89_err(rtwdev, "[ERR]WDE DLE enqueue to head\n");
  2513. return -EFAULT;
  2514. }
  2515. ret = rtw89_mac_dle_buf_req(rtwdev, 0x20, false, &pkt_id);
  2516. if (ret) {
  2517. rtw89_err(rtwdev, "[ERR]PLE DLE buf req\n");
  2518. return ret;
  2519. }
  2520. ctrl_para.cmd_type = CPUIO_OP_CMD_ENQ_TO_HEAD;
  2521. ctrl_para.start_pktid = pkt_id;
  2522. ctrl_para.end_pktid = pkt_id;
  2523. ctrl_para.pkt_num = 0;
  2524. ctrl_para.dst_pid = PLE_DLE_PORT_ID_PLRLS;
  2525. ctrl_para.dst_qid = PLE_DLE_QUEID_NO_REPORT;
  2526. ret = rtw89_mac_set_cpuio(rtwdev, &ctrl_para, false);
  2527. if (ret) {
  2528. rtw89_err(rtwdev, "[ERR]PLE DLE enqueue to head\n");
  2529. return -EFAULT;
  2530. }
  2531. return 0;
  2532. }
  2533. static int band_idle_ck_b(struct rtw89_dev *rtwdev, u8 mac_idx)
  2534. {
  2535. int ret;
  2536. u32 reg;
  2537. u8 val;
  2538. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  2539. if (ret)
  2540. return ret;
  2541. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PTCL_TX_CTN_SEL, mac_idx);
  2542. ret = read_poll_timeout(rtw89_read8, val,
  2543. (val & B_AX_PTCL_TX_ON_STAT) == 0,
  2544. SW_CVR_DUR_US,
  2545. SW_CVR_DUR_US * PTCL_IDLE_POLL_CNT,
  2546. false, rtwdev, reg);
  2547. if (ret)
  2548. return ret;
  2549. return 0;
  2550. }
  2551. static int band1_enable(struct rtw89_dev *rtwdev)
  2552. {
  2553. int ret, i;
  2554. u32 sleep_bak[4] = {0};
  2555. u32 pause_bak[4] = {0};
  2556. u32 tx_en;
  2557. ret = rtw89_chip_stop_sch_tx(rtwdev, 0, &tx_en, RTW89_SCH_TX_SEL_ALL);
  2558. if (ret) {
  2559. rtw89_err(rtwdev, "[ERR]stop sch tx %d\n", ret);
  2560. return ret;
  2561. }
  2562. for (i = 0; i < 4; i++) {
  2563. sleep_bak[i] = rtw89_read32(rtwdev, R_AX_MACID_SLEEP_0 + i * 4);
  2564. pause_bak[i] = rtw89_read32(rtwdev, R_AX_SS_MACID_PAUSE_0 + i * 4);
  2565. rtw89_write32(rtwdev, R_AX_MACID_SLEEP_0 + i * 4, U32_MAX);
  2566. rtw89_write32(rtwdev, R_AX_SS_MACID_PAUSE_0 + i * 4, U32_MAX);
  2567. }
  2568. ret = band_idle_ck_b(rtwdev, 0);
  2569. if (ret) {
  2570. rtw89_err(rtwdev, "[ERR]tx idle poll %d\n", ret);
  2571. return ret;
  2572. }
  2573. ret = dle_quota_change(rtwdev, rtwdev->mac.qta_mode);
  2574. if (ret) {
  2575. rtw89_err(rtwdev, "[ERR]DLE quota change %d\n", ret);
  2576. return ret;
  2577. }
  2578. for (i = 0; i < 4; i++) {
  2579. rtw89_write32(rtwdev, R_AX_MACID_SLEEP_0 + i * 4, sleep_bak[i]);
  2580. rtw89_write32(rtwdev, R_AX_SS_MACID_PAUSE_0 + i * 4, pause_bak[i]);
  2581. }
  2582. ret = rtw89_chip_resume_sch_tx(rtwdev, 0, tx_en);
  2583. if (ret) {
  2584. rtw89_err(rtwdev, "[ERR]CMAC1 resume sch tx %d\n", ret);
  2585. return ret;
  2586. }
  2587. ret = cmac_func_en(rtwdev, 1, true);
  2588. if (ret) {
  2589. rtw89_err(rtwdev, "[ERR]CMAC1 func en %d\n", ret);
  2590. return ret;
  2591. }
  2592. ret = cmac_init(rtwdev, 1);
  2593. if (ret) {
  2594. rtw89_err(rtwdev, "[ERR]CMAC1 init %d\n", ret);
  2595. return ret;
  2596. }
  2597. rtw89_write32_set(rtwdev, R_AX_SYS_ISO_CTRL_EXTEND,
  2598. B_AX_R_SYM_FEN_WLBBFUN_1 | B_AX_R_SYM_FEN_WLBBGLB_1);
  2599. return 0;
  2600. }
  2601. static void rtw89_wdrls_imr_enable(struct rtw89_dev *rtwdev)
  2602. {
  2603. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2604. rtw89_write32_clr(rtwdev, R_AX_WDRLS_ERR_IMR, B_AX_WDRLS_IMR_EN_CLR);
  2605. rtw89_write32_set(rtwdev, R_AX_WDRLS_ERR_IMR, imr->wdrls_imr_set);
  2606. }
  2607. static void rtw89_wsec_imr_enable(struct rtw89_dev *rtwdev)
  2608. {
  2609. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2610. rtw89_write32_set(rtwdev, imr->wsec_imr_reg, imr->wsec_imr_set);
  2611. }
  2612. static void rtw89_mpdu_trx_imr_enable(struct rtw89_dev *rtwdev)
  2613. {
  2614. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2615. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2616. rtw89_write32_clr(rtwdev, R_AX_MPDU_TX_ERR_IMR,
  2617. B_AX_TX_GET_ERRPKTID_INT_EN |
  2618. B_AX_TX_NXT_ERRPKTID_INT_EN |
  2619. B_AX_TX_MPDU_SIZE_ZERO_INT_EN |
  2620. B_AX_TX_OFFSET_ERR_INT_EN |
  2621. B_AX_TX_HDR3_SIZE_ERR_INT_EN);
  2622. if (chip_id == RTL8852C)
  2623. rtw89_write32_clr(rtwdev, R_AX_MPDU_TX_ERR_IMR,
  2624. B_AX_TX_ETH_TYPE_ERR_EN |
  2625. B_AX_TX_LLC_PRE_ERR_EN |
  2626. B_AX_TX_NW_TYPE_ERR_EN |
  2627. B_AX_TX_KSRCH_ERR_EN);
  2628. rtw89_write32_set(rtwdev, R_AX_MPDU_TX_ERR_IMR,
  2629. imr->mpdu_tx_imr_set);
  2630. rtw89_write32_clr(rtwdev, R_AX_MPDU_RX_ERR_IMR,
  2631. B_AX_GETPKTID_ERR_INT_EN |
  2632. B_AX_MHDRLEN_ERR_INT_EN |
  2633. B_AX_RPT_ERR_INT_EN);
  2634. rtw89_write32_set(rtwdev, R_AX_MPDU_RX_ERR_IMR,
  2635. imr->mpdu_rx_imr_set);
  2636. }
  2637. static void rtw89_sta_sch_imr_enable(struct rtw89_dev *rtwdev)
  2638. {
  2639. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2640. rtw89_write32_clr(rtwdev, R_AX_STA_SCHEDULER_ERR_IMR,
  2641. B_AX_SEARCH_HANG_TIMEOUT_INT_EN |
  2642. B_AX_RPT_HANG_TIMEOUT_INT_EN |
  2643. B_AX_PLE_B_PKTID_ERR_INT_EN);
  2644. rtw89_write32_set(rtwdev, R_AX_STA_SCHEDULER_ERR_IMR,
  2645. imr->sta_sch_imr_set);
  2646. }
  2647. static void rtw89_txpktctl_imr_enable(struct rtw89_dev *rtwdev)
  2648. {
  2649. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2650. rtw89_write32_clr(rtwdev, imr->txpktctl_imr_b0_reg,
  2651. imr->txpktctl_imr_b0_clr);
  2652. rtw89_write32_set(rtwdev, imr->txpktctl_imr_b0_reg,
  2653. imr->txpktctl_imr_b0_set);
  2654. rtw89_write32_clr(rtwdev, imr->txpktctl_imr_b1_reg,
  2655. imr->txpktctl_imr_b1_clr);
  2656. rtw89_write32_set(rtwdev, imr->txpktctl_imr_b1_reg,
  2657. imr->txpktctl_imr_b1_set);
  2658. }
  2659. static void rtw89_wde_imr_enable(struct rtw89_dev *rtwdev)
  2660. {
  2661. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2662. rtw89_write32_clr(rtwdev, R_AX_WDE_ERR_IMR, imr->wde_imr_clr);
  2663. rtw89_write32_set(rtwdev, R_AX_WDE_ERR_IMR, imr->wde_imr_set);
  2664. }
  2665. static void rtw89_ple_imr_enable(struct rtw89_dev *rtwdev)
  2666. {
  2667. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2668. rtw89_write32_clr(rtwdev, R_AX_PLE_ERR_IMR, imr->ple_imr_clr);
  2669. rtw89_write32_set(rtwdev, R_AX_PLE_ERR_IMR, imr->ple_imr_set);
  2670. }
  2671. static void rtw89_pktin_imr_enable(struct rtw89_dev *rtwdev)
  2672. {
  2673. rtw89_write32_set(rtwdev, R_AX_PKTIN_ERR_IMR,
  2674. B_AX_PKTIN_GETPKTID_ERR_INT_EN);
  2675. }
  2676. static void rtw89_dispatcher_imr_enable(struct rtw89_dev *rtwdev)
  2677. {
  2678. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2679. rtw89_write32_clr(rtwdev, R_AX_HOST_DISPATCHER_ERR_IMR,
  2680. imr->host_disp_imr_clr);
  2681. rtw89_write32_set(rtwdev, R_AX_HOST_DISPATCHER_ERR_IMR,
  2682. imr->host_disp_imr_set);
  2683. rtw89_write32_clr(rtwdev, R_AX_CPU_DISPATCHER_ERR_IMR,
  2684. imr->cpu_disp_imr_clr);
  2685. rtw89_write32_set(rtwdev, R_AX_CPU_DISPATCHER_ERR_IMR,
  2686. imr->cpu_disp_imr_set);
  2687. rtw89_write32_clr(rtwdev, R_AX_OTHER_DISPATCHER_ERR_IMR,
  2688. imr->other_disp_imr_clr);
  2689. rtw89_write32_set(rtwdev, R_AX_OTHER_DISPATCHER_ERR_IMR,
  2690. imr->other_disp_imr_set);
  2691. }
  2692. static void rtw89_cpuio_imr_enable(struct rtw89_dev *rtwdev)
  2693. {
  2694. rtw89_write32_clr(rtwdev, R_AX_CPUIO_ERR_IMR, B_AX_CPUIO_IMR_CLR);
  2695. rtw89_write32_set(rtwdev, R_AX_CPUIO_ERR_IMR, B_AX_CPUIO_IMR_SET);
  2696. }
  2697. static void rtw89_bbrpt_imr_enable(struct rtw89_dev *rtwdev)
  2698. {
  2699. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2700. rtw89_write32_set(rtwdev, imr->bbrpt_com_err_imr_reg,
  2701. B_AX_BBRPT_COM_NULL_PLPKTID_ERR_INT_EN);
  2702. rtw89_write32_clr(rtwdev, imr->bbrpt_chinfo_err_imr_reg,
  2703. B_AX_BBRPT_CHINFO_IMR_CLR);
  2704. rtw89_write32_set(rtwdev, imr->bbrpt_chinfo_err_imr_reg,
  2705. imr->bbrpt_err_imr_set);
  2706. rtw89_write32_set(rtwdev, imr->bbrpt_dfs_err_imr_reg,
  2707. B_AX_BBRPT_DFS_TO_ERR_INT_EN);
  2708. rtw89_write32_set(rtwdev, R_AX_LA_ERRFLAG, B_AX_LA_IMR_DATA_LOSS_ERR);
  2709. }
  2710. static void rtw89_scheduler_imr_enable(struct rtw89_dev *rtwdev, u8 mac_idx)
  2711. {
  2712. u32 reg;
  2713. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_SCHEDULE_ERR_IMR, mac_idx);
  2714. rtw89_write32_clr(rtwdev, reg, B_AX_SORT_NON_IDLE_ERR_INT_EN |
  2715. B_AX_FSM_TIMEOUT_ERR_INT_EN);
  2716. rtw89_write32_set(rtwdev, reg, B_AX_FSM_TIMEOUT_ERR_INT_EN);
  2717. }
  2718. static void rtw89_ptcl_imr_enable(struct rtw89_dev *rtwdev, u8 mac_idx)
  2719. {
  2720. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2721. u32 reg;
  2722. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PTCL_IMR0, mac_idx);
  2723. rtw89_write32_clr(rtwdev, reg, imr->ptcl_imr_clr);
  2724. rtw89_write32_set(rtwdev, reg, imr->ptcl_imr_set);
  2725. }
  2726. static void rtw89_cdma_imr_enable(struct rtw89_dev *rtwdev, u8 mac_idx)
  2727. {
  2728. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2729. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2730. u32 reg;
  2731. reg = rtw89_mac_reg_by_idx(rtwdev, imr->cdma_imr_0_reg, mac_idx);
  2732. rtw89_write32_clr(rtwdev, reg, imr->cdma_imr_0_clr);
  2733. rtw89_write32_set(rtwdev, reg, imr->cdma_imr_0_set);
  2734. if (chip_id == RTL8852C) {
  2735. reg = rtw89_mac_reg_by_idx(rtwdev, imr->cdma_imr_1_reg, mac_idx);
  2736. rtw89_write32_clr(rtwdev, reg, imr->cdma_imr_1_clr);
  2737. rtw89_write32_set(rtwdev, reg, imr->cdma_imr_1_set);
  2738. }
  2739. }
  2740. static void rtw89_phy_intf_imr_enable(struct rtw89_dev *rtwdev, u8 mac_idx)
  2741. {
  2742. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2743. u32 reg;
  2744. reg = rtw89_mac_reg_by_idx(rtwdev, imr->phy_intf_imr_reg, mac_idx);
  2745. rtw89_write32_clr(rtwdev, reg, imr->phy_intf_imr_clr);
  2746. rtw89_write32_set(rtwdev, reg, imr->phy_intf_imr_set);
  2747. }
  2748. static void rtw89_rmac_imr_enable(struct rtw89_dev *rtwdev, u8 mac_idx)
  2749. {
  2750. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2751. u32 reg;
  2752. reg = rtw89_mac_reg_by_idx(rtwdev, imr->rmac_imr_reg, mac_idx);
  2753. rtw89_write32_clr(rtwdev, reg, imr->rmac_imr_clr);
  2754. rtw89_write32_set(rtwdev, reg, imr->rmac_imr_set);
  2755. }
  2756. static void rtw89_tmac_imr_enable(struct rtw89_dev *rtwdev, u8 mac_idx)
  2757. {
  2758. const struct rtw89_imr_info *imr = rtwdev->chip->imr_info;
  2759. u32 reg;
  2760. reg = rtw89_mac_reg_by_idx(rtwdev, imr->tmac_imr_reg, mac_idx);
  2761. rtw89_write32_clr(rtwdev, reg, imr->tmac_imr_clr);
  2762. rtw89_write32_set(rtwdev, reg, imr->tmac_imr_set);
  2763. }
  2764. static int rtw89_mac_enable_imr(struct rtw89_dev *rtwdev, u8 mac_idx,
  2765. enum rtw89_mac_hwmod_sel sel)
  2766. {
  2767. int ret;
  2768. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, sel);
  2769. if (ret) {
  2770. rtw89_err(rtwdev, "MAC%d mac_idx%d is not ready\n",
  2771. sel, mac_idx);
  2772. return ret;
  2773. }
  2774. if (sel == RTW89_DMAC_SEL) {
  2775. rtw89_wdrls_imr_enable(rtwdev);
  2776. rtw89_wsec_imr_enable(rtwdev);
  2777. rtw89_mpdu_trx_imr_enable(rtwdev);
  2778. rtw89_sta_sch_imr_enable(rtwdev);
  2779. rtw89_txpktctl_imr_enable(rtwdev);
  2780. rtw89_wde_imr_enable(rtwdev);
  2781. rtw89_ple_imr_enable(rtwdev);
  2782. rtw89_pktin_imr_enable(rtwdev);
  2783. rtw89_dispatcher_imr_enable(rtwdev);
  2784. rtw89_cpuio_imr_enable(rtwdev);
  2785. rtw89_bbrpt_imr_enable(rtwdev);
  2786. } else if (sel == RTW89_CMAC_SEL) {
  2787. rtw89_scheduler_imr_enable(rtwdev, mac_idx);
  2788. rtw89_ptcl_imr_enable(rtwdev, mac_idx);
  2789. rtw89_cdma_imr_enable(rtwdev, mac_idx);
  2790. rtw89_phy_intf_imr_enable(rtwdev, mac_idx);
  2791. rtw89_rmac_imr_enable(rtwdev, mac_idx);
  2792. rtw89_tmac_imr_enable(rtwdev, mac_idx);
  2793. } else {
  2794. return -EINVAL;
  2795. }
  2796. return 0;
  2797. }
  2798. static void rtw89_mac_err_imr_ctrl(struct rtw89_dev *rtwdev, bool en)
  2799. {
  2800. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2801. rtw89_write32(rtwdev, R_AX_DMAC_ERR_IMR,
  2802. en ? DMAC_ERR_IMR_EN : DMAC_ERR_IMR_DIS);
  2803. rtw89_write32(rtwdev, R_AX_CMAC_ERR_IMR,
  2804. en ? CMAC0_ERR_IMR_EN : CMAC0_ERR_IMR_DIS);
  2805. if (chip_id != RTL8852B && rtwdev->mac.dle_info.c1_rx_qta)
  2806. rtw89_write32(rtwdev, R_AX_CMAC_ERR_IMR_C1,
  2807. en ? CMAC1_ERR_IMR_EN : CMAC1_ERR_IMR_DIS);
  2808. }
  2809. static int rtw89_mac_dbcc_enable(struct rtw89_dev *rtwdev, bool enable)
  2810. {
  2811. int ret = 0;
  2812. if (enable) {
  2813. ret = band1_enable(rtwdev);
  2814. if (ret) {
  2815. rtw89_err(rtwdev, "[ERR] band1_enable %d\n", ret);
  2816. return ret;
  2817. }
  2818. ret = rtw89_mac_enable_imr(rtwdev, RTW89_MAC_1, RTW89_CMAC_SEL);
  2819. if (ret) {
  2820. rtw89_err(rtwdev, "[ERR] enable CMAC1 IMR %d\n", ret);
  2821. return ret;
  2822. }
  2823. } else {
  2824. rtw89_err(rtwdev, "[ERR] disable dbcc is not implemented not\n");
  2825. return -EINVAL;
  2826. }
  2827. return 0;
  2828. }
  2829. static int set_host_rpr(struct rtw89_dev *rtwdev)
  2830. {
  2831. if (rtwdev->hci.type == RTW89_HCI_TYPE_PCIE) {
  2832. rtw89_write32_mask(rtwdev, R_AX_WDRLS_CFG,
  2833. B_AX_WDRLS_MODE_MASK, RTW89_RPR_MODE_POH);
  2834. rtw89_write32_set(rtwdev, R_AX_RLSRPT0_CFG0,
  2835. B_AX_RLSRPT0_FLTR_MAP_MASK);
  2836. } else {
  2837. rtw89_write32_mask(rtwdev, R_AX_WDRLS_CFG,
  2838. B_AX_WDRLS_MODE_MASK, RTW89_RPR_MODE_STF);
  2839. rtw89_write32_clr(rtwdev, R_AX_RLSRPT0_CFG0,
  2840. B_AX_RLSRPT0_FLTR_MAP_MASK);
  2841. }
  2842. rtw89_write32_mask(rtwdev, R_AX_RLSRPT0_CFG1, B_AX_RLSRPT0_AGGNUM_MASK, 30);
  2843. rtw89_write32_mask(rtwdev, R_AX_RLSRPT0_CFG1, B_AX_RLSRPT0_TO_MASK, 255);
  2844. return 0;
  2845. }
  2846. static int rtw89_mac_trx_init(struct rtw89_dev *rtwdev)
  2847. {
  2848. enum rtw89_qta_mode qta_mode = rtwdev->mac.qta_mode;
  2849. int ret;
  2850. ret = dmac_init(rtwdev, 0);
  2851. if (ret) {
  2852. rtw89_err(rtwdev, "[ERR]DMAC init %d\n", ret);
  2853. return ret;
  2854. }
  2855. ret = cmac_init(rtwdev, 0);
  2856. if (ret) {
  2857. rtw89_err(rtwdev, "[ERR]CMAC%d init %d\n", 0, ret);
  2858. return ret;
  2859. }
  2860. if (is_qta_dbcc(rtwdev, qta_mode)) {
  2861. ret = rtw89_mac_dbcc_enable(rtwdev, true);
  2862. if (ret) {
  2863. rtw89_err(rtwdev, "[ERR]dbcc_enable init %d\n", ret);
  2864. return ret;
  2865. }
  2866. }
  2867. ret = rtw89_mac_enable_imr(rtwdev, RTW89_MAC_0, RTW89_DMAC_SEL);
  2868. if (ret) {
  2869. rtw89_err(rtwdev, "[ERR] enable DMAC IMR %d\n", ret);
  2870. return ret;
  2871. }
  2872. ret = rtw89_mac_enable_imr(rtwdev, RTW89_MAC_0, RTW89_CMAC_SEL);
  2873. if (ret) {
  2874. rtw89_err(rtwdev, "[ERR] to enable CMAC0 IMR %d\n", ret);
  2875. return ret;
  2876. }
  2877. rtw89_mac_err_imr_ctrl(rtwdev, true);
  2878. ret = set_host_rpr(rtwdev);
  2879. if (ret) {
  2880. rtw89_err(rtwdev, "[ERR] set host rpr %d\n", ret);
  2881. return ret;
  2882. }
  2883. return 0;
  2884. }
  2885. static void rtw89_disable_fw_watchdog(struct rtw89_dev *rtwdev)
  2886. {
  2887. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2888. u32 val32;
  2889. if (chip_id == RTL8852B || chip_id == RTL8851B) {
  2890. rtw89_write32_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_APB_WRAP_EN);
  2891. rtw89_write32_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_APB_WRAP_EN);
  2892. return;
  2893. }
  2894. rtw89_mac_mem_write(rtwdev, R_AX_WDT_CTRL,
  2895. WDT_CTRL_ALL_DIS, RTW89_MAC_MEM_CPU_LOCAL);
  2896. val32 = rtw89_mac_mem_read(rtwdev, R_AX_WDT_STATUS, RTW89_MAC_MEM_CPU_LOCAL);
  2897. val32 |= B_AX_FS_WDT_INT;
  2898. val32 &= ~B_AX_FS_WDT_INT_MSK;
  2899. rtw89_mac_mem_write(rtwdev, R_AX_WDT_STATUS, val32, RTW89_MAC_MEM_CPU_LOCAL);
  2900. }
  2901. static void rtw89_mac_disable_cpu_ax(struct rtw89_dev *rtwdev)
  2902. {
  2903. clear_bit(RTW89_FLAG_FW_RDY, rtwdev->flags);
  2904. rtw89_write32_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_WCPU_EN);
  2905. rtw89_write32_clr(rtwdev, R_AX_WCPU_FW_CTRL, B_AX_WCPU_FWDL_EN |
  2906. B_AX_H2C_PATH_RDY | B_AX_FWDL_PATH_RDY);
  2907. rtw89_write32_clr(rtwdev, R_AX_SYS_CLK_CTRL, B_AX_CPU_CLK_EN);
  2908. rtw89_disable_fw_watchdog(rtwdev);
  2909. rtw89_write32_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
  2910. rtw89_write32_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
  2911. }
  2912. static int rtw89_mac_enable_cpu_ax(struct rtw89_dev *rtwdev, u8 boot_reason,
  2913. bool dlfw, bool include_bb)
  2914. {
  2915. u32 val;
  2916. int ret;
  2917. if (rtw89_read32(rtwdev, R_AX_PLATFORM_ENABLE) & B_AX_WCPU_EN)
  2918. return -EFAULT;
  2919. rtw89_write32(rtwdev, R_AX_UDM1, 0);
  2920. rtw89_write32(rtwdev, R_AX_UDM2, 0);
  2921. rtw89_write32(rtwdev, R_AX_HALT_H2C_CTRL, 0);
  2922. rtw89_write32(rtwdev, R_AX_HALT_C2H_CTRL, 0);
  2923. rtw89_write32(rtwdev, R_AX_HALT_H2C, 0);
  2924. rtw89_write32(rtwdev, R_AX_HALT_C2H, 0);
  2925. rtw89_write32_set(rtwdev, R_AX_SYS_CLK_CTRL, B_AX_CPU_CLK_EN);
  2926. val = rtw89_read32(rtwdev, R_AX_WCPU_FW_CTRL);
  2927. val &= ~(B_AX_WCPU_FWDL_EN | B_AX_H2C_PATH_RDY | B_AX_FWDL_PATH_RDY);
  2928. val = u32_replace_bits(val, RTW89_FWDL_INITIAL_STATE,
  2929. B_AX_WCPU_FWDL_STS_MASK);
  2930. if (dlfw)
  2931. val |= B_AX_WCPU_FWDL_EN;
  2932. rtw89_write32(rtwdev, R_AX_WCPU_FW_CTRL, val);
  2933. if (rtwdev->chip->chip_id == RTL8852B)
  2934. rtw89_write32_mask(rtwdev, R_AX_SEC_CTRL,
  2935. B_AX_SEC_IDMEM_SIZE_CONFIG_MASK, 0x2);
  2936. rtw89_write16_mask(rtwdev, R_AX_BOOT_REASON, B_AX_BOOT_REASON_MASK,
  2937. boot_reason);
  2938. rtw89_write32_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_WCPU_EN);
  2939. if (!dlfw) {
  2940. mdelay(5);
  2941. ret = rtw89_fw_check_rdy(rtwdev, RTW89_FWDL_CHECK_FREERTOS_DONE);
  2942. if (ret)
  2943. return ret;
  2944. }
  2945. return 0;
  2946. }
  2947. static int rtw89_mac_dmac_pre_init(struct rtw89_dev *rtwdev)
  2948. {
  2949. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2950. u32 val;
  2951. int ret;
  2952. if (chip_id == RTL8852C)
  2953. val = B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN | B_AX_DISPATCHER_EN |
  2954. B_AX_PKT_BUF_EN | B_AX_H_AXIDMA_EN;
  2955. else
  2956. val = B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN | B_AX_DISPATCHER_EN |
  2957. B_AX_PKT_BUF_EN;
  2958. rtw89_write32(rtwdev, R_AX_DMAC_FUNC_EN, val);
  2959. if (chip_id == RTL8851B)
  2960. val = B_AX_DISPATCHER_CLK_EN | B_AX_AXIDMA_CLK_EN;
  2961. else
  2962. val = B_AX_DISPATCHER_CLK_EN;
  2963. rtw89_write32(rtwdev, R_AX_DMAC_CLK_EN, val);
  2964. if (chip_id != RTL8852C)
  2965. goto dle;
  2966. val = rtw89_read32(rtwdev, R_AX_HAXI_INIT_CFG1);
  2967. val &= ~(B_AX_DMA_MODE_MASK | B_AX_STOP_AXI_MST);
  2968. val |= FIELD_PREP(B_AX_DMA_MODE_MASK, DMA_MOD_PCIE_1B) |
  2969. B_AX_TXHCI_EN_V1 | B_AX_RXHCI_EN_V1;
  2970. rtw89_write32(rtwdev, R_AX_HAXI_INIT_CFG1, val);
  2971. rtw89_write32_clr(rtwdev, R_AX_HAXI_DMA_STOP1,
  2972. B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | B_AX_STOP_ACH3 |
  2973. B_AX_STOP_ACH4 | B_AX_STOP_ACH5 | B_AX_STOP_ACH6 |
  2974. B_AX_STOP_ACH7 | B_AX_STOP_CH8 | B_AX_STOP_CH9 |
  2975. B_AX_STOP_CH12 | B_AX_STOP_ACH2);
  2976. rtw89_write32_clr(rtwdev, R_AX_HAXI_DMA_STOP2, B_AX_STOP_CH10 | B_AX_STOP_CH11);
  2977. rtw89_write32_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_AXIDMA_EN);
  2978. dle:
  2979. ret = dle_init(rtwdev, RTW89_QTA_DLFW, rtwdev->mac.qta_mode);
  2980. if (ret) {
  2981. rtw89_err(rtwdev, "[ERR]DLE pre init %d\n", ret);
  2982. return ret;
  2983. }
  2984. ret = hfc_init(rtwdev, true, false, true);
  2985. if (ret) {
  2986. rtw89_err(rtwdev, "[ERR]HCI FC pre init %d\n", ret);
  2987. return ret;
  2988. }
  2989. return ret;
  2990. }
  2991. int rtw89_mac_enable_bb_rf(struct rtw89_dev *rtwdev)
  2992. {
  2993. rtw89_write8_set(rtwdev, R_AX_SYS_FUNC_EN,
  2994. B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
  2995. rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL,
  2996. B_AX_WLRF1_CTRL_7 | B_AX_WLRF1_CTRL_1 |
  2997. B_AX_WLRF_CTRL_7 | B_AX_WLRF_CTRL_1);
  2998. rtw89_write8_set(rtwdev, R_AX_PHYREG_SET, PHYREG_SET_ALL_CYCLE);
  2999. return 0;
  3000. }
  3001. EXPORT_SYMBOL(rtw89_mac_enable_bb_rf);
  3002. int rtw89_mac_disable_bb_rf(struct rtw89_dev *rtwdev)
  3003. {
  3004. rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN,
  3005. B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
  3006. rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL,
  3007. B_AX_WLRF1_CTRL_7 | B_AX_WLRF1_CTRL_1 |
  3008. B_AX_WLRF_CTRL_7 | B_AX_WLRF_CTRL_1);
  3009. rtw89_write8_clr(rtwdev, R_AX_PHYREG_SET, PHYREG_SET_ALL_CYCLE);
  3010. return 0;
  3011. }
  3012. EXPORT_SYMBOL(rtw89_mac_disable_bb_rf);
  3013. int rtw89_mac_partial_init(struct rtw89_dev *rtwdev, bool include_bb)
  3014. {
  3015. int ret;
  3016. ret = rtw89_mac_power_switch(rtwdev, true);
  3017. if (ret) {
  3018. rtw89_mac_power_switch(rtwdev, false);
  3019. ret = rtw89_mac_power_switch(rtwdev, true);
  3020. if (ret)
  3021. return ret;
  3022. }
  3023. rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
  3024. if (include_bb) {
  3025. rtw89_chip_bb_preinit(rtwdev, RTW89_PHY_0);
  3026. if (rtwdev->dbcc_en)
  3027. rtw89_chip_bb_preinit(rtwdev, RTW89_PHY_1);
  3028. }
  3029. ret = rtw89_mac_dmac_pre_init(rtwdev);
  3030. if (ret)
  3031. return ret;
  3032. if (rtwdev->hci.ops->mac_pre_init) {
  3033. ret = rtwdev->hci.ops->mac_pre_init(rtwdev);
  3034. if (ret)
  3035. return ret;
  3036. }
  3037. ret = rtw89_fw_download(rtwdev, RTW89_FW_NORMAL, include_bb);
  3038. if (ret)
  3039. return ret;
  3040. return 0;
  3041. }
  3042. int rtw89_mac_init(struct rtw89_dev *rtwdev)
  3043. {
  3044. const struct rtw89_chip_info *chip = rtwdev->chip;
  3045. bool include_bb = !!chip->bbmcu_nr;
  3046. int ret;
  3047. ret = rtw89_mac_partial_init(rtwdev, include_bb);
  3048. if (ret)
  3049. goto fail;
  3050. ret = rtw89_chip_enable_bb_rf(rtwdev);
  3051. if (ret)
  3052. goto fail;
  3053. ret = rtw89_mac_sys_init(rtwdev);
  3054. if (ret)
  3055. goto fail;
  3056. ret = rtw89_mac_trx_init(rtwdev);
  3057. if (ret)
  3058. goto fail;
  3059. if (rtwdev->hci.ops->mac_post_init) {
  3060. ret = rtwdev->hci.ops->mac_post_init(rtwdev);
  3061. if (ret)
  3062. goto fail;
  3063. }
  3064. rtw89_fw_send_all_early_h2c(rtwdev);
  3065. rtw89_fw_h2c_set_ofld_cfg(rtwdev);
  3066. return ret;
  3067. fail:
  3068. rtw89_mac_power_switch(rtwdev, false);
  3069. return ret;
  3070. }
  3071. static void rtw89_mac_dmac_tbl_init(struct rtw89_dev *rtwdev, u8 macid)
  3072. {
  3073. u8 i;
  3074. if (rtwdev->chip->chip_gen != RTW89_CHIP_AX)
  3075. return;
  3076. for (i = 0; i < 4; i++) {
  3077. rtw89_write32(rtwdev, R_AX_FILTER_MODEL_ADDR,
  3078. DMAC_TBL_BASE_ADDR + (macid << 4) + (i << 2));
  3079. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY, 0);
  3080. }
  3081. }
  3082. static void rtw89_mac_cmac_tbl_init(struct rtw89_dev *rtwdev, u8 macid)
  3083. {
  3084. if (rtwdev->chip->chip_gen != RTW89_CHIP_AX)
  3085. return;
  3086. rtw89_write32(rtwdev, R_AX_FILTER_MODEL_ADDR,
  3087. CMAC_TBL_BASE_ADDR + macid * CCTL_INFO_SIZE);
  3088. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY, 0x4);
  3089. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 4, 0x400A0004);
  3090. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 8, 0);
  3091. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 12, 0);
  3092. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 16, 0);
  3093. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 20, 0xE43000B);
  3094. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 24, 0);
  3095. rtw89_write32(rtwdev, R_AX_INDIR_ACCESS_ENTRY + 28, 0xB8109);
  3096. }
  3097. int rtw89_mac_set_macid_pause(struct rtw89_dev *rtwdev, u8 macid, bool pause)
  3098. {
  3099. u8 sh = FIELD_GET(GENMASK(4, 0), macid);
  3100. u8 grp = macid >> 5;
  3101. int ret;
  3102. /* If this is called by change_interface() in the case of P2P, it could
  3103. * be power-off, so ignore this operation.
  3104. */
  3105. if (test_bit(RTW89_FLAG_CHANGING_INTERFACE, rtwdev->flags) &&
  3106. !test_bit(RTW89_FLAG_POWERON, rtwdev->flags))
  3107. return 0;
  3108. ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_0, RTW89_CMAC_SEL);
  3109. if (ret)
  3110. return ret;
  3111. rtw89_fw_h2c_macid_pause(rtwdev, sh, grp, pause);
  3112. return 0;
  3113. }
  3114. static const struct rtw89_port_reg rtw89_port_base_ax = {
  3115. .port_cfg = R_AX_PORT_CFG_P0,
  3116. .tbtt_prohib = R_AX_TBTT_PROHIB_P0,
  3117. .bcn_area = R_AX_BCN_AREA_P0,
  3118. .bcn_early = R_AX_BCNERLYINT_CFG_P0,
  3119. .tbtt_early = R_AX_TBTTERLYINT_CFG_P0,
  3120. .tbtt_agg = R_AX_TBTT_AGG_P0,
  3121. .bcn_space = R_AX_BCN_SPACE_CFG_P0,
  3122. .bcn_forcetx = R_AX_BCN_FORCETX_P0,
  3123. .bcn_err_cnt = R_AX_BCN_ERR_CNT_P0,
  3124. .bcn_err_flag = R_AX_BCN_ERR_FLAG_P0,
  3125. .dtim_ctrl = R_AX_DTIM_CTRL_P0,
  3126. .tbtt_shift = R_AX_TBTT_SHIFT_P0,
  3127. .bcn_cnt_tmr = R_AX_BCN_CNT_TMR_P0,
  3128. .tsftr_l = R_AX_TSFTR_LOW_P0,
  3129. .tsftr_h = R_AX_TSFTR_HIGH_P0,
  3130. .md_tsft = R_AX_MD_TSFT_STMP_CTL,
  3131. .bss_color = R_AX_PTCL_BSS_COLOR_0,
  3132. .mbssid = R_AX_MBSSID_CTRL,
  3133. .mbssid_drop = R_AX_MBSSID_DROP_0,
  3134. .tsf_sync = R_AX_PORT0_TSF_SYNC,
  3135. .hiq_win = {R_AX_P0MB_HGQ_WINDOW_CFG_0, R_AX_PORT_HGQ_WINDOW_CFG,
  3136. R_AX_PORT_HGQ_WINDOW_CFG + 1, R_AX_PORT_HGQ_WINDOW_CFG + 2,
  3137. R_AX_PORT_HGQ_WINDOW_CFG + 3},
  3138. };
  3139. #define BCN_INTERVAL 100
  3140. #define BCN_ERLY_DEF 160
  3141. #define BCN_SETUP_DEF 2
  3142. #define BCN_HOLD_DEF 200
  3143. #define BCN_MASK_DEF 0
  3144. #define TBTT_ERLY_DEF 5
  3145. #define BCN_SET_UNIT 32
  3146. #define BCN_ERLY_SET_DLY (10 * 2)
  3147. static void rtw89_mac_port_cfg_func_sw(struct rtw89_dev *rtwdev,
  3148. struct rtw89_vif *rtwvif)
  3149. {
  3150. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3151. const struct rtw89_port_reg *p = mac->port_base;
  3152. struct ieee80211_vif *vif = rtwvif_to_vif(rtwvif);
  3153. if (!rtw89_read32_port_mask(rtwdev, rtwvif, p->port_cfg, B_AX_PORT_FUNC_EN))
  3154. return;
  3155. rtw89_write32_port_clr(rtwdev, rtwvif, p->tbtt_prohib, B_AX_TBTT_SETUP_MASK);
  3156. rtw89_write32_port_mask(rtwdev, rtwvif, p->tbtt_prohib, B_AX_TBTT_HOLD_MASK, 1);
  3157. rtw89_write16_port_clr(rtwdev, rtwvif, p->tbtt_early, B_AX_TBTTERLY_MASK);
  3158. rtw89_write16_port_clr(rtwdev, rtwvif, p->bcn_early, B_AX_BCNERLY_MASK);
  3159. msleep(vif->bss_conf.beacon_int + 1);
  3160. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, B_AX_PORT_FUNC_EN |
  3161. B_AX_BRK_SETUP);
  3162. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, B_AX_TSFTR_RST);
  3163. rtw89_write32_port(rtwdev, rtwvif, p->bcn_cnt_tmr, 0);
  3164. }
  3165. static void rtw89_mac_port_cfg_tx_rpt(struct rtw89_dev *rtwdev,
  3166. struct rtw89_vif *rtwvif, bool en)
  3167. {
  3168. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3169. const struct rtw89_port_reg *p = mac->port_base;
  3170. if (en)
  3171. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, B_AX_TXBCN_RPT_EN);
  3172. else
  3173. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, B_AX_TXBCN_RPT_EN);
  3174. }
  3175. static void rtw89_mac_port_cfg_rx_rpt(struct rtw89_dev *rtwdev,
  3176. struct rtw89_vif *rtwvif, bool en)
  3177. {
  3178. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3179. const struct rtw89_port_reg *p = mac->port_base;
  3180. if (en)
  3181. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, B_AX_RXBCN_RPT_EN);
  3182. else
  3183. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, B_AX_RXBCN_RPT_EN);
  3184. }
  3185. static void rtw89_mac_port_cfg_net_type(struct rtw89_dev *rtwdev,
  3186. struct rtw89_vif *rtwvif)
  3187. {
  3188. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3189. const struct rtw89_port_reg *p = mac->port_base;
  3190. rtw89_write32_port_mask(rtwdev, rtwvif, p->port_cfg, B_AX_NET_TYPE_MASK,
  3191. rtwvif->net_type);
  3192. }
  3193. static void rtw89_mac_port_cfg_bcn_prct(struct rtw89_dev *rtwdev,
  3194. struct rtw89_vif *rtwvif)
  3195. {
  3196. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3197. const struct rtw89_port_reg *p = mac->port_base;
  3198. bool en = rtwvif->net_type != RTW89_NET_TYPE_NO_LINK;
  3199. u32 bits = B_AX_TBTT_PROHIB_EN | B_AX_BRK_SETUP;
  3200. if (en)
  3201. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, bits);
  3202. else
  3203. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, bits);
  3204. }
  3205. static void rtw89_mac_port_cfg_rx_sw(struct rtw89_dev *rtwdev,
  3206. struct rtw89_vif *rtwvif)
  3207. {
  3208. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3209. const struct rtw89_port_reg *p = mac->port_base;
  3210. bool en = rtwvif->net_type == RTW89_NET_TYPE_INFRA ||
  3211. rtwvif->net_type == RTW89_NET_TYPE_AD_HOC;
  3212. u32 bit = B_AX_RX_BSSID_FIT_EN;
  3213. if (en)
  3214. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, bit);
  3215. else
  3216. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, bit);
  3217. }
  3218. static void rtw89_mac_port_cfg_rx_sync(struct rtw89_dev *rtwdev,
  3219. struct rtw89_vif *rtwvif)
  3220. {
  3221. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3222. const struct rtw89_port_reg *p = mac->port_base;
  3223. bool en = rtwvif->net_type == RTW89_NET_TYPE_INFRA ||
  3224. rtwvif->net_type == RTW89_NET_TYPE_AD_HOC;
  3225. if (en)
  3226. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, B_AX_TSF_UDT_EN);
  3227. else
  3228. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, B_AX_TSF_UDT_EN);
  3229. }
  3230. static void rtw89_mac_port_cfg_tx_sw(struct rtw89_dev *rtwdev,
  3231. struct rtw89_vif *rtwvif)
  3232. {
  3233. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3234. const struct rtw89_port_reg *p = mac->port_base;
  3235. bool en = rtwvif->net_type == RTW89_NET_TYPE_AP_MODE ||
  3236. rtwvif->net_type == RTW89_NET_TYPE_AD_HOC;
  3237. if (en)
  3238. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg, B_AX_BCNTX_EN);
  3239. else
  3240. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg, B_AX_BCNTX_EN);
  3241. }
  3242. static void rtw89_mac_port_cfg_bcn_intv(struct rtw89_dev *rtwdev,
  3243. struct rtw89_vif *rtwvif)
  3244. {
  3245. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3246. const struct rtw89_port_reg *p = mac->port_base;
  3247. struct ieee80211_vif *vif = rtwvif_to_vif(rtwvif);
  3248. u16 bcn_int = vif->bss_conf.beacon_int ? vif->bss_conf.beacon_int : BCN_INTERVAL;
  3249. rtw89_write32_port_mask(rtwdev, rtwvif, p->bcn_space, B_AX_BCN_SPACE_MASK,
  3250. bcn_int);
  3251. }
  3252. static void rtw89_mac_port_cfg_hiq_win(struct rtw89_dev *rtwdev,
  3253. struct rtw89_vif *rtwvif)
  3254. {
  3255. u8 win = rtwvif->net_type == RTW89_NET_TYPE_AP_MODE ? 16 : 0;
  3256. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3257. const struct rtw89_port_reg *p = mac->port_base;
  3258. u8 port = rtwvif->port;
  3259. u32 reg;
  3260. reg = rtw89_mac_reg_by_idx(rtwdev, p->hiq_win[port], rtwvif->mac_idx);
  3261. rtw89_write8(rtwdev, reg, win);
  3262. }
  3263. static void rtw89_mac_port_cfg_hiq_dtim(struct rtw89_dev *rtwdev,
  3264. struct rtw89_vif *rtwvif)
  3265. {
  3266. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3267. const struct rtw89_port_reg *p = mac->port_base;
  3268. struct ieee80211_vif *vif = rtwvif_to_vif(rtwvif);
  3269. u32 addr;
  3270. addr = rtw89_mac_reg_by_idx(rtwdev, p->md_tsft, rtwvif->mac_idx);
  3271. rtw89_write8_set(rtwdev, addr, B_AX_UPD_HGQMD | B_AX_UPD_TIMIE);
  3272. rtw89_write16_port_mask(rtwdev, rtwvif, p->dtim_ctrl, B_AX_DTIM_NUM_MASK,
  3273. vif->bss_conf.dtim_period);
  3274. }
  3275. static void rtw89_mac_port_cfg_bcn_setup_time(struct rtw89_dev *rtwdev,
  3276. struct rtw89_vif *rtwvif)
  3277. {
  3278. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3279. const struct rtw89_port_reg *p = mac->port_base;
  3280. rtw89_write32_port_mask(rtwdev, rtwvif, p->tbtt_prohib,
  3281. B_AX_TBTT_SETUP_MASK, BCN_SETUP_DEF);
  3282. }
  3283. static void rtw89_mac_port_cfg_bcn_hold_time(struct rtw89_dev *rtwdev,
  3284. struct rtw89_vif *rtwvif)
  3285. {
  3286. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3287. const struct rtw89_port_reg *p = mac->port_base;
  3288. rtw89_write32_port_mask(rtwdev, rtwvif, p->tbtt_prohib,
  3289. B_AX_TBTT_HOLD_MASK, BCN_HOLD_DEF);
  3290. }
  3291. static void rtw89_mac_port_cfg_bcn_mask_area(struct rtw89_dev *rtwdev,
  3292. struct rtw89_vif *rtwvif)
  3293. {
  3294. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3295. const struct rtw89_port_reg *p = mac->port_base;
  3296. rtw89_write32_port_mask(rtwdev, rtwvif, p->bcn_area,
  3297. B_AX_BCN_MSK_AREA_MASK, BCN_MASK_DEF);
  3298. }
  3299. static void rtw89_mac_port_cfg_tbtt_early(struct rtw89_dev *rtwdev,
  3300. struct rtw89_vif *rtwvif)
  3301. {
  3302. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3303. const struct rtw89_port_reg *p = mac->port_base;
  3304. rtw89_write16_port_mask(rtwdev, rtwvif, p->tbtt_early,
  3305. B_AX_TBTTERLY_MASK, TBTT_ERLY_DEF);
  3306. }
  3307. static void rtw89_mac_port_cfg_bss_color(struct rtw89_dev *rtwdev,
  3308. struct rtw89_vif *rtwvif)
  3309. {
  3310. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3311. const struct rtw89_port_reg *p = mac->port_base;
  3312. struct ieee80211_vif *vif = rtwvif_to_vif(rtwvif);
  3313. static const u32 masks[RTW89_PORT_NUM] = {
  3314. B_AX_BSS_COLOB_AX_PORT_0_MASK, B_AX_BSS_COLOB_AX_PORT_1_MASK,
  3315. B_AX_BSS_COLOB_AX_PORT_2_MASK, B_AX_BSS_COLOB_AX_PORT_3_MASK,
  3316. B_AX_BSS_COLOB_AX_PORT_4_MASK,
  3317. };
  3318. u8 port = rtwvif->port;
  3319. u32 reg_base;
  3320. u32 reg;
  3321. u8 bss_color;
  3322. bss_color = vif->bss_conf.he_bss_color.color;
  3323. reg_base = port >= 4 ? p->bss_color + 4 : p->bss_color;
  3324. reg = rtw89_mac_reg_by_idx(rtwdev, reg_base, rtwvif->mac_idx);
  3325. rtw89_write32_mask(rtwdev, reg, masks[port], bss_color);
  3326. }
  3327. static void rtw89_mac_port_cfg_mbssid(struct rtw89_dev *rtwdev,
  3328. struct rtw89_vif *rtwvif)
  3329. {
  3330. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3331. const struct rtw89_port_reg *p = mac->port_base;
  3332. u8 port = rtwvif->port;
  3333. u32 reg;
  3334. if (rtwvif->net_type == RTW89_NET_TYPE_AP_MODE)
  3335. return;
  3336. if (port == 0) {
  3337. reg = rtw89_mac_reg_by_idx(rtwdev, p->mbssid, rtwvif->mac_idx);
  3338. rtw89_write32_clr(rtwdev, reg, B_AX_P0MB_ALL_MASK);
  3339. }
  3340. }
  3341. static void rtw89_mac_port_cfg_hiq_drop(struct rtw89_dev *rtwdev,
  3342. struct rtw89_vif *rtwvif)
  3343. {
  3344. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3345. const struct rtw89_port_reg *p = mac->port_base;
  3346. u8 port = rtwvif->port;
  3347. u32 reg;
  3348. u32 val;
  3349. reg = rtw89_mac_reg_by_idx(rtwdev, p->mbssid_drop, rtwvif->mac_idx);
  3350. val = rtw89_read32(rtwdev, reg);
  3351. val &= ~FIELD_PREP(B_AX_PORT_DROP_4_0_MASK, BIT(port));
  3352. if (port == 0)
  3353. val &= ~BIT(0);
  3354. rtw89_write32(rtwdev, reg, val);
  3355. }
  3356. static void rtw89_mac_port_cfg_func_en(struct rtw89_dev *rtwdev,
  3357. struct rtw89_vif *rtwvif, bool enable)
  3358. {
  3359. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3360. const struct rtw89_port_reg *p = mac->port_base;
  3361. if (enable)
  3362. rtw89_write32_port_set(rtwdev, rtwvif, p->port_cfg,
  3363. B_AX_PORT_FUNC_EN);
  3364. else
  3365. rtw89_write32_port_clr(rtwdev, rtwvif, p->port_cfg,
  3366. B_AX_PORT_FUNC_EN);
  3367. }
  3368. static void rtw89_mac_port_cfg_bcn_early(struct rtw89_dev *rtwdev,
  3369. struct rtw89_vif *rtwvif)
  3370. {
  3371. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3372. const struct rtw89_port_reg *p = mac->port_base;
  3373. rtw89_write32_port_mask(rtwdev, rtwvif, p->bcn_early, B_AX_BCNERLY_MASK,
  3374. BCN_ERLY_DEF);
  3375. }
  3376. static void rtw89_mac_port_cfg_tbtt_shift(struct rtw89_dev *rtwdev,
  3377. struct rtw89_vif *rtwvif)
  3378. {
  3379. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3380. const struct rtw89_port_reg *p = mac->port_base;
  3381. u16 val;
  3382. if (rtwdev->chip->chip_id != RTL8852C)
  3383. return;
  3384. if (rtwvif->wifi_role != RTW89_WIFI_ROLE_P2P_CLIENT &&
  3385. rtwvif->wifi_role != RTW89_WIFI_ROLE_STATION)
  3386. return;
  3387. val = FIELD_PREP(B_AX_TBTT_SHIFT_OFST_MAG, 1) |
  3388. B_AX_TBTT_SHIFT_OFST_SIGN;
  3389. rtw89_write16_port_mask(rtwdev, rtwvif, p->tbtt_shift,
  3390. B_AX_TBTT_SHIFT_OFST_MASK, val);
  3391. }
  3392. void rtw89_mac_port_tsf_sync(struct rtw89_dev *rtwdev,
  3393. struct rtw89_vif *rtwvif,
  3394. struct rtw89_vif *rtwvif_src,
  3395. u16 offset_tu)
  3396. {
  3397. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3398. const struct rtw89_port_reg *p = mac->port_base;
  3399. u32 val, reg;
  3400. val = RTW89_PORT_OFFSET_TU_TO_32US(offset_tu);
  3401. reg = rtw89_mac_reg_by_idx(rtwdev, p->tsf_sync + rtwvif->port * 4,
  3402. rtwvif->mac_idx);
  3403. rtw89_write32_mask(rtwdev, reg, B_AX_SYNC_PORT_SRC, rtwvif_src->port);
  3404. rtw89_write32_mask(rtwdev, reg, B_AX_SYNC_PORT_OFFSET_VAL, val);
  3405. rtw89_write32_set(rtwdev, reg, B_AX_SYNC_NOW);
  3406. }
  3407. static void rtw89_mac_port_tsf_sync_rand(struct rtw89_dev *rtwdev,
  3408. struct rtw89_vif *rtwvif,
  3409. struct rtw89_vif *rtwvif_src,
  3410. u8 offset, int *n_offset)
  3411. {
  3412. if (rtwvif->net_type != RTW89_NET_TYPE_AP_MODE || rtwvif == rtwvif_src)
  3413. return;
  3414. /* adjust offset randomly to avoid beacon conflict */
  3415. offset = offset - offset / 4 + get_random_u32() % (offset / 2);
  3416. rtw89_mac_port_tsf_sync(rtwdev, rtwvif, rtwvif_src,
  3417. (*n_offset) * offset);
  3418. (*n_offset)++;
  3419. }
  3420. static void rtw89_mac_port_tsf_resync_all(struct rtw89_dev *rtwdev)
  3421. {
  3422. struct rtw89_vif *src = NULL, *tmp;
  3423. u8 offset = 100, vif_aps = 0;
  3424. int n_offset = 1;
  3425. rtw89_for_each_rtwvif(rtwdev, tmp) {
  3426. if (!src || tmp->net_type == RTW89_NET_TYPE_INFRA)
  3427. src = tmp;
  3428. if (tmp->net_type == RTW89_NET_TYPE_AP_MODE)
  3429. vif_aps++;
  3430. }
  3431. if (vif_aps == 0)
  3432. return;
  3433. offset /= (vif_aps + 1);
  3434. rtw89_for_each_rtwvif(rtwdev, tmp)
  3435. rtw89_mac_port_tsf_sync_rand(rtwdev, tmp, src, offset, &n_offset);
  3436. }
  3437. int rtw89_mac_vif_init(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  3438. {
  3439. int ret;
  3440. ret = rtw89_mac_port_update(rtwdev, rtwvif);
  3441. if (ret)
  3442. return ret;
  3443. rtw89_mac_dmac_tbl_init(rtwdev, rtwvif->mac_id);
  3444. rtw89_mac_cmac_tbl_init(rtwdev, rtwvif->mac_id);
  3445. ret = rtw89_mac_set_macid_pause(rtwdev, rtwvif->mac_id, false);
  3446. if (ret)
  3447. return ret;
  3448. ret = rtw89_fw_h2c_role_maintain(rtwdev, rtwvif, NULL, RTW89_ROLE_CREATE);
  3449. if (ret)
  3450. return ret;
  3451. ret = rtw89_fw_h2c_join_info(rtwdev, rtwvif, NULL, true);
  3452. if (ret)
  3453. return ret;
  3454. ret = rtw89_cam_init(rtwdev, rtwvif);
  3455. if (ret)
  3456. return ret;
  3457. ret = rtw89_fw_h2c_cam(rtwdev, rtwvif, NULL, NULL);
  3458. if (ret)
  3459. return ret;
  3460. ret = rtw89_fw_h2c_default_cmac_tbl(rtwdev, rtwvif);
  3461. if (ret)
  3462. return ret;
  3463. return 0;
  3464. }
  3465. int rtw89_mac_vif_deinit(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  3466. {
  3467. int ret;
  3468. ret = rtw89_fw_h2c_role_maintain(rtwdev, rtwvif, NULL, RTW89_ROLE_REMOVE);
  3469. if (ret)
  3470. return ret;
  3471. rtw89_cam_deinit(rtwdev, rtwvif);
  3472. ret = rtw89_fw_h2c_cam(rtwdev, rtwvif, NULL, NULL);
  3473. if (ret)
  3474. return ret;
  3475. return 0;
  3476. }
  3477. int rtw89_mac_port_update(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  3478. {
  3479. u8 port = rtwvif->port;
  3480. if (port >= RTW89_PORT_NUM)
  3481. return -EINVAL;
  3482. rtw89_mac_port_cfg_func_sw(rtwdev, rtwvif);
  3483. rtw89_mac_port_cfg_tx_rpt(rtwdev, rtwvif, false);
  3484. rtw89_mac_port_cfg_rx_rpt(rtwdev, rtwvif, false);
  3485. rtw89_mac_port_cfg_net_type(rtwdev, rtwvif);
  3486. rtw89_mac_port_cfg_bcn_prct(rtwdev, rtwvif);
  3487. rtw89_mac_port_cfg_rx_sw(rtwdev, rtwvif);
  3488. rtw89_mac_port_cfg_rx_sync(rtwdev, rtwvif);
  3489. rtw89_mac_port_cfg_tx_sw(rtwdev, rtwvif);
  3490. rtw89_mac_port_cfg_bcn_intv(rtwdev, rtwvif);
  3491. rtw89_mac_port_cfg_hiq_win(rtwdev, rtwvif);
  3492. rtw89_mac_port_cfg_hiq_dtim(rtwdev, rtwvif);
  3493. rtw89_mac_port_cfg_hiq_drop(rtwdev, rtwvif);
  3494. rtw89_mac_port_cfg_bcn_setup_time(rtwdev, rtwvif);
  3495. rtw89_mac_port_cfg_bcn_hold_time(rtwdev, rtwvif);
  3496. rtw89_mac_port_cfg_bcn_mask_area(rtwdev, rtwvif);
  3497. rtw89_mac_port_cfg_tbtt_early(rtwdev, rtwvif);
  3498. rtw89_mac_port_cfg_tbtt_shift(rtwdev, rtwvif);
  3499. rtw89_mac_port_cfg_bss_color(rtwdev, rtwvif);
  3500. rtw89_mac_port_cfg_mbssid(rtwdev, rtwvif);
  3501. rtw89_mac_port_cfg_func_en(rtwdev, rtwvif, true);
  3502. rtw89_mac_port_tsf_resync_all(rtwdev);
  3503. fsleep(BCN_ERLY_SET_DLY);
  3504. rtw89_mac_port_cfg_bcn_early(rtwdev, rtwvif);
  3505. return 0;
  3506. }
  3507. int rtw89_mac_port_get_tsf(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  3508. u64 *tsf)
  3509. {
  3510. const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def;
  3511. const struct rtw89_port_reg *p = mac->port_base;
  3512. u32 tsf_low, tsf_high;
  3513. int ret;
  3514. ret = rtw89_mac_check_mac_en(rtwdev, rtwvif->mac_idx, RTW89_CMAC_SEL);
  3515. if (ret)
  3516. return ret;
  3517. tsf_low = rtw89_read32_port(rtwdev, rtwvif, p->tsftr_l);
  3518. tsf_high = rtw89_read32_port(rtwdev, rtwvif, p->tsftr_h);
  3519. *tsf = (u64)tsf_high << 32 | tsf_low;
  3520. return 0;
  3521. }
  3522. static void rtw89_mac_check_he_obss_narrow_bw_ru_iter(struct wiphy *wiphy,
  3523. struct cfg80211_bss *bss,
  3524. void *data)
  3525. {
  3526. const struct cfg80211_bss_ies *ies;
  3527. const struct element *elem;
  3528. bool *tolerated = data;
  3529. rcu_read_lock();
  3530. ies = rcu_dereference(bss->ies);
  3531. elem = cfg80211_find_elem(WLAN_EID_EXT_CAPABILITY, ies->data,
  3532. ies->len);
  3533. if (!elem || elem->datalen < 10 ||
  3534. !(elem->data[10] & WLAN_EXT_CAPA10_OBSS_NARROW_BW_RU_TOLERANCE_SUPPORT))
  3535. *tolerated = false;
  3536. rcu_read_unlock();
  3537. }
  3538. void rtw89_mac_set_he_obss_narrow_bw_ru(struct rtw89_dev *rtwdev,
  3539. struct ieee80211_vif *vif)
  3540. {
  3541. struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv;
  3542. struct ieee80211_hw *hw = rtwdev->hw;
  3543. bool tolerated = true;
  3544. u32 reg;
  3545. if (!vif->bss_conf.he_support || vif->type != NL80211_IFTYPE_STATION)
  3546. return;
  3547. if (!(vif->bss_conf.chandef.chan->flags & IEEE80211_CHAN_RADAR))
  3548. return;
  3549. cfg80211_bss_iter(hw->wiphy, &vif->bss_conf.chandef,
  3550. rtw89_mac_check_he_obss_narrow_bw_ru_iter,
  3551. &tolerated);
  3552. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_RXTRIG_TEST_USER_2, rtwvif->mac_idx);
  3553. if (tolerated)
  3554. rtw89_write32_clr(rtwdev, reg, B_AX_RXTRIG_RU26_DIS);
  3555. else
  3556. rtw89_write32_set(rtwdev, reg, B_AX_RXTRIG_RU26_DIS);
  3557. }
  3558. void rtw89_mac_stop_ap(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  3559. {
  3560. rtw89_mac_port_cfg_func_en(rtwdev, rtwvif, false);
  3561. }
  3562. int rtw89_mac_add_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  3563. {
  3564. int ret;
  3565. rtwvif->mac_id = rtw89_core_acquire_bit_map(rtwdev->mac_id_map,
  3566. RTW89_MAX_MAC_ID_NUM);
  3567. if (rtwvif->mac_id == RTW89_MAX_MAC_ID_NUM)
  3568. return -ENOSPC;
  3569. ret = rtw89_mac_vif_init(rtwdev, rtwvif);
  3570. if (ret)
  3571. goto release_mac_id;
  3572. return 0;
  3573. release_mac_id:
  3574. rtw89_core_release_bit_map(rtwdev->mac_id_map, rtwvif->mac_id);
  3575. return ret;
  3576. }
  3577. int rtw89_mac_remove_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  3578. {
  3579. int ret;
  3580. ret = rtw89_mac_vif_deinit(rtwdev, rtwvif);
  3581. rtw89_core_release_bit_map(rtwdev->mac_id_map, rtwvif->mac_id);
  3582. return ret;
  3583. }
  3584. static void
  3585. rtw89_mac_c2h_macid_pause(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3586. {
  3587. }
  3588. static bool rtw89_is_op_chan(struct rtw89_dev *rtwdev, u8 band, u8 channel)
  3589. {
  3590. const struct rtw89_chan *op = &rtwdev->scan_info.op_chan;
  3591. return band == op->band_type && channel == op->primary_channel;
  3592. }
  3593. static void
  3594. rtw89_mac_c2h_scanofld_rsp(struct rtw89_dev *rtwdev, struct sk_buff *c2h,
  3595. u32 len)
  3596. {
  3597. struct ieee80211_vif *vif = rtwdev->scan_info.scanning_vif;
  3598. struct rtw89_vif *rtwvif = vif_to_rtwvif_safe(vif);
  3599. struct rtw89_chan new;
  3600. u8 reason, status, tx_fail, band, actual_period;
  3601. u32 last_chan = rtwdev->scan_info.last_chan_idx;
  3602. u16 chan;
  3603. int ret;
  3604. if (!rtwvif)
  3605. return;
  3606. tx_fail = RTW89_GET_MAC_C2H_SCANOFLD_TX_FAIL(c2h->data);
  3607. status = RTW89_GET_MAC_C2H_SCANOFLD_STATUS(c2h->data);
  3608. chan = RTW89_GET_MAC_C2H_SCANOFLD_PRI_CH(c2h->data);
  3609. reason = RTW89_GET_MAC_C2H_SCANOFLD_RSP(c2h->data);
  3610. band = RTW89_GET_MAC_C2H_SCANOFLD_BAND(c2h->data);
  3611. actual_period = RTW89_GET_MAC_C2H_ACTUAL_PERIOD(c2h->data);
  3612. if (!(rtwdev->chip->support_bands & BIT(NL80211_BAND_6GHZ)))
  3613. band = chan > 14 ? RTW89_BAND_5G : RTW89_BAND_2G;
  3614. rtw89_debug(rtwdev, RTW89_DBG_HW_SCAN,
  3615. "band: %d, chan: %d, reason: %d, status: %d, tx_fail: %d, actual: %d\n",
  3616. band, chan, reason, status, tx_fail, actual_period);
  3617. switch (reason) {
  3618. case RTW89_SCAN_LEAVE_CH_NOTIFY:
  3619. if (rtw89_is_op_chan(rtwdev, band, chan))
  3620. ieee80211_stop_queues(rtwdev->hw);
  3621. return;
  3622. case RTW89_SCAN_END_SCAN_NOTIFY:
  3623. if (rtwvif && rtwvif->scan_req &&
  3624. last_chan < rtwvif->scan_req->n_channels) {
  3625. ret = rtw89_hw_scan_offload(rtwdev, vif, true);
  3626. if (ret) {
  3627. rtw89_hw_scan_abort(rtwdev, vif);
  3628. rtw89_warn(rtwdev, "HW scan failed: %d\n", ret);
  3629. }
  3630. } else {
  3631. rtw89_hw_scan_complete(rtwdev, vif, false);
  3632. }
  3633. break;
  3634. case RTW89_SCAN_ENTER_CH_NOTIFY:
  3635. if (rtw89_is_op_chan(rtwdev, band, chan)) {
  3636. rtw89_assign_entity_chan(rtwdev, rtwvif->sub_entity_idx,
  3637. &rtwdev->scan_info.op_chan);
  3638. ieee80211_wake_queues(rtwdev->hw);
  3639. } else {
  3640. rtw89_chan_create(&new, chan, chan, band,
  3641. RTW89_CHANNEL_WIDTH_20);
  3642. rtw89_assign_entity_chan(rtwdev, rtwvif->sub_entity_idx,
  3643. &new);
  3644. }
  3645. break;
  3646. default:
  3647. return;
  3648. }
  3649. }
  3650. static void
  3651. rtw89_mac_bcn_fltr_rpt(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  3652. struct sk_buff *skb)
  3653. {
  3654. struct ieee80211_vif *vif = rtwvif_to_vif_safe(rtwvif);
  3655. enum nl80211_cqm_rssi_threshold_event nl_event;
  3656. const struct rtw89_c2h_mac_bcnfltr_rpt *c2h =
  3657. (const struct rtw89_c2h_mac_bcnfltr_rpt *)skb->data;
  3658. u8 type, event, mac_id;
  3659. s8 sig;
  3660. type = le32_get_bits(c2h->w2, RTW89_C2H_MAC_BCNFLTR_RPT_W2_TYPE);
  3661. sig = le32_get_bits(c2h->w2, RTW89_C2H_MAC_BCNFLTR_RPT_W2_MA) - MAX_RSSI;
  3662. event = le32_get_bits(c2h->w2, RTW89_C2H_MAC_BCNFLTR_RPT_W2_EVENT);
  3663. mac_id = le32_get_bits(c2h->w2, RTW89_C2H_MAC_BCNFLTR_RPT_W2_MACID);
  3664. if (mac_id != rtwvif->mac_id)
  3665. return;
  3666. rtw89_debug(rtwdev, RTW89_DBG_FW,
  3667. "C2H bcnfltr rpt macid: %d, type: %d, ma: %d, event: %d\n",
  3668. mac_id, type, sig, event);
  3669. switch (type) {
  3670. case RTW89_BCN_FLTR_BEACON_LOSS:
  3671. if (!rtwdev->scanning && !rtwvif->offchan)
  3672. ieee80211_connection_loss(vif);
  3673. else
  3674. rtw89_fw_h2c_set_bcn_fltr_cfg(rtwdev, vif, true);
  3675. return;
  3676. case RTW89_BCN_FLTR_NOTIFY:
  3677. nl_event = NL80211_CQM_RSSI_THRESHOLD_EVENT_HIGH;
  3678. break;
  3679. case RTW89_BCN_FLTR_RSSI:
  3680. if (event == RTW89_BCN_FLTR_RSSI_LOW)
  3681. nl_event = NL80211_CQM_RSSI_THRESHOLD_EVENT_LOW;
  3682. else if (event == RTW89_BCN_FLTR_RSSI_HIGH)
  3683. nl_event = NL80211_CQM_RSSI_THRESHOLD_EVENT_HIGH;
  3684. else
  3685. return;
  3686. break;
  3687. default:
  3688. return;
  3689. }
  3690. ieee80211_cqm_rssi_notify(vif, nl_event, sig, GFP_KERNEL);
  3691. }
  3692. static void
  3693. rtw89_mac_c2h_bcn_fltr_rpt(struct rtw89_dev *rtwdev, struct sk_buff *c2h,
  3694. u32 len)
  3695. {
  3696. struct rtw89_vif *rtwvif;
  3697. rtw89_for_each_rtwvif(rtwdev, rtwvif)
  3698. rtw89_mac_bcn_fltr_rpt(rtwdev, rtwvif, c2h);
  3699. }
  3700. static void
  3701. rtw89_mac_c2h_rec_ack(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3702. {
  3703. /* N.B. This will run in interrupt context. */
  3704. rtw89_debug(rtwdev, RTW89_DBG_FW,
  3705. "C2H rev ack recv, cat: %d, class: %d, func: %d, seq : %d\n",
  3706. RTW89_GET_MAC_C2H_REV_ACK_CAT(c2h->data),
  3707. RTW89_GET_MAC_C2H_REV_ACK_CLASS(c2h->data),
  3708. RTW89_GET_MAC_C2H_REV_ACK_FUNC(c2h->data),
  3709. RTW89_GET_MAC_C2H_REV_ACK_H2C_SEQ(c2h->data));
  3710. }
  3711. static void
  3712. rtw89_mac_c2h_done_ack(struct rtw89_dev *rtwdev, struct sk_buff *skb_c2h, u32 len)
  3713. {
  3714. /* N.B. This will run in interrupt context. */
  3715. struct rtw89_wait_info *fw_ofld_wait = &rtwdev->mac.fw_ofld_wait;
  3716. const struct rtw89_c2h_done_ack *c2h =
  3717. (const struct rtw89_c2h_done_ack *)skb_c2h->data;
  3718. u8 h2c_cat = le32_get_bits(c2h->w2, RTW89_C2H_DONE_ACK_W2_CAT);
  3719. u8 h2c_class = le32_get_bits(c2h->w2, RTW89_C2H_DONE_ACK_W2_CLASS);
  3720. u8 h2c_func = le32_get_bits(c2h->w2, RTW89_C2H_DONE_ACK_W2_FUNC);
  3721. u8 h2c_return = le32_get_bits(c2h->w2, RTW89_C2H_DONE_ACK_W2_H2C_RETURN);
  3722. u8 h2c_seq = le32_get_bits(c2h->w2, RTW89_C2H_DONE_ACK_W2_H2C_SEQ);
  3723. struct rtw89_completion_data data = {};
  3724. unsigned int cond;
  3725. rtw89_debug(rtwdev, RTW89_DBG_FW,
  3726. "C2H done ack recv, cat: %d, class: %d, func: %d, ret: %d, seq : %d\n",
  3727. h2c_cat, h2c_class, h2c_func, h2c_return, h2c_seq);
  3728. if (h2c_cat != H2C_CAT_MAC)
  3729. return;
  3730. switch (h2c_class) {
  3731. default:
  3732. return;
  3733. case H2C_CL_MAC_FW_OFLD:
  3734. switch (h2c_func) {
  3735. default:
  3736. return;
  3737. case H2C_FUNC_ADD_SCANOFLD_CH:
  3738. case H2C_FUNC_SCANOFLD:
  3739. cond = RTW89_FW_OFLD_WAIT_COND(0, h2c_func);
  3740. break;
  3741. }
  3742. data.err = !!h2c_return;
  3743. rtw89_complete_cond(fw_ofld_wait, cond, &data);
  3744. return;
  3745. }
  3746. }
  3747. static void
  3748. rtw89_mac_c2h_log(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3749. {
  3750. rtw89_fw_log_dump(rtwdev, c2h->data, len);
  3751. }
  3752. static void
  3753. rtw89_mac_c2h_bcn_cnt(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3754. {
  3755. }
  3756. static void
  3757. rtw89_mac_c2h_pkt_ofld_rsp(struct rtw89_dev *rtwdev, struct sk_buff *skb_c2h,
  3758. u32 len)
  3759. {
  3760. struct rtw89_wait_info *wait = &rtwdev->mac.fw_ofld_wait;
  3761. const struct rtw89_c2h_pkt_ofld_rsp *c2h =
  3762. (const struct rtw89_c2h_pkt_ofld_rsp *)skb_c2h->data;
  3763. u16 pkt_len = le32_get_bits(c2h->w2, RTW89_C2H_PKT_OFLD_RSP_W2_PTK_LEN);
  3764. u8 pkt_id = le32_get_bits(c2h->w2, RTW89_C2H_PKT_OFLD_RSP_W2_PTK_ID);
  3765. u8 pkt_op = le32_get_bits(c2h->w2, RTW89_C2H_PKT_OFLD_RSP_W2_PTK_OP);
  3766. struct rtw89_completion_data data = {};
  3767. unsigned int cond;
  3768. rtw89_debug(rtwdev, RTW89_DBG_FW, "pkt ofld rsp: id %d op %d len %d\n",
  3769. pkt_id, pkt_op, pkt_len);
  3770. data.err = !pkt_len;
  3771. cond = RTW89_FW_OFLD_WAIT_COND_PKT_OFLD(pkt_id, pkt_op);
  3772. rtw89_complete_cond(wait, cond, &data);
  3773. }
  3774. static void
  3775. rtw89_mac_c2h_tsf32_toggle_rpt(struct rtw89_dev *rtwdev, struct sk_buff *c2h,
  3776. u32 len)
  3777. {
  3778. rtw89_queue_chanctx_change(rtwdev, RTW89_CHANCTX_TSF32_TOGGLE_CHANGE);
  3779. }
  3780. static void
  3781. rtw89_mac_c2h_mcc_rcv_ack(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3782. {
  3783. u8 group = RTW89_GET_MAC_C2H_MCC_RCV_ACK_GROUP(c2h->data);
  3784. u8 func = RTW89_GET_MAC_C2H_MCC_RCV_ACK_H2C_FUNC(c2h->data);
  3785. switch (func) {
  3786. case H2C_FUNC_ADD_MCC:
  3787. case H2C_FUNC_START_MCC:
  3788. case H2C_FUNC_STOP_MCC:
  3789. case H2C_FUNC_DEL_MCC_GROUP:
  3790. case H2C_FUNC_RESET_MCC_GROUP:
  3791. case H2C_FUNC_MCC_REQ_TSF:
  3792. case H2C_FUNC_MCC_MACID_BITMAP:
  3793. case H2C_FUNC_MCC_SYNC:
  3794. case H2C_FUNC_MCC_SET_DURATION:
  3795. break;
  3796. default:
  3797. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3798. "invalid MCC C2H RCV ACK: func %d\n", func);
  3799. return;
  3800. }
  3801. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3802. "MCC C2H RCV ACK: group %d, func %d\n", group, func);
  3803. }
  3804. static void
  3805. rtw89_mac_c2h_mcc_req_ack(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3806. {
  3807. u8 group = RTW89_GET_MAC_C2H_MCC_REQ_ACK_GROUP(c2h->data);
  3808. u8 func = RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_FUNC(c2h->data);
  3809. u8 retcode = RTW89_GET_MAC_C2H_MCC_REQ_ACK_H2C_RETURN(c2h->data);
  3810. struct rtw89_completion_data data = {};
  3811. unsigned int cond;
  3812. bool next = false;
  3813. switch (func) {
  3814. case H2C_FUNC_MCC_REQ_TSF:
  3815. next = true;
  3816. break;
  3817. case H2C_FUNC_MCC_MACID_BITMAP:
  3818. case H2C_FUNC_MCC_SYNC:
  3819. case H2C_FUNC_MCC_SET_DURATION:
  3820. break;
  3821. case H2C_FUNC_ADD_MCC:
  3822. case H2C_FUNC_START_MCC:
  3823. case H2C_FUNC_STOP_MCC:
  3824. case H2C_FUNC_DEL_MCC_GROUP:
  3825. case H2C_FUNC_RESET_MCC_GROUP:
  3826. default:
  3827. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3828. "invalid MCC C2H REQ ACK: func %d\n", func);
  3829. return;
  3830. }
  3831. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3832. "MCC C2H REQ ACK: group %d, func %d, return code %d\n",
  3833. group, func, retcode);
  3834. if (!retcode && next)
  3835. return;
  3836. data.err = !!retcode;
  3837. cond = RTW89_MCC_WAIT_COND(group, func);
  3838. rtw89_complete_cond(&rtwdev->mcc.wait, cond, &data);
  3839. }
  3840. static void
  3841. rtw89_mac_c2h_mcc_tsf_rpt(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3842. {
  3843. u8 group = RTW89_GET_MAC_C2H_MCC_TSF_RPT_GROUP(c2h->data);
  3844. struct rtw89_completion_data data = {};
  3845. struct rtw89_mac_mcc_tsf_rpt *rpt;
  3846. unsigned int cond;
  3847. rpt = (struct rtw89_mac_mcc_tsf_rpt *)data.buf;
  3848. rpt->macid_x = RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_X(c2h->data);
  3849. rpt->macid_y = RTW89_GET_MAC_C2H_MCC_TSF_RPT_MACID_Y(c2h->data);
  3850. rpt->tsf_x_low = RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_X(c2h->data);
  3851. rpt->tsf_x_high = RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_X(c2h->data);
  3852. rpt->tsf_y_low = RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_LOW_Y(c2h->data);
  3853. rpt->tsf_y_high = RTW89_GET_MAC_C2H_MCC_TSF_RPT_TSF_HIGH_Y(c2h->data);
  3854. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3855. "MCC C2H TSF RPT: macid %d> %llu, macid %d> %llu\n",
  3856. rpt->macid_x, (u64)rpt->tsf_x_high << 32 | rpt->tsf_x_low,
  3857. rpt->macid_y, (u64)rpt->tsf_y_high << 32 | rpt->tsf_y_low);
  3858. cond = RTW89_MCC_WAIT_COND(group, H2C_FUNC_MCC_REQ_TSF);
  3859. rtw89_complete_cond(&rtwdev->mcc.wait, cond, &data);
  3860. }
  3861. static void
  3862. rtw89_mac_c2h_mcc_status_rpt(struct rtw89_dev *rtwdev, struct sk_buff *c2h, u32 len)
  3863. {
  3864. u8 group = RTW89_GET_MAC_C2H_MCC_STATUS_RPT_GROUP(c2h->data);
  3865. u8 macid = RTW89_GET_MAC_C2H_MCC_STATUS_RPT_MACID(c2h->data);
  3866. u8 status = RTW89_GET_MAC_C2H_MCC_STATUS_RPT_STATUS(c2h->data);
  3867. u32 tsf_low = RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_LOW(c2h->data);
  3868. u32 tsf_high = RTW89_GET_MAC_C2H_MCC_STATUS_RPT_TSF_HIGH(c2h->data);
  3869. struct rtw89_completion_data data = {};
  3870. unsigned int cond;
  3871. bool rsp = true;
  3872. bool err;
  3873. u8 func;
  3874. switch (status) {
  3875. case RTW89_MAC_MCC_ADD_ROLE_OK:
  3876. case RTW89_MAC_MCC_ADD_ROLE_FAIL:
  3877. func = H2C_FUNC_ADD_MCC;
  3878. err = status == RTW89_MAC_MCC_ADD_ROLE_FAIL;
  3879. break;
  3880. case RTW89_MAC_MCC_START_GROUP_OK:
  3881. case RTW89_MAC_MCC_START_GROUP_FAIL:
  3882. func = H2C_FUNC_START_MCC;
  3883. err = status == RTW89_MAC_MCC_START_GROUP_FAIL;
  3884. break;
  3885. case RTW89_MAC_MCC_STOP_GROUP_OK:
  3886. case RTW89_MAC_MCC_STOP_GROUP_FAIL:
  3887. func = H2C_FUNC_STOP_MCC;
  3888. err = status == RTW89_MAC_MCC_STOP_GROUP_FAIL;
  3889. break;
  3890. case RTW89_MAC_MCC_DEL_GROUP_OK:
  3891. case RTW89_MAC_MCC_DEL_GROUP_FAIL:
  3892. func = H2C_FUNC_DEL_MCC_GROUP;
  3893. err = status == RTW89_MAC_MCC_DEL_GROUP_FAIL;
  3894. break;
  3895. case RTW89_MAC_MCC_RESET_GROUP_OK:
  3896. case RTW89_MAC_MCC_RESET_GROUP_FAIL:
  3897. func = H2C_FUNC_RESET_MCC_GROUP;
  3898. err = status == RTW89_MAC_MCC_RESET_GROUP_FAIL;
  3899. break;
  3900. case RTW89_MAC_MCC_SWITCH_CH_OK:
  3901. case RTW89_MAC_MCC_SWITCH_CH_FAIL:
  3902. case RTW89_MAC_MCC_TXNULL0_OK:
  3903. case RTW89_MAC_MCC_TXNULL0_FAIL:
  3904. case RTW89_MAC_MCC_TXNULL1_OK:
  3905. case RTW89_MAC_MCC_TXNULL1_FAIL:
  3906. case RTW89_MAC_MCC_SWITCH_EARLY:
  3907. case RTW89_MAC_MCC_TBTT:
  3908. case RTW89_MAC_MCC_DURATION_START:
  3909. case RTW89_MAC_MCC_DURATION_END:
  3910. rsp = false;
  3911. break;
  3912. default:
  3913. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3914. "invalid MCC C2H STS RPT: status %d\n", status);
  3915. return;
  3916. }
  3917. rtw89_debug(rtwdev, RTW89_DBG_CHAN,
  3918. "MCC C2H STS RPT: group %d, macid %d, status %d, tsf %llu\n",
  3919. group, macid, status, (u64)tsf_high << 32 | tsf_low);
  3920. if (!rsp)
  3921. return;
  3922. data.err = err;
  3923. cond = RTW89_MCC_WAIT_COND(group, func);
  3924. rtw89_complete_cond(&rtwdev->mcc.wait, cond, &data);
  3925. }
  3926. static
  3927. void (* const rtw89_mac_c2h_ofld_handler[])(struct rtw89_dev *rtwdev,
  3928. struct sk_buff *c2h, u32 len) = {
  3929. [RTW89_MAC_C2H_FUNC_EFUSE_DUMP] = NULL,
  3930. [RTW89_MAC_C2H_FUNC_READ_RSP] = NULL,
  3931. [RTW89_MAC_C2H_FUNC_PKT_OFLD_RSP] = rtw89_mac_c2h_pkt_ofld_rsp,
  3932. [RTW89_MAC_C2H_FUNC_BCN_RESEND] = NULL,
  3933. [RTW89_MAC_C2H_FUNC_MACID_PAUSE] = rtw89_mac_c2h_macid_pause,
  3934. [RTW89_MAC_C2H_FUNC_SCANOFLD_RSP] = rtw89_mac_c2h_scanofld_rsp,
  3935. [RTW89_MAC_C2H_FUNC_TSF32_TOGL_RPT] = rtw89_mac_c2h_tsf32_toggle_rpt,
  3936. [RTW89_MAC_C2H_FUNC_BCNFLTR_RPT] = rtw89_mac_c2h_bcn_fltr_rpt,
  3937. };
  3938. static
  3939. void (* const rtw89_mac_c2h_info_handler[])(struct rtw89_dev *rtwdev,
  3940. struct sk_buff *c2h, u32 len) = {
  3941. [RTW89_MAC_C2H_FUNC_REC_ACK] = rtw89_mac_c2h_rec_ack,
  3942. [RTW89_MAC_C2H_FUNC_DONE_ACK] = rtw89_mac_c2h_done_ack,
  3943. [RTW89_MAC_C2H_FUNC_C2H_LOG] = rtw89_mac_c2h_log,
  3944. [RTW89_MAC_C2H_FUNC_BCN_CNT] = rtw89_mac_c2h_bcn_cnt,
  3945. };
  3946. static
  3947. void (* const rtw89_mac_c2h_mcc_handler[])(struct rtw89_dev *rtwdev,
  3948. struct sk_buff *c2h, u32 len) = {
  3949. [RTW89_MAC_C2H_FUNC_MCC_RCV_ACK] = rtw89_mac_c2h_mcc_rcv_ack,
  3950. [RTW89_MAC_C2H_FUNC_MCC_REQ_ACK] = rtw89_mac_c2h_mcc_req_ack,
  3951. [RTW89_MAC_C2H_FUNC_MCC_TSF_RPT] = rtw89_mac_c2h_mcc_tsf_rpt,
  3952. [RTW89_MAC_C2H_FUNC_MCC_STATUS_RPT] = rtw89_mac_c2h_mcc_status_rpt,
  3953. };
  3954. bool rtw89_mac_c2h_chk_atomic(struct rtw89_dev *rtwdev, u8 class, u8 func)
  3955. {
  3956. switch (class) {
  3957. default:
  3958. return false;
  3959. case RTW89_MAC_C2H_CLASS_INFO:
  3960. switch (func) {
  3961. default:
  3962. return false;
  3963. case RTW89_MAC_C2H_FUNC_REC_ACK:
  3964. case RTW89_MAC_C2H_FUNC_DONE_ACK:
  3965. return true;
  3966. }
  3967. case RTW89_MAC_C2H_CLASS_OFLD:
  3968. switch (func) {
  3969. default:
  3970. return false;
  3971. case RTW89_MAC_C2H_FUNC_PKT_OFLD_RSP:
  3972. return true;
  3973. }
  3974. case RTW89_MAC_C2H_CLASS_MCC:
  3975. return true;
  3976. }
  3977. }
  3978. void rtw89_mac_c2h_handle(struct rtw89_dev *rtwdev, struct sk_buff *skb,
  3979. u32 len, u8 class, u8 func)
  3980. {
  3981. void (*handler)(struct rtw89_dev *rtwdev,
  3982. struct sk_buff *c2h, u32 len) = NULL;
  3983. switch (class) {
  3984. case RTW89_MAC_C2H_CLASS_INFO:
  3985. if (func < RTW89_MAC_C2H_FUNC_INFO_MAX)
  3986. handler = rtw89_mac_c2h_info_handler[func];
  3987. break;
  3988. case RTW89_MAC_C2H_CLASS_OFLD:
  3989. if (func < RTW89_MAC_C2H_FUNC_OFLD_MAX)
  3990. handler = rtw89_mac_c2h_ofld_handler[func];
  3991. break;
  3992. case RTW89_MAC_C2H_CLASS_MCC:
  3993. if (func < NUM_OF_RTW89_MAC_C2H_FUNC_MCC)
  3994. handler = rtw89_mac_c2h_mcc_handler[func];
  3995. break;
  3996. case RTW89_MAC_C2H_CLASS_FWDBG:
  3997. return;
  3998. default:
  3999. rtw89_info(rtwdev, "c2h class %d not support\n", class);
  4000. return;
  4001. }
  4002. if (!handler) {
  4003. rtw89_info(rtwdev, "c2h class %d func %d not support\n", class,
  4004. func);
  4005. return;
  4006. }
  4007. handler(rtwdev, skb, len);
  4008. }
  4009. bool rtw89_mac_get_txpwr_cr(struct rtw89_dev *rtwdev,
  4010. enum rtw89_phy_idx phy_idx,
  4011. u32 reg_base, u32 *cr)
  4012. {
  4013. const struct rtw89_dle_mem *dle_mem = rtwdev->chip->dle_mem;
  4014. enum rtw89_qta_mode mode = dle_mem->mode;
  4015. u32 addr = rtw89_mac_reg_by_idx(rtwdev, reg_base, phy_idx);
  4016. if (addr < R_AX_PWR_RATE_CTRL || addr > CMAC1_END_ADDR) {
  4017. rtw89_err(rtwdev, "[TXPWR] addr=0x%x exceed txpwr cr\n",
  4018. addr);
  4019. goto error;
  4020. }
  4021. if (addr >= CMAC1_START_ADDR && addr <= CMAC1_END_ADDR)
  4022. if (mode == RTW89_QTA_SCC) {
  4023. rtw89_err(rtwdev,
  4024. "[TXPWR] addr=0x%x but hw not enable\n",
  4025. addr);
  4026. goto error;
  4027. }
  4028. *cr = addr;
  4029. return true;
  4030. error:
  4031. rtw89_err(rtwdev, "[TXPWR] check txpwr cr 0x%x(phy%d) fail\n",
  4032. addr, phy_idx);
  4033. return false;
  4034. }
  4035. EXPORT_SYMBOL(rtw89_mac_get_txpwr_cr);
  4036. int rtw89_mac_cfg_ppdu_status(struct rtw89_dev *rtwdev, u8 mac_idx, bool enable)
  4037. {
  4038. u32 reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PPDU_STAT, mac_idx);
  4039. int ret;
  4040. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4041. if (ret)
  4042. return ret;
  4043. if (!enable) {
  4044. rtw89_write32_clr(rtwdev, reg, B_AX_PPDU_STAT_RPT_EN);
  4045. return 0;
  4046. }
  4047. rtw89_write32(rtwdev, reg, B_AX_PPDU_STAT_RPT_EN |
  4048. B_AX_APP_MAC_INFO_RPT |
  4049. B_AX_APP_RX_CNT_RPT | B_AX_APP_PLCP_HDR_RPT |
  4050. B_AX_PPDU_STAT_RPT_CRC32);
  4051. rtw89_write32_mask(rtwdev, R_AX_HW_RPT_FWD, B_AX_FWD_PPDU_STAT_MASK,
  4052. RTW89_PRPT_DEST_HOST);
  4053. return 0;
  4054. }
  4055. EXPORT_SYMBOL(rtw89_mac_cfg_ppdu_status);
  4056. void rtw89_mac_update_rts_threshold(struct rtw89_dev *rtwdev, u8 mac_idx)
  4057. {
  4058. #define MAC_AX_TIME_TH_SH 5
  4059. #define MAC_AX_LEN_TH_SH 4
  4060. #define MAC_AX_TIME_TH_MAX 255
  4061. #define MAC_AX_LEN_TH_MAX 255
  4062. #define MAC_AX_TIME_TH_DEF 88
  4063. #define MAC_AX_LEN_TH_DEF 4080
  4064. struct ieee80211_hw *hw = rtwdev->hw;
  4065. u32 rts_threshold = hw->wiphy->rts_threshold;
  4066. u32 time_th, len_th;
  4067. u32 reg;
  4068. if (rts_threshold == (u32)-1) {
  4069. time_th = MAC_AX_TIME_TH_DEF;
  4070. len_th = MAC_AX_LEN_TH_DEF;
  4071. } else {
  4072. time_th = MAC_AX_TIME_TH_MAX << MAC_AX_TIME_TH_SH;
  4073. len_th = rts_threshold;
  4074. }
  4075. time_th = min_t(u32, time_th >> MAC_AX_TIME_TH_SH, MAC_AX_TIME_TH_MAX);
  4076. len_th = min_t(u32, len_th >> MAC_AX_LEN_TH_SH, MAC_AX_LEN_TH_MAX);
  4077. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_AGG_LEN_HT_0, mac_idx);
  4078. rtw89_write16_mask(rtwdev, reg, B_AX_RTS_TXTIME_TH_MASK, time_th);
  4079. rtw89_write16_mask(rtwdev, reg, B_AX_RTS_LEN_TH_MASK, len_th);
  4080. }
  4081. void rtw89_mac_flush_txq(struct rtw89_dev *rtwdev, u32 queues, bool drop)
  4082. {
  4083. bool empty;
  4084. int ret;
  4085. if (!test_bit(RTW89_FLAG_POWERON, rtwdev->flags))
  4086. return;
  4087. ret = read_poll_timeout(dle_is_txq_empty, empty, empty,
  4088. 10000, 200000, false, rtwdev);
  4089. if (ret && !drop && (rtwdev->total_sta_assoc || rtwdev->scanning))
  4090. rtw89_info(rtwdev, "timed out to flush queues\n");
  4091. }
  4092. int rtw89_mac_coex_init(struct rtw89_dev *rtwdev, const struct rtw89_mac_ax_coex *coex)
  4093. {
  4094. u8 val;
  4095. u16 val16;
  4096. u32 val32;
  4097. int ret;
  4098. rtw89_write8_set(rtwdev, R_AX_GPIO_MUXCFG, B_AX_ENBT);
  4099. if (rtwdev->chip->chip_id != RTL8851B)
  4100. rtw89_write8_set(rtwdev, R_AX_BTC_FUNC_EN, B_AX_PTA_WL_TX_EN);
  4101. rtw89_write8_set(rtwdev, R_AX_BT_COEX_CFG_2 + 1, B_AX_GNT_BT_POLARITY >> 8);
  4102. rtw89_write8_set(rtwdev, R_AX_CSR_MODE, B_AX_STATIS_BT_EN | B_AX_WL_ACT_MSK);
  4103. rtw89_write8_set(rtwdev, R_AX_CSR_MODE + 2, B_AX_BT_CNT_RST >> 16);
  4104. if (rtwdev->chip->chip_id != RTL8851B)
  4105. rtw89_write8_clr(rtwdev, R_AX_TRXPTCL_RESP_0 + 3, B_AX_RSP_CHK_BTCCA >> 24);
  4106. val16 = rtw89_read16(rtwdev, R_AX_CCA_CFG_0);
  4107. val16 = (val16 | B_AX_BTCCA_EN) & ~B_AX_BTCCA_BRK_TXOP_EN;
  4108. rtw89_write16(rtwdev, R_AX_CCA_CFG_0, val16);
  4109. ret = rtw89_mac_read_lte(rtwdev, R_AX_LTE_SW_CFG_2, &val32);
  4110. if (ret) {
  4111. rtw89_err(rtwdev, "Read R_AX_LTE_SW_CFG_2 fail!\n");
  4112. return ret;
  4113. }
  4114. val32 = val32 & B_AX_WL_RX_CTRL;
  4115. ret = rtw89_mac_write_lte(rtwdev, R_AX_LTE_SW_CFG_2, val32);
  4116. if (ret) {
  4117. rtw89_err(rtwdev, "Write R_AX_LTE_SW_CFG_2 fail!\n");
  4118. return ret;
  4119. }
  4120. switch (coex->pta_mode) {
  4121. case RTW89_MAC_AX_COEX_RTK_MODE:
  4122. val = rtw89_read8(rtwdev, R_AX_GPIO_MUXCFG);
  4123. val &= ~B_AX_BTMODE_MASK;
  4124. val |= FIELD_PREP(B_AX_BTMODE_MASK, MAC_AX_BT_MODE_0_3);
  4125. rtw89_write8(rtwdev, R_AX_GPIO_MUXCFG, val);
  4126. val = rtw89_read8(rtwdev, R_AX_TDMA_MODE);
  4127. rtw89_write8(rtwdev, R_AX_TDMA_MODE, val | B_AX_RTK_BT_ENABLE);
  4128. val = rtw89_read8(rtwdev, R_AX_BT_COEX_CFG_5);
  4129. val &= ~B_AX_BT_RPT_SAMPLE_RATE_MASK;
  4130. val |= FIELD_PREP(B_AX_BT_RPT_SAMPLE_RATE_MASK, MAC_AX_RTK_RATE);
  4131. rtw89_write8(rtwdev, R_AX_BT_COEX_CFG_5, val);
  4132. break;
  4133. case RTW89_MAC_AX_COEX_CSR_MODE:
  4134. val = rtw89_read8(rtwdev, R_AX_GPIO_MUXCFG);
  4135. val &= ~B_AX_BTMODE_MASK;
  4136. val |= FIELD_PREP(B_AX_BTMODE_MASK, MAC_AX_BT_MODE_2);
  4137. rtw89_write8(rtwdev, R_AX_GPIO_MUXCFG, val);
  4138. val16 = rtw89_read16(rtwdev, R_AX_CSR_MODE);
  4139. val16 &= ~B_AX_BT_PRI_DETECT_TO_MASK;
  4140. val16 |= FIELD_PREP(B_AX_BT_PRI_DETECT_TO_MASK, MAC_AX_CSR_PRI_TO);
  4141. val16 &= ~B_AX_BT_TRX_INIT_DETECT_MASK;
  4142. val16 |= FIELD_PREP(B_AX_BT_TRX_INIT_DETECT_MASK, MAC_AX_CSR_TRX_TO);
  4143. val16 &= ~B_AX_BT_STAT_DELAY_MASK;
  4144. val16 |= FIELD_PREP(B_AX_BT_STAT_DELAY_MASK, MAC_AX_CSR_DELAY);
  4145. val16 |= B_AX_ENHANCED_BT;
  4146. rtw89_write16(rtwdev, R_AX_CSR_MODE, val16);
  4147. rtw89_write8(rtwdev, R_AX_BT_COEX_CFG_2, MAC_AX_CSR_RATE);
  4148. break;
  4149. default:
  4150. return -EINVAL;
  4151. }
  4152. switch (coex->direction) {
  4153. case RTW89_MAC_AX_COEX_INNER:
  4154. val = rtw89_read8(rtwdev, R_AX_GPIO_MUXCFG + 1);
  4155. val = (val & ~BIT(2)) | BIT(1);
  4156. rtw89_write8(rtwdev, R_AX_GPIO_MUXCFG + 1, val);
  4157. break;
  4158. case RTW89_MAC_AX_COEX_OUTPUT:
  4159. val = rtw89_read8(rtwdev, R_AX_GPIO_MUXCFG + 1);
  4160. val = val | BIT(1) | BIT(0);
  4161. rtw89_write8(rtwdev, R_AX_GPIO_MUXCFG + 1, val);
  4162. break;
  4163. case RTW89_MAC_AX_COEX_INPUT:
  4164. val = rtw89_read8(rtwdev, R_AX_GPIO_MUXCFG + 1);
  4165. val = val & ~(BIT(2) | BIT(1));
  4166. rtw89_write8(rtwdev, R_AX_GPIO_MUXCFG + 1, val);
  4167. break;
  4168. default:
  4169. return -EINVAL;
  4170. }
  4171. return 0;
  4172. }
  4173. EXPORT_SYMBOL(rtw89_mac_coex_init);
  4174. int rtw89_mac_coex_init_v1(struct rtw89_dev *rtwdev,
  4175. const struct rtw89_mac_ax_coex *coex)
  4176. {
  4177. rtw89_write32_set(rtwdev, R_AX_BTC_CFG,
  4178. B_AX_BTC_EN | B_AX_BTG_LNA1_GAIN_SEL);
  4179. rtw89_write32_set(rtwdev, R_AX_BT_CNT_CFG, B_AX_BT_CNT_EN);
  4180. rtw89_write16_set(rtwdev, R_AX_CCA_CFG_0, B_AX_BTCCA_EN);
  4181. rtw89_write16_clr(rtwdev, R_AX_CCA_CFG_0, B_AX_BTCCA_BRK_TXOP_EN);
  4182. switch (coex->pta_mode) {
  4183. case RTW89_MAC_AX_COEX_RTK_MODE:
  4184. rtw89_write32_mask(rtwdev, R_AX_BTC_CFG, B_AX_BTC_MODE_MASK,
  4185. MAC_AX_RTK_MODE);
  4186. rtw89_write32_mask(rtwdev, R_AX_RTK_MODE_CFG_V1,
  4187. B_AX_SAMPLE_CLK_MASK, MAC_AX_RTK_RATE);
  4188. break;
  4189. case RTW89_MAC_AX_COEX_CSR_MODE:
  4190. rtw89_write32_mask(rtwdev, R_AX_BTC_CFG, B_AX_BTC_MODE_MASK,
  4191. MAC_AX_CSR_MODE);
  4192. break;
  4193. default:
  4194. return -EINVAL;
  4195. }
  4196. return 0;
  4197. }
  4198. EXPORT_SYMBOL(rtw89_mac_coex_init_v1);
  4199. int rtw89_mac_cfg_gnt(struct rtw89_dev *rtwdev,
  4200. const struct rtw89_mac_ax_coex_gnt *gnt_cfg)
  4201. {
  4202. u32 val = 0, ret;
  4203. if (gnt_cfg->band[0].gnt_bt)
  4204. val |= B_AX_GNT_BT_RFC_S0_SW_VAL | B_AX_GNT_BT_BB_S0_SW_VAL;
  4205. if (gnt_cfg->band[0].gnt_bt_sw_en)
  4206. val |= B_AX_GNT_BT_RFC_S0_SW_CTRL | B_AX_GNT_BT_BB_S0_SW_CTRL;
  4207. if (gnt_cfg->band[0].gnt_wl)
  4208. val |= B_AX_GNT_WL_RFC_S0_SW_VAL | B_AX_GNT_WL_BB_S0_SW_VAL;
  4209. if (gnt_cfg->band[0].gnt_wl_sw_en)
  4210. val |= B_AX_GNT_WL_RFC_S0_SW_CTRL | B_AX_GNT_WL_BB_S0_SW_CTRL;
  4211. if (gnt_cfg->band[1].gnt_bt)
  4212. val |= B_AX_GNT_BT_RFC_S1_SW_VAL | B_AX_GNT_BT_BB_S1_SW_VAL;
  4213. if (gnt_cfg->band[1].gnt_bt_sw_en)
  4214. val |= B_AX_GNT_BT_RFC_S1_SW_CTRL | B_AX_GNT_BT_BB_S1_SW_CTRL;
  4215. if (gnt_cfg->band[1].gnt_wl)
  4216. val |= B_AX_GNT_WL_RFC_S1_SW_VAL | B_AX_GNT_WL_BB_S1_SW_VAL;
  4217. if (gnt_cfg->band[1].gnt_wl_sw_en)
  4218. val |= B_AX_GNT_WL_RFC_S1_SW_CTRL | B_AX_GNT_WL_BB_S1_SW_CTRL;
  4219. ret = rtw89_mac_write_lte(rtwdev, R_AX_LTE_SW_CFG_1, val);
  4220. if (ret) {
  4221. rtw89_err(rtwdev, "Write LTE fail!\n");
  4222. return ret;
  4223. }
  4224. return 0;
  4225. }
  4226. EXPORT_SYMBOL(rtw89_mac_cfg_gnt);
  4227. int rtw89_mac_cfg_gnt_v1(struct rtw89_dev *rtwdev,
  4228. const struct rtw89_mac_ax_coex_gnt *gnt_cfg)
  4229. {
  4230. u32 val = 0;
  4231. if (gnt_cfg->band[0].gnt_bt)
  4232. val |= B_AX_GNT_BT_RFC_S0_VAL | B_AX_GNT_BT_RX_VAL |
  4233. B_AX_GNT_BT_TX_VAL;
  4234. else
  4235. val |= B_AX_WL_ACT_VAL;
  4236. if (gnt_cfg->band[0].gnt_bt_sw_en)
  4237. val |= B_AX_GNT_BT_RFC_S0_SWCTRL | B_AX_GNT_BT_RX_SWCTRL |
  4238. B_AX_GNT_BT_TX_SWCTRL | B_AX_WL_ACT_SWCTRL;
  4239. if (gnt_cfg->band[0].gnt_wl)
  4240. val |= B_AX_GNT_WL_RFC_S0_VAL | B_AX_GNT_WL_RX_VAL |
  4241. B_AX_GNT_WL_TX_VAL | B_AX_GNT_WL_BB_VAL;
  4242. if (gnt_cfg->band[0].gnt_wl_sw_en)
  4243. val |= B_AX_GNT_WL_RFC_S0_SWCTRL | B_AX_GNT_WL_RX_SWCTRL |
  4244. B_AX_GNT_WL_TX_SWCTRL | B_AX_GNT_WL_BB_SWCTRL;
  4245. if (gnt_cfg->band[1].gnt_bt)
  4246. val |= B_AX_GNT_BT_RFC_S1_VAL | B_AX_GNT_BT_RX_VAL |
  4247. B_AX_GNT_BT_TX_VAL;
  4248. else
  4249. val |= B_AX_WL_ACT_VAL;
  4250. if (gnt_cfg->band[1].gnt_bt_sw_en)
  4251. val |= B_AX_GNT_BT_RFC_S1_SWCTRL | B_AX_GNT_BT_RX_SWCTRL |
  4252. B_AX_GNT_BT_TX_SWCTRL | B_AX_WL_ACT_SWCTRL;
  4253. if (gnt_cfg->band[1].gnt_wl)
  4254. val |= B_AX_GNT_WL_RFC_S1_VAL | B_AX_GNT_WL_RX_VAL |
  4255. B_AX_GNT_WL_TX_VAL | B_AX_GNT_WL_BB_VAL;
  4256. if (gnt_cfg->band[1].gnt_wl_sw_en)
  4257. val |= B_AX_GNT_WL_RFC_S1_SWCTRL | B_AX_GNT_WL_RX_SWCTRL |
  4258. B_AX_GNT_WL_TX_SWCTRL | B_AX_GNT_WL_BB_SWCTRL;
  4259. rtw89_write32(rtwdev, R_AX_GNT_SW_CTRL, val);
  4260. return 0;
  4261. }
  4262. EXPORT_SYMBOL(rtw89_mac_cfg_gnt_v1);
  4263. int rtw89_mac_cfg_plt(struct rtw89_dev *rtwdev, struct rtw89_mac_ax_plt *plt)
  4264. {
  4265. u32 reg;
  4266. u16 val;
  4267. int ret;
  4268. ret = rtw89_mac_check_mac_en(rtwdev, plt->band, RTW89_CMAC_SEL);
  4269. if (ret)
  4270. return ret;
  4271. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_BT_PLT, plt->band);
  4272. val = (plt->tx & RTW89_MAC_AX_PLT_LTE_RX ? B_AX_TX_PLT_GNT_LTE_RX : 0) |
  4273. (plt->tx & RTW89_MAC_AX_PLT_GNT_BT_TX ? B_AX_TX_PLT_GNT_BT_TX : 0) |
  4274. (plt->tx & RTW89_MAC_AX_PLT_GNT_BT_RX ? B_AX_TX_PLT_GNT_BT_RX : 0) |
  4275. (plt->tx & RTW89_MAC_AX_PLT_GNT_WL ? B_AX_TX_PLT_GNT_WL : 0) |
  4276. (plt->rx & RTW89_MAC_AX_PLT_LTE_RX ? B_AX_RX_PLT_GNT_LTE_RX : 0) |
  4277. (plt->rx & RTW89_MAC_AX_PLT_GNT_BT_TX ? B_AX_RX_PLT_GNT_BT_TX : 0) |
  4278. (plt->rx & RTW89_MAC_AX_PLT_GNT_BT_RX ? B_AX_RX_PLT_GNT_BT_RX : 0) |
  4279. (plt->rx & RTW89_MAC_AX_PLT_GNT_WL ? B_AX_RX_PLT_GNT_WL : 0) |
  4280. B_AX_PLT_EN;
  4281. rtw89_write16(rtwdev, reg, val);
  4282. return 0;
  4283. }
  4284. void rtw89_mac_cfg_sb(struct rtw89_dev *rtwdev, u32 val)
  4285. {
  4286. u32 fw_sb;
  4287. fw_sb = rtw89_read32(rtwdev, R_AX_SCOREBOARD);
  4288. fw_sb = FIELD_GET(B_MAC_AX_SB_FW_MASK, fw_sb);
  4289. fw_sb = fw_sb & ~B_MAC_AX_BTGS1_NOTIFY;
  4290. if (!test_bit(RTW89_FLAG_POWERON, rtwdev->flags))
  4291. fw_sb = fw_sb | MAC_AX_NOTIFY_PWR_MAJOR;
  4292. else
  4293. fw_sb = fw_sb | MAC_AX_NOTIFY_TP_MAJOR;
  4294. val = FIELD_GET(B_MAC_AX_SB_DRV_MASK, val);
  4295. val = B_AX_TOGGLE |
  4296. FIELD_PREP(B_MAC_AX_SB_DRV_MASK, val) |
  4297. FIELD_PREP(B_MAC_AX_SB_FW_MASK, fw_sb);
  4298. rtw89_write32(rtwdev, R_AX_SCOREBOARD, val);
  4299. fsleep(1000); /* avoid BT FW loss information */
  4300. }
  4301. u32 rtw89_mac_get_sb(struct rtw89_dev *rtwdev)
  4302. {
  4303. return rtw89_read32(rtwdev, R_AX_SCOREBOARD);
  4304. }
  4305. int rtw89_mac_cfg_ctrl_path(struct rtw89_dev *rtwdev, bool wl)
  4306. {
  4307. u8 val = rtw89_read8(rtwdev, R_AX_SYS_SDIO_CTRL + 3);
  4308. val = wl ? val | BIT(2) : val & ~BIT(2);
  4309. rtw89_write8(rtwdev, R_AX_SYS_SDIO_CTRL + 3, val);
  4310. return 0;
  4311. }
  4312. EXPORT_SYMBOL(rtw89_mac_cfg_ctrl_path);
  4313. int rtw89_mac_cfg_ctrl_path_v1(struct rtw89_dev *rtwdev, bool wl)
  4314. {
  4315. struct rtw89_btc *btc = &rtwdev->btc;
  4316. struct rtw89_btc_dm *dm = &btc->dm;
  4317. struct rtw89_mac_ax_gnt *g = dm->gnt.band;
  4318. int i;
  4319. if (wl)
  4320. return 0;
  4321. for (i = 0; i < RTW89_PHY_MAX; i++) {
  4322. g[i].gnt_bt_sw_en = 1;
  4323. g[i].gnt_bt = 1;
  4324. g[i].gnt_wl_sw_en = 1;
  4325. g[i].gnt_wl = 0;
  4326. }
  4327. return rtw89_mac_cfg_gnt_v1(rtwdev, &dm->gnt);
  4328. }
  4329. EXPORT_SYMBOL(rtw89_mac_cfg_ctrl_path_v1);
  4330. bool rtw89_mac_get_ctrl_path(struct rtw89_dev *rtwdev)
  4331. {
  4332. const struct rtw89_chip_info *chip = rtwdev->chip;
  4333. u8 val = 0;
  4334. if (chip->chip_id == RTL8852C)
  4335. return false;
  4336. else if (chip->chip_id == RTL8852A || chip->chip_id == RTL8852B)
  4337. val = rtw89_read8_mask(rtwdev, R_AX_SYS_SDIO_CTRL + 3,
  4338. B_AX_LTE_MUX_CTRL_PATH >> 24);
  4339. return !!val;
  4340. }
  4341. u16 rtw89_mac_get_plt_cnt(struct rtw89_dev *rtwdev, u8 band)
  4342. {
  4343. u32 reg;
  4344. u16 cnt;
  4345. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_BT_PLT, band);
  4346. cnt = rtw89_read32_mask(rtwdev, reg, B_AX_BT_PLT_PKT_CNT_MASK);
  4347. rtw89_write16_set(rtwdev, reg, B_AX_BT_PLT_RST);
  4348. return cnt;
  4349. }
  4350. static void rtw89_mac_bfee_standby_timer(struct rtw89_dev *rtwdev, u8 mac_idx,
  4351. bool keep)
  4352. {
  4353. u32 reg;
  4354. rtw89_debug(rtwdev, RTW89_DBG_BF, "set bfee standby_timer to %d\n", keep);
  4355. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_BFMEE_RESP_OPTION, mac_idx);
  4356. if (keep) {
  4357. set_bit(RTW89_FLAG_BFEE_TIMER_KEEP, rtwdev->flags);
  4358. rtw89_write32_mask(rtwdev, reg, B_AX_BFMEE_BFRP_RX_STANDBY_TIMER_MASK,
  4359. BFRP_RX_STANDBY_TIMER_KEEP);
  4360. } else {
  4361. clear_bit(RTW89_FLAG_BFEE_TIMER_KEEP, rtwdev->flags);
  4362. rtw89_write32_mask(rtwdev, reg, B_AX_BFMEE_BFRP_RX_STANDBY_TIMER_MASK,
  4363. BFRP_RX_STANDBY_TIMER_RELEASE);
  4364. }
  4365. }
  4366. static void rtw89_mac_bfee_ctrl(struct rtw89_dev *rtwdev, u8 mac_idx, bool en)
  4367. {
  4368. u32 reg;
  4369. u32 mask = B_AX_BFMEE_HT_NDPA_EN | B_AX_BFMEE_VHT_NDPA_EN |
  4370. B_AX_BFMEE_HE_NDPA_EN;
  4371. rtw89_debug(rtwdev, RTW89_DBG_BF, "set bfee ndpa_en to %d\n", en);
  4372. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_BFMEE_RESP_OPTION, mac_idx);
  4373. if (en) {
  4374. set_bit(RTW89_FLAG_BFEE_EN, rtwdev->flags);
  4375. rtw89_write32_set(rtwdev, reg, mask);
  4376. } else {
  4377. clear_bit(RTW89_FLAG_BFEE_EN, rtwdev->flags);
  4378. rtw89_write32_clr(rtwdev, reg, mask);
  4379. }
  4380. }
  4381. static int rtw89_mac_init_bfee(struct rtw89_dev *rtwdev, u8 mac_idx)
  4382. {
  4383. u32 reg;
  4384. u32 val32;
  4385. int ret;
  4386. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4387. if (ret)
  4388. return ret;
  4389. /* AP mode set tx gid to 63 */
  4390. /* STA mode set tx gid to 0(default) */
  4391. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_BFMER_CTRL_0, mac_idx);
  4392. rtw89_write32_set(rtwdev, reg, B_AX_BFMER_NDP_BFEN);
  4393. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_RRSC, mac_idx);
  4394. rtw89_write32(rtwdev, reg, CSI_RRSC_BMAP);
  4395. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_BFMEE_RESP_OPTION, mac_idx);
  4396. val32 = FIELD_PREP(B_AX_BFMEE_NDP_RX_STANDBY_TIMER_MASK, NDP_RX_STANDBY_TIMER);
  4397. rtw89_write32(rtwdev, reg, val32);
  4398. rtw89_mac_bfee_standby_timer(rtwdev, mac_idx, true);
  4399. rtw89_mac_bfee_ctrl(rtwdev, mac_idx, true);
  4400. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_CTRL_0, mac_idx);
  4401. rtw89_write32_set(rtwdev, reg, B_AX_BFMEE_BFPARAM_SEL |
  4402. B_AX_BFMEE_USE_NSTS |
  4403. B_AX_BFMEE_CSI_GID_SEL |
  4404. B_AX_BFMEE_CSI_FORCE_RETE_EN);
  4405. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_RATE, mac_idx);
  4406. rtw89_write32(rtwdev, reg,
  4407. u32_encode_bits(CSI_INIT_RATE_HT, B_AX_BFMEE_HT_CSI_RATE_MASK) |
  4408. u32_encode_bits(CSI_INIT_RATE_VHT, B_AX_BFMEE_VHT_CSI_RATE_MASK) |
  4409. u32_encode_bits(CSI_INIT_RATE_HE, B_AX_BFMEE_HE_CSI_RATE_MASK));
  4410. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_CSIRPT_OPTION, mac_idx);
  4411. rtw89_write32_set(rtwdev, reg,
  4412. B_AX_CSIPRT_VHTSU_AID_EN | B_AX_CSIPRT_HESU_AID_EN);
  4413. return 0;
  4414. }
  4415. static int rtw89_mac_set_csi_para_reg(struct rtw89_dev *rtwdev,
  4416. struct ieee80211_vif *vif,
  4417. struct ieee80211_sta *sta)
  4418. {
  4419. struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv;
  4420. u8 mac_idx = rtwvif->mac_idx;
  4421. u8 nc = 1, nr = 3, ng = 0, cb = 1, cs = 1, ldpc_en = 1, stbc_en = 1;
  4422. u8 port_sel = rtwvif->port;
  4423. u8 sound_dim = 3, t;
  4424. #if LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0)
  4425. u8 *phy_cap = sta->he_cap.he_cap_elem.phy_cap_info;
  4426. #else
  4427. u8 *phy_cap = sta->deflink.he_cap.he_cap_elem.phy_cap_info;
  4428. #endif
  4429. u32 reg;
  4430. u16 val;
  4431. int ret;
  4432. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4433. if (ret)
  4434. return ret;
  4435. if ((phy_cap[3] & IEEE80211_HE_PHY_CAP3_SU_BEAMFORMER) ||
  4436. (phy_cap[4] & IEEE80211_HE_PHY_CAP4_MU_BEAMFORMER)) {
  4437. ldpc_en &= !!(phy_cap[1] & IEEE80211_HE_PHY_CAP1_LDPC_CODING_IN_PAYLOAD);
  4438. stbc_en &= !!(phy_cap[2] & IEEE80211_HE_PHY_CAP2_STBC_RX_UNDER_80MHZ);
  4439. t = FIELD_GET(IEEE80211_HE_PHY_CAP5_BEAMFORMEE_NUM_SND_DIM_UNDER_80MHZ_MASK,
  4440. phy_cap[5]);
  4441. sound_dim = min(sound_dim, t);
  4442. }
  4443. #if LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0)
  4444. if ((sta->vht_cap.cap & IEEE80211_VHT_CAP_MU_BEAMFORMER_CAPABLE) ||
  4445. (sta->vht_cap.cap & IEEE80211_VHT_CAP_SU_BEAMFORMER_CAPABLE)) {
  4446. ldpc_en &= !!(sta->vht_cap.cap & IEEE80211_VHT_CAP_RXLDPC);
  4447. stbc_en &= !!(sta->vht_cap.cap & IEEE80211_VHT_CAP_RXSTBC_MASK);
  4448. t = FIELD_GET(IEEE80211_VHT_CAP_SOUNDING_DIMENSIONS_MASK,
  4449. sta->vht_cap.cap);
  4450. #else
  4451. if ((sta->deflink.vht_cap.cap & IEEE80211_VHT_CAP_MU_BEAMFORMER_CAPABLE) ||
  4452. (sta->deflink.vht_cap.cap & IEEE80211_VHT_CAP_SU_BEAMFORMER_CAPABLE)) {
  4453. ldpc_en &= !!(sta->deflink.vht_cap.cap & IEEE80211_VHT_CAP_RXLDPC);
  4454. stbc_en &= !!(sta->deflink.vht_cap.cap & IEEE80211_VHT_CAP_RXSTBC_MASK);
  4455. t = FIELD_GET(IEEE80211_VHT_CAP_SOUNDING_DIMENSIONS_MASK,
  4456. sta->deflink.vht_cap.cap);
  4457. #endif
  4458. sound_dim = min(sound_dim, t);
  4459. }
  4460. nc = min(nc, sound_dim);
  4461. nr = min(nr, sound_dim);
  4462. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_CTRL_0, mac_idx);
  4463. rtw89_write32_set(rtwdev, reg, B_AX_BFMEE_BFPARAM_SEL);
  4464. val = FIELD_PREP(B_AX_BFMEE_CSIINFO0_NC_MASK, nc) |
  4465. FIELD_PREP(B_AX_BFMEE_CSIINFO0_NR_MASK, nr) |
  4466. FIELD_PREP(B_AX_BFMEE_CSIINFO0_NG_MASK, ng) |
  4467. FIELD_PREP(B_AX_BFMEE_CSIINFO0_CB_MASK, cb) |
  4468. FIELD_PREP(B_AX_BFMEE_CSIINFO0_CS_MASK, cs) |
  4469. FIELD_PREP(B_AX_BFMEE_CSIINFO0_LDPC_EN, ldpc_en) |
  4470. FIELD_PREP(B_AX_BFMEE_CSIINFO0_STBC_EN, stbc_en);
  4471. if (port_sel == 0)
  4472. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_CTRL_0, mac_idx);
  4473. else
  4474. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_CTRL_1, mac_idx);
  4475. rtw89_write16(rtwdev, reg, val);
  4476. return 0;
  4477. }
  4478. static int rtw89_mac_csi_rrsc(struct rtw89_dev *rtwdev,
  4479. struct ieee80211_vif *vif,
  4480. struct ieee80211_sta *sta)
  4481. {
  4482. struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv;
  4483. u32 rrsc = BIT(RTW89_MAC_BF_RRSC_6M) | BIT(RTW89_MAC_BF_RRSC_24M);
  4484. u32 reg;
  4485. u8 mac_idx = rtwvif->mac_idx;
  4486. int ret;
  4487. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4488. if (ret)
  4489. return ret;
  4490. #if LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0)
  4491. if (sta->he_cap.has_he) {
  4492. #else
  4493. if (sta->deflink.he_cap.has_he) {
  4494. #endif
  4495. rrsc |= (BIT(RTW89_MAC_BF_RRSC_HE_MSC0) |
  4496. BIT(RTW89_MAC_BF_RRSC_HE_MSC3) |
  4497. BIT(RTW89_MAC_BF_RRSC_HE_MSC5));
  4498. }
  4499. #if LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0)
  4500. if (sta->vht_cap.vht_supported) {
  4501. #else
  4502. if (sta->deflink.vht_cap.vht_supported) {
  4503. #endif
  4504. rrsc |= (BIT(RTW89_MAC_BF_RRSC_VHT_MSC0) |
  4505. BIT(RTW89_MAC_BF_RRSC_VHT_MSC3) |
  4506. BIT(RTW89_MAC_BF_RRSC_VHT_MSC5));
  4507. }
  4508. #if LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0)
  4509. if (sta->ht_cap.ht_supported) {
  4510. #else
  4511. if (sta->deflink.ht_cap.ht_supported) {
  4512. #endif
  4513. rrsc |= (BIT(RTW89_MAC_BF_RRSC_HT_MSC0) |
  4514. BIT(RTW89_MAC_BF_RRSC_HT_MSC3) |
  4515. BIT(RTW89_MAC_BF_RRSC_HT_MSC5));
  4516. }
  4517. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_CTRL_0, mac_idx);
  4518. rtw89_write32_set(rtwdev, reg, B_AX_BFMEE_BFPARAM_SEL);
  4519. rtw89_write32_clr(rtwdev, reg, B_AX_BFMEE_CSI_FORCE_RETE_EN);
  4520. rtw89_write32(rtwdev,
  4521. rtw89_mac_reg_by_idx(rtwdev, R_AX_TRXPTCL_RESP_CSI_RRSC, mac_idx),
  4522. rrsc);
  4523. return 0;
  4524. }
  4525. void rtw89_mac_bf_assoc(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  4526. struct ieee80211_sta *sta)
  4527. {
  4528. struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv;
  4529. if (rtw89_sta_has_beamformer_cap(sta)) {
  4530. rtw89_debug(rtwdev, RTW89_DBG_BF,
  4531. "initialize bfee for new association\n");
  4532. rtw89_mac_init_bfee(rtwdev, rtwvif->mac_idx);
  4533. rtw89_mac_set_csi_para_reg(rtwdev, vif, sta);
  4534. rtw89_mac_csi_rrsc(rtwdev, vif, sta);
  4535. }
  4536. }
  4537. void rtw89_mac_bf_disassoc(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  4538. struct ieee80211_sta *sta)
  4539. {
  4540. struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv;
  4541. rtw89_mac_bfee_ctrl(rtwdev, rtwvif->mac_idx, false);
  4542. }
  4543. void rtw89_mac_bf_set_gid_table(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  4544. struct ieee80211_bss_conf *conf)
  4545. {
  4546. struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv;
  4547. u8 mac_idx = rtwvif->mac_idx;
  4548. __le32 *p;
  4549. rtw89_debug(rtwdev, RTW89_DBG_BF, "update bf GID table\n");
  4550. p = (__le32 *)conf->mu_group.membership;
  4551. rtw89_write32(rtwdev,
  4552. rtw89_mac_reg_by_idx(rtwdev, R_AX_GID_POSITION_EN0, mac_idx),
  4553. le32_to_cpu(p[0]));
  4554. rtw89_write32(rtwdev,
  4555. rtw89_mac_reg_by_idx(rtwdev, R_AX_GID_POSITION_EN1, mac_idx),
  4556. le32_to_cpu(p[1]));
  4557. p = (__le32 *)conf->mu_group.position;
  4558. rtw89_write32(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_GID_POSITION0, mac_idx),
  4559. le32_to_cpu(p[0]));
  4560. rtw89_write32(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_GID_POSITION1, mac_idx),
  4561. le32_to_cpu(p[1]));
  4562. rtw89_write32(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_GID_POSITION2, mac_idx),
  4563. le32_to_cpu(p[2]));
  4564. rtw89_write32(rtwdev, rtw89_mac_reg_by_idx(rtwdev, R_AX_GID_POSITION3, mac_idx),
  4565. le32_to_cpu(p[3]));
  4566. }
  4567. struct rtw89_mac_bf_monitor_iter_data {
  4568. struct rtw89_dev *rtwdev;
  4569. struct ieee80211_sta *down_sta;
  4570. int count;
  4571. };
  4572. static
  4573. void rtw89_mac_bf_monitor_calc_iter(void *data, struct ieee80211_sta *sta)
  4574. {
  4575. struct rtw89_mac_bf_monitor_iter_data *iter_data =
  4576. (struct rtw89_mac_bf_monitor_iter_data *)data;
  4577. struct ieee80211_sta *down_sta = iter_data->down_sta;
  4578. int *count = &iter_data->count;
  4579. if (down_sta == sta)
  4580. return;
  4581. if (rtw89_sta_has_beamformer_cap(sta))
  4582. (*count)++;
  4583. }
  4584. void rtw89_mac_bf_monitor_calc(struct rtw89_dev *rtwdev,
  4585. struct ieee80211_sta *sta, bool disconnect)
  4586. {
  4587. struct rtw89_mac_bf_monitor_iter_data data;
  4588. data.rtwdev = rtwdev;
  4589. data.down_sta = disconnect ? sta : NULL;
  4590. data.count = 0;
  4591. ieee80211_iterate_stations_atomic(rtwdev->hw,
  4592. rtw89_mac_bf_monitor_calc_iter,
  4593. &data);
  4594. rtw89_debug(rtwdev, RTW89_DBG_BF, "bfee STA count=%d\n", data.count);
  4595. if (data.count)
  4596. set_bit(RTW89_FLAG_BFEE_MON, rtwdev->flags);
  4597. else
  4598. clear_bit(RTW89_FLAG_BFEE_MON, rtwdev->flags);
  4599. }
  4600. void _rtw89_mac_bf_monitor_track(struct rtw89_dev *rtwdev)
  4601. {
  4602. struct rtw89_traffic_stats *stats = &rtwdev->stats;
  4603. struct rtw89_vif *rtwvif;
  4604. bool en = stats->tx_tfc_lv <= stats->rx_tfc_lv;
  4605. bool old = test_bit(RTW89_FLAG_BFEE_EN, rtwdev->flags);
  4606. bool keep_timer = true;
  4607. bool old_keep_timer;
  4608. old_keep_timer = test_bit(RTW89_FLAG_BFEE_TIMER_KEEP, rtwdev->flags);
  4609. if (stats->tx_tfc_lv <= RTW89_TFC_LOW && stats->rx_tfc_lv <= RTW89_TFC_LOW)
  4610. keep_timer = false;
  4611. if (keep_timer != old_keep_timer) {
  4612. rtw89_for_each_rtwvif(rtwdev, rtwvif)
  4613. rtw89_mac_bfee_standby_timer(rtwdev, rtwvif->mac_idx,
  4614. keep_timer);
  4615. }
  4616. if (en == old)
  4617. return;
  4618. rtw89_for_each_rtwvif(rtwdev, rtwvif)
  4619. rtw89_mac_bfee_ctrl(rtwdev, rtwvif->mac_idx, en);
  4620. }
  4621. static int
  4622. __rtw89_mac_set_tx_time(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
  4623. u32 tx_time)
  4624. {
  4625. #define MAC_AX_DFLT_TX_TIME 5280
  4626. u8 mac_idx = rtwsta->rtwvif->mac_idx;
  4627. u32 max_tx_time = tx_time == 0 ? MAC_AX_DFLT_TX_TIME : tx_time;
  4628. u32 reg;
  4629. int ret = 0;
  4630. if (rtwsta->cctl_tx_time) {
  4631. rtwsta->ampdu_max_time = (max_tx_time - 512) >> 9;
  4632. ret = rtw89_fw_h2c_txtime_cmac_tbl(rtwdev, rtwsta);
  4633. } else {
  4634. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4635. if (ret) {
  4636. rtw89_warn(rtwdev, "failed to check cmac in set txtime\n");
  4637. return ret;
  4638. }
  4639. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_AMPDU_AGG_LIMIT, mac_idx);
  4640. rtw89_write32_mask(rtwdev, reg, B_AX_AMPDU_MAX_TIME_MASK,
  4641. max_tx_time >> 5);
  4642. }
  4643. return ret;
  4644. }
  4645. int rtw89_mac_set_tx_time(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
  4646. bool resume, u32 tx_time)
  4647. {
  4648. int ret = 0;
  4649. if (!resume) {
  4650. rtwsta->cctl_tx_time = true;
  4651. ret = __rtw89_mac_set_tx_time(rtwdev, rtwsta, tx_time);
  4652. } else {
  4653. ret = __rtw89_mac_set_tx_time(rtwdev, rtwsta, tx_time);
  4654. rtwsta->cctl_tx_time = false;
  4655. }
  4656. return ret;
  4657. }
  4658. int rtw89_mac_get_tx_time(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
  4659. u32 *tx_time)
  4660. {
  4661. u8 mac_idx = rtwsta->rtwvif->mac_idx;
  4662. u32 reg;
  4663. int ret = 0;
  4664. if (rtwsta->cctl_tx_time) {
  4665. *tx_time = (rtwsta->ampdu_max_time + 1) << 9;
  4666. } else {
  4667. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4668. if (ret) {
  4669. rtw89_warn(rtwdev, "failed to check cmac in tx_time\n");
  4670. return ret;
  4671. }
  4672. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_AMPDU_AGG_LIMIT, mac_idx);
  4673. *tx_time = rtw89_read32_mask(rtwdev, reg, B_AX_AMPDU_MAX_TIME_MASK) << 5;
  4674. }
  4675. return ret;
  4676. }
  4677. int rtw89_mac_set_tx_retry_limit(struct rtw89_dev *rtwdev,
  4678. struct rtw89_sta *rtwsta,
  4679. bool resume, u8 tx_retry)
  4680. {
  4681. int ret = 0;
  4682. rtwsta->data_tx_cnt_lmt = tx_retry;
  4683. if (!resume) {
  4684. rtwsta->cctl_tx_retry_limit = true;
  4685. ret = rtw89_fw_h2c_txtime_cmac_tbl(rtwdev, rtwsta);
  4686. } else {
  4687. ret = rtw89_fw_h2c_txtime_cmac_tbl(rtwdev, rtwsta);
  4688. rtwsta->cctl_tx_retry_limit = false;
  4689. }
  4690. return ret;
  4691. }
  4692. int rtw89_mac_get_tx_retry_limit(struct rtw89_dev *rtwdev,
  4693. struct rtw89_sta *rtwsta, u8 *tx_retry)
  4694. {
  4695. u8 mac_idx = rtwsta->rtwvif->mac_idx;
  4696. u32 reg;
  4697. int ret = 0;
  4698. if (rtwsta->cctl_tx_retry_limit) {
  4699. *tx_retry = rtwsta->data_tx_cnt_lmt;
  4700. } else {
  4701. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4702. if (ret) {
  4703. rtw89_warn(rtwdev, "failed to check cmac in rty_lmt\n");
  4704. return ret;
  4705. }
  4706. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_TXCNT, mac_idx);
  4707. *tx_retry = rtw89_read32_mask(rtwdev, reg, B_AX_L_TXCNT_LMT_MASK);
  4708. }
  4709. return ret;
  4710. }
  4711. int rtw89_mac_set_hw_muedca_ctrl(struct rtw89_dev *rtwdev,
  4712. struct rtw89_vif *rtwvif, bool en)
  4713. {
  4714. u8 mac_idx = rtwvif->mac_idx;
  4715. u16 set = B_AX_MUEDCA_EN_0 | B_AX_SET_MUEDCATIMER_TF_0;
  4716. u32 reg;
  4717. u32 ret;
  4718. ret = rtw89_mac_check_mac_en(rtwdev, mac_idx, RTW89_CMAC_SEL);
  4719. if (ret)
  4720. return ret;
  4721. reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_MUEDCA_EN, mac_idx);
  4722. if (en)
  4723. rtw89_write16_set(rtwdev, reg, set);
  4724. else
  4725. rtw89_write16_clr(rtwdev, reg, set);
  4726. return 0;
  4727. }
  4728. int rtw89_mac_write_xtal_si(struct rtw89_dev *rtwdev, u8 offset, u8 val, u8 mask)
  4729. {
  4730. u32 val32;
  4731. int ret;
  4732. val32 = FIELD_PREP(B_AX_WL_XTAL_SI_ADDR_MASK, offset) |
  4733. FIELD_PREP(B_AX_WL_XTAL_SI_DATA_MASK, val) |
  4734. FIELD_PREP(B_AX_WL_XTAL_SI_BITMASK_MASK, mask) |
  4735. FIELD_PREP(B_AX_WL_XTAL_SI_MODE_MASK, XTAL_SI_NORMAL_WRITE) |
  4736. FIELD_PREP(B_AX_WL_XTAL_SI_CMD_POLL, 1);
  4737. rtw89_write32(rtwdev, R_AX_WLAN_XTAL_SI_CTRL, val32);
  4738. ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_WL_XTAL_SI_CMD_POLL),
  4739. 50, 50000, false, rtwdev, R_AX_WLAN_XTAL_SI_CTRL);
  4740. if (ret) {
  4741. rtw89_warn(rtwdev, "xtal si not ready(W): offset=%x val=%x mask=%x\n",
  4742. offset, val, mask);
  4743. return ret;
  4744. }
  4745. return 0;
  4746. }
  4747. EXPORT_SYMBOL(rtw89_mac_write_xtal_si);
  4748. int rtw89_mac_read_xtal_si(struct rtw89_dev *rtwdev, u8 offset, u8 *val)
  4749. {
  4750. u32 val32;
  4751. int ret;
  4752. val32 = FIELD_PREP(B_AX_WL_XTAL_SI_ADDR_MASK, offset) |
  4753. FIELD_PREP(B_AX_WL_XTAL_SI_DATA_MASK, 0x00) |
  4754. FIELD_PREP(B_AX_WL_XTAL_SI_BITMASK_MASK, 0x00) |
  4755. FIELD_PREP(B_AX_WL_XTAL_SI_MODE_MASK, XTAL_SI_NORMAL_READ) |
  4756. FIELD_PREP(B_AX_WL_XTAL_SI_CMD_POLL, 1);
  4757. rtw89_write32(rtwdev, R_AX_WLAN_XTAL_SI_CTRL, val32);
  4758. ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_WL_XTAL_SI_CMD_POLL),
  4759. 50, 50000, false, rtwdev, R_AX_WLAN_XTAL_SI_CTRL);
  4760. if (ret) {
  4761. rtw89_warn(rtwdev, "xtal si not ready(R): offset=%x\n", offset);
  4762. return ret;
  4763. }
  4764. *val = rtw89_read8(rtwdev, R_AX_WLAN_XTAL_SI_CTRL + 1);
  4765. return 0;
  4766. }
  4767. EXPORT_SYMBOL(rtw89_mac_read_xtal_si);
  4768. static
  4769. void rtw89_mac_pkt_drop_sta(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta)
  4770. {
  4771. static const enum rtw89_pkt_drop_sel sels[] = {
  4772. RTW89_PKT_DROP_SEL_MACID_BE_ONCE,
  4773. RTW89_PKT_DROP_SEL_MACID_BK_ONCE,
  4774. RTW89_PKT_DROP_SEL_MACID_VI_ONCE,
  4775. RTW89_PKT_DROP_SEL_MACID_VO_ONCE,
  4776. };
  4777. struct rtw89_vif *rtwvif = rtwsta->rtwvif;
  4778. struct rtw89_pkt_drop_params params = {0};
  4779. int i;
  4780. params.mac_band = RTW89_MAC_0;
  4781. params.macid = rtwsta->mac_id;
  4782. params.port = rtwvif->port;
  4783. params.mbssid = 0;
  4784. params.tf_trs = rtwvif->trigger;
  4785. for (i = 0; i < ARRAY_SIZE(sels); i++) {
  4786. params.sel = sels[i];
  4787. rtw89_fw_h2c_pkt_drop(rtwdev, &params);
  4788. }
  4789. }
  4790. static void rtw89_mac_pkt_drop_vif_iter(void *data, struct ieee80211_sta *sta)
  4791. {
  4792. struct rtw89_sta *rtwsta = (struct rtw89_sta *)sta->drv_priv;
  4793. struct rtw89_vif *rtwvif = rtwsta->rtwvif;
  4794. struct rtw89_dev *rtwdev = rtwvif->rtwdev;
  4795. struct rtw89_vif *target = data;
  4796. if (rtwvif != target)
  4797. return;
  4798. rtw89_mac_pkt_drop_sta(rtwdev, rtwsta);
  4799. }
  4800. void rtw89_mac_pkt_drop_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif)
  4801. {
  4802. ieee80211_iterate_stations_atomic(rtwdev->hw,
  4803. rtw89_mac_pkt_drop_vif_iter,
  4804. rtwvif);
  4805. }
  4806. int rtw89_mac_ptk_drop_by_band_and_wait(struct rtw89_dev *rtwdev,
  4807. enum rtw89_mac_idx band)
  4808. {
  4809. struct rtw89_pkt_drop_params params = {0};
  4810. bool empty;
  4811. int i, ret = 0, try_cnt = 3;
  4812. params.mac_band = band;
  4813. params.sel = RTW89_PKT_DROP_SEL_BAND_ONCE;
  4814. for (i = 0; i < try_cnt; i++) {
  4815. ret = read_poll_timeout(mac_is_txq_empty, empty, empty, 50,
  4816. 50000, false, rtwdev);
  4817. if (ret && !RTW89_CHK_FW_FEATURE(NO_PACKET_DROP, &rtwdev->fw))
  4818. rtw89_fw_h2c_pkt_drop(rtwdev, &params);
  4819. else
  4820. return 0;
  4821. }
  4822. return ret;
  4823. }
  4824. static u8 rtw89_fw_get_rdy_ax(struct rtw89_dev *rtwdev, enum rtw89_fwdl_check_type type)
  4825. {
  4826. u8 val = rtw89_read8(rtwdev, R_AX_WCPU_FW_CTRL);
  4827. return FIELD_GET(B_AX_WCPU_FWDL_STS_MASK, val);
  4828. }
  4829. static
  4830. int rtw89_fwdl_check_path_ready_ax(struct rtw89_dev *rtwdev,
  4831. bool h2c_or_fwdl)
  4832. {
  4833. u8 check = h2c_or_fwdl ? B_AX_H2C_PATH_RDY : B_AX_FWDL_PATH_RDY;
  4834. u8 val;
  4835. return read_poll_timeout_atomic(rtw89_read8, val, val & check,
  4836. 1, FWDL_WAIT_CNT, false,
  4837. rtwdev, R_AX_WCPU_FW_CTRL);
  4838. }
  4839. const struct rtw89_mac_gen_def rtw89_mac_gen_ax = {
  4840. .band1_offset = RTW89_MAC_AX_BAND_REG_OFFSET,
  4841. .filter_model_addr = R_AX_FILTER_MODEL_ADDR,
  4842. .indir_access_addr = R_AX_INDIR_ACCESS_ENTRY,
  4843. .mem_base_addrs = rtw89_mac_mem_base_addrs_ax,
  4844. .rx_fltr = R_AX_RX_FLTR_OPT,
  4845. .port_base = &rtw89_port_base_ax,
  4846. .disable_cpu = rtw89_mac_disable_cpu_ax,
  4847. .fwdl_enable_wcpu = rtw89_mac_enable_cpu_ax,
  4848. .fwdl_get_status = rtw89_fw_get_rdy_ax,
  4849. .fwdl_check_path_ready = rtw89_fwdl_check_path_ready_ax,
  4850. };
  4851. EXPORT_SYMBOL(rtw89_mac_gen_ax);